

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









Microcontrollers



Never stop thinking.

#### **Edition 2005-02**

Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany
© Infineon Technologies AG 2005. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

C167CR C167SR

16-Bit Single-Chip Microcontroller

# Microcontrollers



## C167CR, C167SR

| istory: 2005-02                                                                                                                                                                                                                                                                                              | V3.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| v3.2, 2001-07<br>v3.1, 2000-04<br>v3.0, 2000-02<br>1999-10 (Introduction of clock-related timing)<br>1999-06<br>1999-03 (Summarizes and replaces all older do<br>1998-03 (C167SR/CR, 25 MHz Addendum)<br>07.97 / 12.96 (C167CR-4RM)<br>12.96 (C167CR-16RM)<br>06.95 (C167CR, C167SR)<br>06.94 / 05.93 (C167) | ocs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Subjects (major changes since last revision)                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| The layout of several graphics and text structures has been adapted to company documentation rules, obvious typographical errors have been corrected.                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| The contents of this document have been re-arranged into numbered sections and a table of contents has been added.                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| BGA-type added to product list                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Pin designation corrected (pin 78)                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Input threshold control added to Port 6                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Pin diagram and pin description for BGA package added                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Port 6 added to input-threshold controlled ports                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Mechanical package drawing corrected (P-MQFP-144-8)                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Mechanical package drawing added (P-BGA-176-2)                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| _                                                                                                                                                                                                                                                                                                            | V3.2, 2001-07 V3.1, 2000-04 V3.0, 2000-02 1999-10 (Introduction of clock-related timing) 1999-06 1999-03 (Summarizes and replaces all older de 1998-03 (C167SR/CR, 25 MHz Addendum) 07.97 / 12.96 (C167CR-4RM) 12.96 (C167CR, C167SR) 06.94 / 05.93 (C167)  Subjects (major changes since last revision)  The layout of several graphics and text structures has been company documentation rules, obvious typographical errors corrected.  The contents of this document have been re-arranged into n sections and a table of contents has been added.  BGA-type added to product list  Pin designation corrected (pin 78)  Input threshold control added to Port 6  Pin diagram and pin description for BGA package added  Port 6 added to input-threshold controlled ports  Mechanical package drawing corrected (P-MQFP-144-8) |  |

#### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to:

mcdocu.comments@infineon.com



## **Table of Contents**

# **Table of Contents**

|                                                                                                           | Table of Contents 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                                                                                         | Summary of Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <b>2</b><br>2.1<br>2.2<br>2.3                                                                             | General Device Information7Introduction7Pin Configuration and Definition for P-MQFP-144-88Pin Configuration and Definition for P-BGA-176-217                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3<br>3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.10<br>3.11<br>3.12<br>3.13<br>3.14<br>3.15 | Functional Description         26           Memory Organization         27           External Bus Controller         28           Central Processing Unit (CPU)         30           Interrupt System         32           Capture/Compare (CAPCOM) Units         36           PWM Module         38           General Purpose Timer (GPT) Unit         39           A/D Converter         42           Serial Channels         43           CAN-Module         44           Watchdog Timer         44           Parallel Ports         45           Oscillator Watchdog         46           Instruction Set Summary         47           Special Function Registers Overview         50 |
| 4.1<br>4.2<br>4.3<br>4.4<br>4.4.1<br>4.4.2<br>4.4.3<br>4.4.4                                              | Electrical Parameters58General Parameters58DC Parameters60Analog/Digital Converter Parameters64AC Parameters66Definition of Internal Timing66External Clock Drive XTAL170Testing Waveforms71External Bus Timing72                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5                                                                                                         | Package Outlines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



# 16-Bit Single-Chip Microcontroller C166 Family

#### C167CR/C167SR

## 1 Summary of Features

- High Performance 16-bit CPU with 4-Stage Pipeline
  - 80/60 ns Instruction Cycle Time at 25/33 MHz CPU Clock
  - -400/303 ns Multiplication (16  $\times$  16 bits), 800/606 ns Division (32 / 16 bits)
  - Enhanced Boolean Bit Manipulation Facilities
  - Additional Instructions to Support HLL and Operating Systems
  - Register-Based Design with Multiple Variable Register Banks
  - Single-Cycle Context Switching Support
  - 16 Mbytes Total Linear Address Space for Code and Data
  - 1024 Bytes On-Chip Special Function Register Area
- 16-Priority-Level Interrupt System with 56 Sources, Sample-Rate down to 40/30 ns
- 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC)
- Clock Generation via on-chip PLL (factors 1:1.5/2/2.5/3/4/5),
   via prescaler or via direct clock input
- On-Chip Memory Modules
  - 2 Kbytes On-Chip Internal RAM (IRAM)
  - 2 Kbytes On-Chip Extension RAM (XRAM)
  - 128/32 Kbytes On-Chip Mask ROM
- On-Chip Peripheral Modules
  - 16-Channel 10-bit A/D Converter with Programmable Conversion Time down to 7.8 μs
  - Two 16-Channel Capture/Compare Units
  - 4-Channel PWM Unit
  - Two Multi-Functional General Purpose Timer Units with 5 Timers
  - Two Serial Channels (Synchronous/Asynchronous and High-Speed-Synchronous)
  - On-Chip CAN Interface (Rev. 2.0B active) with 15 Message Objects (Full CAN / Basic CAN)
- Up to 16 Mbytes External Address Space for Code and Data
  - Programmable External Bus Characteristics for Different Address Ranges
  - Multiplexed or Demultiplexed External Address/Data Buses with 8-Bit or 16-Bit
     Data Bus Width
  - Five Programmable Chip-Select Signals
  - Hold- and Hold-Acknowledge Bus Arbitration Support
- Idle and Power Down Modes
- Programmable Watchdog Timer and Oscillator Watchdog

Data Sheet 4 V3.3, 2005-02



#### **Summary of Features**

- Up to 111 General Purpose I/O Lines, partly with Selectable Input Thresholds and Hysteresis
- Supported by a Large Range of Development Tools like C-Compilers,
   Macro-Assembler Packages, Emulators, Evaluation Boards, HLL-Debuggers,
   Simulators, Logic Analyzer Disassemblers, Programming Boards
- On-Chip Bootstrap Loader
- 144-Pin MQFP Package
- 176-Pin BGA Package<sup>1)</sup>

#### **Ordering Information**

The ordering code for Infineon microcontrollers provides an exact reference to the required product. This ordering code identifies:

- the derivative itself, i.e. its function set, the temperature range, and the supply voltage
- the package and the type of delivery.

For the available ordering codes for the C167CR please refer to the "**Product Catalog Microcontrollers**", which summarizes all available microcontroller variants.

Note: The ordering codes for Mask-ROM versions are defined for each product after verification of the respective ROM code.

This document describes several derivatives of the C167 group. **Table 1** enumerates these derivatives and summarizes the differences. As this document refers to all of these derivatives, some descriptions may not apply to a specific product.

For simplicity all versions are referred to by the term C167CR throughout this document.

Data Sheet 5 V3.3, 2005-02

<sup>1)</sup> The external connections of the C167CR in P-BGA-176-2 are referred to as pins throughout this document, although they are mechanically realized as solder balls.



## **Summary of Features**

Table 1 C167CR Derivative Synopsis

| Derivative <sup>1)</sup>                        | Program<br>ROM Size | XRAM Size | Operating<br>Frequency | Package      |
|-------------------------------------------------|---------------------|-----------|------------------------|--------------|
| SAK-C167SR-LM<br>SAB-C167SR-LM                  | _                   | 2 Kbytes  | 25 MHz                 | P-MQFP-144-8 |
| SAK-C167SR-L33M<br>SAB-C167SR-L33M              | _                   | 2 Kbytes  | 33 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-LM<br>SAF-C167CR-LM<br>SAB-C167CR-LM | -                   | 2 Kbytes  | 25 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-L33M<br>SAB-C167CR-L33M              | _                   | 2 Kbytes  | 33 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-4RM<br>SAB-C167CR-4RM                | 32 Kbytes           | 2 Kbytes  | 25 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-4R33M<br>SAB-C167CR-4R33M            | 32 Kbytes           | 2 Kbytes  | 33 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-16RM                                 | 128 Kbytes          | 2 Kbytes  | 25 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-16R33M                               | 128 Kbytes          | 2 Kbytes  | 33 MHz                 | P-MQFP-144-8 |
| SAK-C167CR-LE                                   | _                   | 2 Kbytes  | 25 MHz                 | P-BGA-176-2  |

<sup>1)</sup> This Data Sheet is valid for devices manufactured in 0.5  $\mu$ m technology, i.e. devices starting with and including design step GA(-T)6.



## 2 General Device Information

#### 2.1 Introduction

The C167CR derivatives are high performance derivatives of the Infineon C166 Family of full featured single-chip CMOS microcontrollers. They combine high CPU performance (up to 16.5 million instructions per second) with high peripheral functionality and enhanced IO-capabilities. They also provide clock generation via PLL and various on-chip memory modules such as program ROM, internal RAM, and extension RAM.



Figure 1 Logic Symbol



## 2.2 Pin Configuration and Definition for P-MQFP-144-8

The pins of the C167CR are described in detail in **Table 2**, including all their alternate functions. **Figure 2** summarizes all pins in a condensed way, showing their location on the 4 sides of the package.

Note: The P-BGA-176-2 is described in Table 3 and Figure 3.



Figure 2 Pin Configuration P-MQFP-144-8 (top view)



Table 2 Pin Definitions and Functions P-MQFP-144-8

| Symbol | Pin<br>No. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P6     |            | Ю              | Port 6 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 6 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 6 is selectable (TTL or special).  The Port 6 pins also serve for alternate functions:          |
| P6.0   | 1          | 0              | CS0 Chip Select 0 Output                                                                                                                                                                                                                                                                                                                                                                           |
| P6.1   | 2          | 0              | CS1 Chip Select 1 Output                                                                                                                                                                                                                                                                                                                                                                           |
| P6.2   | 3          | 0              | CS2 Chip Select 2 Output                                                                                                                                                                                                                                                                                                                                                                           |
| P6.3   | 4          | 0              | CS3 Chip Select 3 Output                                                                                                                                                                                                                                                                                                                                                                           |
| P6.4   | 5          | 0              | CS4 Chip Select 4 Output                                                                                                                                                                                                                                                                                                                                                                           |
| P6.5   | 6          | I              | HOLD External Master Hold Request Input                                                                                                                                                                                                                                                                                                                                                            |
| P6.6   | 7          | I/O            | HLDA Hold Acknowledge Output (master mode) or Input (slave mode)                                                                                                                                                                                                                                                                                                                                   |
| P6.7   | 8          | 0              | BREQ Bus Request Output                                                                                                                                                                                                                                                                                                                                                                            |
| P8     |            | IO             | Port 8 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 8 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 8 is selectable (TTL or special). The following Port 8 pins also serve for alternate functions: |
| P8.0   | 9          | I/O            | CC16IO CAPCOM2: CC16 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |
| P8.1   | 10         | I/O            | CC17IO CAPCOM2: CC17 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |
| P8.2   | 11         | I/O            | CC18IO CAPCOM2: CC18 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |
| P8.3   | 12         | I/O            | CC19IO CAPCOM2: CC19 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |
| P8.4   | 13         | I/O            | CC20IO CAPCOM2: CC20 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |
| P8.5   | 14         | I/O            | CC21IO CAPCOM2: CC21 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |
| P8.6   | 15         | I/O            | CC22IO CAPCOM2: CC22 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |
| P8.7   | 16         | I/O            | CC23IO CAPCOM2: CC23 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |



Table 2 Pin Definitions and Functions P-MQFP-144-8 (cont'd)

| Symbol         | Pin<br>No. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------|------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P7             |            | IO             | Port 7 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 7 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 7 is selectable (TTL or special). The following Port 7 pins also serve for alternate functions: |
| P7.0           | 19         | 0              | POUT0 PWM Channel 0 Output                                                                                                                                                                                                                                                                                                                                                                         |
| P7.1           | 20         | Ö              | POUT1 PWM Channel 1 Output                                                                                                                                                                                                                                                                                                                                                                         |
| P7.2           | 21         | Ö              | POUT2 PWM Channel 2 Output                                                                                                                                                                                                                                                                                                                                                                         |
| P7.3           | 22         | Ö              | POUT3 PWM Channel 3 Output                                                                                                                                                                                                                                                                                                                                                                         |
| P7.4           | 23         | I/O            | CC28IO CAPCOM2: CC28 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |
| P7.5           | 24         | I/O            | CC29IO CAPCOM2: CC29 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |
| P7.6           | 25         | I/O            | CC30IO CAPCOM2: CC30 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |
| P7.7           | 26         | I/O            | CC31IO CAPCOM2: CC31 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                    |
| P5             |            | 1              | Port 5 is a 16-bit input-only port with Schmitt-Trigger characteristic. The pins of Port 5 also serve as analog input channels for the A/D converter, or they serve as timer inputs:                                                                                                                                                                                                               |
| P5.0           | 27         | I              | AN0                                                                                                                                                                                                                                                                                                                                                                                                |
| P5.1           | 28         | I              | AN1                                                                                                                                                                                                                                                                                                                                                                                                |
| P5.2           | 29         | l I            | AN2                                                                                                                                                                                                                                                                                                                                                                                                |
| P5.3           | 30         | I              | AN3                                                                                                                                                                                                                                                                                                                                                                                                |
| P5.4           | 31         | I              | AN4                                                                                                                                                                                                                                                                                                                                                                                                |
| P5.5           | 32         |                | AN5                                                                                                                                                                                                                                                                                                                                                                                                |
| P5.6           | 33         |                | AN6                                                                                                                                                                                                                                                                                                                                                                                                |
| P5.7           | 34         |                | AN7                                                                                                                                                                                                                                                                                                                                                                                                |
| P5.8           | 35         |                | ANS                                                                                                                                                                                                                                                                                                                                                                                                |
| P5.9           | 36         |                | AN10 TELLID CDT3 Times T6 Ext. Lin/Down Ctrl. linn                                                                                                                                                                                                                                                                                                                                                 |
| P5.10<br>P5.11 | 39<br>40   |                | AN10, T6EUD GPT2 Timer T6 Ext. Up/Down Ctrl. Inp. AN11, T5EUD GPT2 Timer T5 Ext. Up/Down Ctrl. Inp.                                                                                                                                                                                                                                                                                                |
| P5.11          | 41         |                | AN12, T6IN GPT2 Timer T6 Count Inp.                                                                                                                                                                                                                                                                                                                                                                |
| P5.12          | 42         | li             | AN13, T5IN GPT2 Timer T5 Count Inp.                                                                                                                                                                                                                                                                                                                                                                |
| P5.14          | 43         | li             | AN14, T4EUD GPT1 Timer T4 Ext. Up/Down Ctrl. Inp.                                                                                                                                                                                                                                                                                                                                                  |
| P5.15          | 44         | i              | AN15, T2EUD GPT1 Timer T5 Ext. Up/Down Ctrl. Inp.                                                                                                                                                                                                                                                                                                                                                  |



Table 2 Pin Definitions and Functions P-MQFP-144-8 (cont'd)

| Symbol | Pin<br>No. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                             |                                                                                              |  |
|--------|------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|
| P2     |            | Ю              | Port 2 is a 16-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 2 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 2 is selectable (TTL or special). |                                                                                              |  |
| P2.0   | 47         | I/O            | CC0IO                                                                                                                                                                                                                                                                                                                                | ing Port 2 pins also serve for alternate functions: CAPCOM1: CC0 Capture Inp./Compare Output |  |
| P2.1   | 48         | 1/0            | CC1IO                                                                                                                                                                                                                                                                                                                                | CAPCOM1: CC0 Capture Inp./Compare Output                                                     |  |
| P2.2   | 49         | 1/0            | CC2IO                                                                                                                                                                                                                                                                                                                                | CAPCOM1: CC2 Capture Inp./Compare Output                                                     |  |
| P2.3   | 50         | I/O            | CC3IO                                                                                                                                                                                                                                                                                                                                | CAPCOM1: CC3 Capture Inp./Compare Output                                                     |  |
| P2.4   | 51         | I/O            | CC4IO                                                                                                                                                                                                                                                                                                                                | CAPCOM1: CC4 Capture Inp./Compare Output                                                     |  |
| P2.5   | 52         | I/O            | CC5IO                                                                                                                                                                                                                                                                                                                                | CAPCOM1: CC5 Capture Inp./Compare Output                                                     |  |
| P2.6   | 53         | I/O            | CC6IO                                                                                                                                                                                                                                                                                                                                | CAPCOM1: CC6 Capture Inp./Compare Output                                                     |  |
| P2.7   | 54         | I/O            | CC7IO                                                                                                                                                                                                                                                                                                                                | CAPCOM1: CC7 Capture Inp./Compare Output                                                     |  |
| P2.8   | 57         | I/O            | CC8IO                                                                                                                                                                                                                                                                                                                                | CAPCOM1: CC8 Capture Inp./Compare Output,                                                    |  |
|        |            | 1              | EX0IN                                                                                                                                                                                                                                                                                                                                | Fast External Interrupt 0 Input                                                              |  |
| P2.9   | 58         | I/O            | CC9IO                                                                                                                                                                                                                                                                                                                                | CAPCOM1: CC9 Capture Inp./Compare Output,                                                    |  |
|        |            | 1              | EX1IN                                                                                                                                                                                                                                                                                                                                | Fast External Interrupt 1 Input                                                              |  |
| P2.10  | 59         | I/O            | CC10IO                                                                                                                                                                                                                                                                                                                               | CAPCOM1: CC10 Capture Inp./Compare Outp.,                                                    |  |
|        |            | I              | EX2IN                                                                                                                                                                                                                                                                                                                                | Fast External Interrupt 2 Input                                                              |  |
| P2.11  | 60         | I/O            | CC11IO                                                                                                                                                                                                                                                                                                                               | CAPCOM1: CC11 Capture Inp./Compare Outp.,                                                    |  |
|        |            | I              | EX3IN                                                                                                                                                                                                                                                                                                                                | Fast External Interrupt 3 Input                                                              |  |
| P2.12  | 61         | I/O            | CC12IO                                                                                                                                                                                                                                                                                                                               | CAPCOM1: CC12 Capture Inp./Compare Outp.,                                                    |  |
|        |            |                | EX4IN                                                                                                                                                                                                                                                                                                                                | Fast External Interrupt 4 Input                                                              |  |
| P2.13  | 62         | I/O            | CC13IO                                                                                                                                                                                                                                                                                                                               | CAPCOM1: CC13 Capture Inp./Compare Outp.,                                                    |  |
|        |            |                | EX5IN                                                                                                                                                                                                                                                                                                                                | Fast External Interrupt 5 Input                                                              |  |
| P2.14  | 63         | I/O            | CC14IO                                                                                                                                                                                                                                                                                                                               | CAPCOM1: CC14 Capture Inp./Compare Outp.,                                                    |  |
| D0 45  | 0.4        |                | EX6IN                                                                                                                                                                                                                                                                                                                                | Fast External Interrupt 6 Input                                                              |  |
| P2.15  | 64         | I/O            | CC15IO                                                                                                                                                                                                                                                                                                                               | CAPCOM1: CC15 Capture Inp./Compare Outp.,                                                    |  |
|        |            |                | EX7IN                                                                                                                                                                                                                                                                                                                                | Fast External Interrupt 7 Input,                                                             |  |
|        |            |                | T7IN                                                                                                                                                                                                                                                                                                                                 | CAPCOM2: Timer T7 Count Input                                                                |  |



Table 2 Pin Definitions and Functions P-MQFP-144-8 (cont'd)

| Symbol | Pin<br>No. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                             |
|--------|------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P3     |            | Ю              | programm<br>configured<br>impedance<br>push/pull d<br>is selectab                                                                                                                                                                                                                                                                               | 15-bit bidirectional I/O port. It is bit-wise table for input or output via direction bits. For a pin d as input, the output driver is put into highe state. Port 3 outputs can be configured as or open drain drivers. The input threshold of Port 3 ole (TTL or special). |
| P3.0   | 65         | 1              | TOIN                                                                                                                                                                                                                                                                                                                                            | CAPCOM1 Timer T0 Count Input                                                                                                                                                                                                                                                |
| P3.1   | 66         | O              | T6OUT                                                                                                                                                                                                                                                                                                                                           | GPT2 Timer T6 Toggle Latch Output                                                                                                                                                                                                                                           |
| P3.2   | 67         | li             | CAPIN                                                                                                                                                                                                                                                                                                                                           | GPT2 Register CAPREL Capture Input                                                                                                                                                                                                                                          |
| P3.3   | 68         | 0              | T3OUT                                                                                                                                                                                                                                                                                                                                           | GPT1 Timer T3 Toggle Latch Output                                                                                                                                                                                                                                           |
| P3.4   | 69         | li l           | T3EUD                                                                                                                                                                                                                                                                                                                                           | GPT1 Timer T3 External Up/Down Control Input                                                                                                                                                                                                                                |
| P3.5   | 70         | 1              | T4IN                                                                                                                                                                                                                                                                                                                                            | GPT1 Timer T4 Count/Gate/Reload/Capture Inp.                                                                                                                                                                                                                                |
| P3.6   | 73         | 1              | T3IN                                                                                                                                                                                                                                                                                                                                            | GPT1 Timer T3 Count/Gate Input                                                                                                                                                                                                                                              |
| P3.7   | 74         | 1              | T2IN                                                                                                                                                                                                                                                                                                                                            | GPT1 Timer T2 Count/Gate/Reload/Capture Inp.                                                                                                                                                                                                                                |
| P3.8   | 75         | I/O            | MRST                                                                                                                                                                                                                                                                                                                                            | SSC Master-Receive/Slave-Transmit Inp./Outp.                                                                                                                                                                                                                                |
| P3.9   | 76         | I/O            | MTSR                                                                                                                                                                                                                                                                                                                                            | SSC Master-Transmit/Slave-Receive Outp./Inp.                                                                                                                                                                                                                                |
| P3.10  | 77         | 0              | TxD0                                                                                                                                                                                                                                                                                                                                            | ASC0 Clock/Data Output (Async./Sync.)                                                                                                                                                                                                                                       |
| P3.11  | 78         | I/O            | RxD0                                                                                                                                                                                                                                                                                                                                            | ASC0 Data Input (Async.) or Inp./Outp. (Sync.)                                                                                                                                                                                                                              |
| P3.12  | 79         | 0              | BHE                                                                                                                                                                                                                                                                                                                                             | External Memory High Byte Enable Signal,                                                                                                                                                                                                                                    |
|        |            | 0              | WRH                                                                                                                                                                                                                                                                                                                                             | External Memory High Byte Write Strobe                                                                                                                                                                                                                                      |
| P3.13  | 80         | I/O            | SCLK                                                                                                                                                                                                                                                                                                                                            | SSC Master Clock Output / Slave Clock Input.                                                                                                                                                                                                                                |
| P3.15  | 81         | 0              | CLKOUT                                                                                                                                                                                                                                                                                                                                          | System Clock Output (= CPU Clock)                                                                                                                                                                                                                                           |
|        | 84         | I              | Oscillator Watchdog Enable. This input enables the oscillator watchdog when high or disables it when low e.g. for testing purposes. An internal pull-up device holds this input high if nothing is driving it.  For normal operation pin OWE should be high or not connected.  In order to drive pin OWE low draw a current of at least 200 µA. |                                                                                                                                                                                                                                                                             |



Table 2 Pin Definitions and Functions P-MQFP-144-8 (cont'd)

| Symbol     | Pin<br>No. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                   |
|------------|------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P4         |            | Ю              | Port 4 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state.  Port 4 can be used to output the segment address lines and for serial bus interfaces:   |
| P4.0       | 85         | 0              | A16 Least Significant Segment Address Line                                                                                                                                                                                                                                                 |
| P4.1       | 86         | 0              | A17 Segment Address Line                                                                                                                                                                                                                                                                   |
| P4.2       | 87         | O              | A18 Segment Address Line                                                                                                                                                                                                                                                                   |
| P4.3       | 88         | Ö              | A19 Segment Address Line                                                                                                                                                                                                                                                                   |
| P4.4       | 89         | Ö              | A20 Segment Address Line                                                                                                                                                                                                                                                                   |
| P4.5       | 90         | Ö              | A21 Segment Address Line,                                                                                                                                                                                                                                                                  |
| 1 4.0      |            | ľ              | CAN1 RxD CAN 1 Receive Data Input                                                                                                                                                                                                                                                          |
| P4.6       | 91         | o              | A22 Segment Address Line,                                                                                                                                                                                                                                                                  |
| 1 4.0      | 31         | 0              | CAN1 TxD CAN 1 Transmit Data Output                                                                                                                                                                                                                                                        |
| P4.7       | 92         | 0              | A23 Most Significant Segment Address Line                                                                                                                                                                                                                                                  |
|            |            |                |                                                                                                                                                                                                                                                                                            |
| RD         | 95         | 0              | External Memory Read Strobe. RD is activated for every external instruction or data read access.                                                                                                                                                                                           |
| WR/<br>WRL | 96         | 0              | External Memory Write Strobe. In WR-mode this pin is activated for every external data write access. In WRL-mode this pin is activated for low byte data write accesses on a 16-bit bus, and for every data write access on an 8-bit bus. See WRCFG in register SYSCON for mode selection. |
| READY      | 97         | I              | Ready Input. When the Ready function is enabled, a high level at this pin during an external memory access will force the insertion of memory cycle time waitstates until the pin returns to a low level.  An internal pull-up device will hold this pin high when nothing is driving it.  |
| ALE        | 98         | 0              | Address Latch Enable Output. Can be used for latching the address into external memory or an address latch in the multiplexed bus modes.                                                                                                                                                   |
| ĒĀ         | 99         | I              | External Access Enable pin. A low level at this pin during and after Reset forces the C167CR to begin instruction execution out of external memory. A high level forces execution out of the internal program memory.  "ROMless" versions must have this pin tied to '0'.                  |



Table 2 Pin Definitions and Functions P-MQFP-144-8 (cont'd)

| Symbol                           | Pin<br>No.                         | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------|------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PORT0<br>POL.0-7<br>POH.0-7      | 100-<br>107<br>108,<br>111-<br>117 | IO             | PORT0 consists of the two 8-bit bidirectional I/O ports P0L and P0H. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state.  In case of an external bus configuration, PORT0 serves as the address (A) and address/data (AD) bus in multiplexed bus modes and as the data (D) bus in demultiplexed bus modes.  Demultiplexed bus modes:  8-bit data bus: P0H = I/O, P0L = D7 - D0  16-bit data bus: P0H = D15 - D8, P0L = D7 - D0  Multiplexed bus modes:  8-bit data bus: P0H = A15 - A8, P0L = AD7 - AD0  16-bit data bus: P0H = AD15 - AD8, P0L = AD7 - AD0 |
| PORT1<br>P1L.0-7<br>P1H.0-7      | 118-<br>125<br>128-<br>135         | IO             | PORT1 consists of the two 8-bit bidirectional I/O ports P1L and P1H. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. PORT1 is used as the 16-bit address bus (A) in demultiplexed bus modes and also after switching from a demultiplexed bus mode to a multiplexed bus mode.  The following PORT1 pins also serve for alternate functions:                                                                                                                                                                                                             |
| P1H.4<br>P1H.5<br>P1H.6<br>P1H.7 | 132<br>133<br>134<br>135           | <br>           | CC24IO CAPCOM2: CC24 Capture Input CC25IO CAPCOM2: CC25 Capture Input CC26IO CAPCOM2: CC26 Capture Input CC27IO CAPCOM2: CC27 Capture Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| XTAL2<br>XTAL1                   | 137<br>138                         | O              | <ul> <li>XTAL2: Output of the oscillator amplifier circuit.</li> <li>XTAL1: Input to the oscillator amplifier and input to the internal clock generator</li> <li>To clock the device from an external source, drive XTAL1, while leaving XTAL2 unconnected. Minimum and maximum high/low and rise/fall times specified in the AC Characteristics must be observed.</li> </ul>                                                                                                                                                                                                                                                                                  |



Table 2 Pin Definitions and Functions P-MQFP-144-8 (cont'd)

| Symbol     | Pin<br>No. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSTIN      | 140        | I/O            | Reset Input with Schmitt-Trigger characteristics. A low level at this pin while the oscillator is running resets the C167CR. An internal pull-up resistor permits power-on reset using only a capacitor connected to $V_{\rm SS}$ . A spike filter suppresses input pulses < 10 ns. Input pulses > 100 ns safely pass the filter. The minimum duration for a safe recognition should be 100 ns + 2 CPU clock cycles. In bidirectional reset mode (enabled by setting bit BDRSTEN in register SYSCON) the RSTIN line is internally pulled low for the duration of the internal reset sequence upon any reset (HW, SW, WDT). See note below this table. |
|            |            |                | Note: To let the reset configuration of PORT0 settle and to let the PLL lock a reset duration of ca. 1 ms is recommended.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RST<br>OUT | 141        | 0              | Internal Reset Indication Output. This pin is set to a low level when the part is executing either a hardware-, a software- or a watchdog timer reset. RSTOUT remains low until the EINIT (end of initialization) instruction is executed.                                                                                                                                                                                                                                                                                                                                                                                                            |
| NMI        | 142        | I              | Non-Maskable Interrupt Input. A high to low transition at this pin causes the CPU to vector to the NMI trap routine. When the PWRDN (power down) instruction is executed, the NMI pin must be low in order to force the C167CR to go into power down mode. If NMI is high, when PWRDN is executed, the part will continue to run in normal mode. If not used, pin NMI should be pulled high externally.                                                                                                                                                                                                                                               |
| $V_{AREF}$ | 37         | _              | Reference voltage for the A/D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| $V_{AGND}$ | 38         | _              | Reference ground for the A/D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



**Table 2 Pin Definitions and Functions P-MQFP-144-8** (cont'd)

| Symbol                       | Pin<br>No.                                                   | Input<br>Outp. | Function                                                                                             |
|------------------------------|--------------------------------------------------------------|----------------|------------------------------------------------------------------------------------------------------|
| $V_{DD}$                     | 17, 46,<br>56, 72,<br>82, 93,<br>109,<br>126,<br>136,<br>144 | _              | Digital Supply Voltage: + 5 V during normal operation and idle mode. ≥ 2.5 V during power down mode. |
| $\overline{V_{\mathtt{SS}}}$ | 18, 45,<br>55, 71,<br>83, 94,<br>110,<br>127,<br>139,<br>143 | _              | Digital Ground.                                                                                      |

Note: The following behavioural differences must be observed when the bidirectional reset is active:

- Bit BDRSTEN in register SYSCON cannot be changed after EINIT and is cleared automatically after a reset.
- The reset indication flags always indicate a long hardware reset.
- The PORT0 configuration is treated as if it were a hardware reset. In particular, the bootstrap loader may be activated when P0L.4 is low.
- Pin RSTIN may only be connected to external reset devices with an open drain output driver.
- A short hardware reset is extended to the duration of the internal reset sequence.



## 2.3 Pin Configuration and Definition for P-BGA-176-2

The pins<sup>1)</sup> of the C167CR are described in detail in **Table 3**, including all their alternate functions. **Figure 3** summarizes all pins in a condensed way, showing their location on the bottom of the package.

Note: The P-MQFP-144-8 is described in Table 2 and Figure 2.



Figure 3 Pin Configuration P-BGA-176-2 (top view)

<sup>1)</sup> The external connections of the C167CR in P-BGA-176-2 are referred to as pins throughout this document, although they are mechanically realized as solder balls.



Table 3 Pin Definitions and Functions P-BGA-176-2

| Symbol       | Pin<br>Num. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                             |
|--------------|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P5           |             | I              | Port 5 is a 16-bit input-only port with Schmitt-Trigger characteristic. The pins of Port 5 also serve as analog input channels for the A/D converter, or they serve as timer inputs:                                                                                                                                                 |
| P5.0         | A5          |                | ANO                                                                                                                                                                                                                                                                                                                                  |
| P5.1         | D5          | li             | AN1                                                                                                                                                                                                                                                                                                                                  |
| P5.2         | A4          | li             | AN2                                                                                                                                                                                                                                                                                                                                  |
| P5.3         | C5          | li .           | AN3                                                                                                                                                                                                                                                                                                                                  |
| P5.4         | B4          | li             | AN4                                                                                                                                                                                                                                                                                                                                  |
| P5.5         | A3          | li             | AN5                                                                                                                                                                                                                                                                                                                                  |
| P5.6         | C4          | li             | AN6                                                                                                                                                                                                                                                                                                                                  |
| P5.7         | D4          | 1              | AN7                                                                                                                                                                                                                                                                                                                                  |
| P5.8         | В3          | 1              | AN8                                                                                                                                                                                                                                                                                                                                  |
| P5.9         | C3          | 1              | AN9                                                                                                                                                                                                                                                                                                                                  |
| P5.10        | D3          | 1              | AN10, T6EUD GPT2 Timer T6 Ext. Up/Down Ctrl. Inp.                                                                                                                                                                                                                                                                                    |
| P5.11        | C1          | 1              | AN11, T5EUD GPT2 Timer T5 Ext. Up/Down Ctrl. Inp.                                                                                                                                                                                                                                                                                    |
| P5.12        | D1          | 1              | AN12, T6IN GPT2 Timer T6 Count Inp.                                                                                                                                                                                                                                                                                                  |
| P5.13        | D2          | I              | AN13, T5IN GPT2 Timer T5 Count Inp.                                                                                                                                                                                                                                                                                                  |
| P5.14        | E3          | I              | AN14, T4EUD GPT1 Timer T4 Ext. Up/Down Ctrl. Inp.                                                                                                                                                                                                                                                                                    |
| P5.15        | E2          | I              | AN15, T2EUD GPT1 Timer T5 Ext. Up/Down Ctrl. Inp.                                                                                                                                                                                                                                                                                    |
| P7           |             | IO             | Port 7 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 7 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 7 is selectable (TTL or special). |
| D7 0         | D7          |                | The following Port 7 pins also serve for alternate functions:                                                                                                                                                                                                                                                                        |
| P7.0<br>P7.1 | D7<br>C7    | 0              | POUT0 PWM Channel 0 Output POUT1 PWM Channel 1 Output                                                                                                                                                                                                                                                                                |
| P7.1         | B7          | 0              | POUT2 PWM Channel 2 Output                                                                                                                                                                                                                                                                                                           |
| P7.3         | A7          | 0              | POUT3 PWM Channel 3 Output                                                                                                                                                                                                                                                                                                           |
| P7.4         | D6          | 1/0            | CC28IO CAPCOM2: CC28 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                      |
| P7.5         | C6          | 1/0            | CC29IO CAPCOM2: CC29 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                      |
| P7.6         | B6          | 1/0            | CC30IO CAPCOM2: CC30 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                      |
| P7.7         | A6          | I/O            | CC31IO CAPCOM2: CC31 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                      |



Table 3 Pin Definitions and Functions P-BGA-176-2 (cont'd)

| Symbol                                               | Pin<br>Num.                                   | Input<br>Outp.                         | Function                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------------------|-----------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P8                                                   |                                               | Ю                                      | Port 8 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 8 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 8 is selectable (TTL or special).                                                                    |
| P8.0                                                 | B10                                           | I/O                                    | The following Port 8 pins also serve for alternate functions: CC16IO CAPCOM2: CC16 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                           |
| P8.1                                                 | A10                                           | 1/0                                    | CC17IO CAPCOM2: CC17 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                         |
| P8.2                                                 | D9                                            | 1/0                                    | CC18IO CAPCOM2: CC18 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                         |
| P8.3                                                 | C9                                            | 1/0                                    | CC19IO CAPCOM2: CC19 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                         |
| P8.4                                                 | B9                                            | 1/0                                    | CC20IO CAPCOM2: CC20 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                         |
| P8.5                                                 | A9                                            | 1/0                                    | CC21IO CAPCOM2: CC21 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                         |
| P8.6                                                 | D8                                            | 1/0                                    | CC22IO CAPCOM2: CC22 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                         |
| P8.7                                                 | C8                                            | I/O                                    | CC23IO CAPCOM2: CC23 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                         |
| P6.0<br>P6.1<br>P6.2<br>P6.3<br>P6.4<br>P6.5<br>P6.6 | A13<br>B12<br>D10<br>C11<br>A12<br>B11<br>C10 | 0<br>0<br>0<br>0<br>0<br>0<br>1<br>1/0 | programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 6 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 6 is selectable (TTL or special).  The Port 6 pins also serve for alternate functions:  CS0                                                                    |
|                                                      |                                               |                                        | Input (slave mode)                                                                                                                                                                                                                                                                                                                                                                                      |
| P6.7                                                 | A11                                           | 0                                      | BREQ Bus Request Output                                                                                                                                                                                                                                                                                                                                                                                 |
| NMI                                                  | C14                                           | I                                      | Non-Maskable Interrupt Input. A high to low transition at this pin causes the CPU to vector to the NMI trap routine. When the PWRDN (power down) instruction is executed, the NMI pin must be low in order to force the C167CR to go into power down mode. If NMI is high, when PWRDN is executed, the part will continue to run in normal mode. If not used, pin NMI should be pulled high externally. |



Table 3 Pin Definitions and Functions P-BGA-176-2 (cont'd)

| Symbol         | Pin<br>Num. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|----------------|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| XTAL2<br>XTAL1 | D13<br>C13  | O<br>I         | XTAL2: Output of the oscillator amplifier circuit.  XTAL1: Input to the oscillator amplifier and input to the internal clock generator.  To clock the device from an external source, drive XTAL1, while leaving XTAL2 unconnected. Minimum and maximum high/low and rise/fall times specified in the AC Characteristics must be observed.                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| RST<br>OUT     | D12         | 0              | Internal Reset Indication Output. This pin is set to a low level when the part is executing either a hardware-, a software- or a watchdog timer reset. RSTOUT remains low until the EINIT (end of initialization) instruction is executed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| RSTIN          | E11         | 1/0            | Reset Input with Schmitt-Trigger characteristics. A low level at this pin while the oscillator is running resets the C167CR. An internal pull-up resistor permits power-on reset using only a capacitor connected to $V_{\rm SS}$ . A spike filter suppresses input pulses < 10 ns. Input pulses > 100 ns safely pass the filter. The minimum duration for a safe recognition should be 100 ns + 2 CPU clock cycles. In bidirectional reset mode (enabled by setting bit BDRSTEN in register SYSCON) the RSTIN line is internally pulled low for the duration of the internal reset sequence upon any reset (HW, SW, WDT). See note below this table. Note: To let the reset configuration of PORT0 settle and to let the PLL lock a reset duration of ca. 1 ms is |  |



Table 3 Pin Definitions and Functions P-BGA-176-2 (cont'd)

| Symbol  | Pin<br>Num. | Input<br>Outp. | Function                                                         |  |  |
|---------|-------------|----------------|------------------------------------------------------------------|--|--|
| PORT1   |             | IO             | PORT1 consists of the two 8-bit bidirectional I/O ports P1L      |  |  |
| P1L.0-7 | K13,        |                | and P1H. It is bit-wise programmable for input or output via     |  |  |
|         | K14,        |                | direction bits. For a pin configured as input, the output driver |  |  |
|         | J13,        |                | is put into high-impedance state. PORT1 is used as the 16-bit    |  |  |
|         | J14,        |                | address bus (A) in demultiplexed bus modes and also after        |  |  |
|         | H11,        |                | switching from a demultiplexed bus mode to a multiplexed         |  |  |
|         | H12,        |                | bus mode.                                                        |  |  |
|         | H13,        |                |                                                                  |  |  |
|         | G11         |                |                                                                  |  |  |
| P1H.0-3 | G13,        |                |                                                                  |  |  |
|         | F11,        |                |                                                                  |  |  |
|         | F12,        |                |                                                                  |  |  |
|         | G14         |                | The following PORT1 pins also serve for alternate functions:     |  |  |
| P1H.4   | F13         | I              | CC24IO CAPCOM2: CC24 Capture Input                               |  |  |
| P1H.5   | F14         | 1              | CC25IO CAPCOM2: CC25 Capture Input                               |  |  |
| P1H.6   | E14         | 1              | CC26IO CAPCOM2: CC26 Capture Input                               |  |  |
| P1H.7   | E13         | 1              | CC27IO CAPCOM2: CC27 Capture Input                               |  |  |
| PORT0   |             | IO             | PORT0 consists of the two 8-bit bidirectional I/O ports P0L      |  |  |
| P0L.0-7 | N10,        |                | and P0H. It is bit-wise programmable for input or output via     |  |  |
|         | L9,         |                | direction bits. For a pin configured as input, the output driver |  |  |
|         | P11,        |                | is put into high-impedance state.                                |  |  |
|         | M10,        |                | In case of an external bus configuration, PORT0 serves as        |  |  |
|         | N11,        |                | the address (A) and address/data (AD) bus in multiplexed         |  |  |
|         | M11,        |                | bus modes and as the data (D) bus in demultiplexed bus           |  |  |
|         | P12,        |                | modes.                                                           |  |  |
|         | N12         |                | Demultiplexed bus modes:                                         |  |  |
| P0H.0-7 | L10,        |                | 8-bit data bus: P0H = I/O, P0L = D7 - D0                         |  |  |
|         | K11,        |                | 16-bit data bus: P0H = D15 - D8, P0L = D7 - D0                   |  |  |
|         | L12,        |                | Multiplexed bus modes:                                           |  |  |
|         | L14,        |                | 8-bit data bus: P0H = A15 - A8, P0L = AD7 - AD0                  |  |  |
|         | L13,        |                | 16-bit data bus: P0H = AD15 - AD8, P0L = AD7 - AD0               |  |  |
|         | K12,        |                |                                                                  |  |  |
|         | J11,        |                |                                                                  |  |  |
|         | J12         |                |                                                                  |  |  |
| RD      | L8          | 0              | External Memory Read Strobe. RD is activated for every           |  |  |
|         |             |                |                                                                  |  |  |



Table 3 Pin Definitions and Functions P-BGA-176-2 (cont'd)

| Symbol     | Pin<br>Num. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                   |  |  |
|------------|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ĒĀ         | M9          | I              | External Access Enable pin. A low level at this pin during and after Reset forces the C167CR to begin instruction execution out of external memory. A high level forces execution out of the internal program memory.  "ROMless" versions must have this pin tied to '0'.                  |  |  |
| WR/<br>WRL | N9          | 0              | External Memory Write Strobe. In WR-mode this pin is activated for every external data write access. In WRL-mode this pin is activated for low byte data write accesses on a 16-bit bus, and for every data write access on an 8-bit bus. See WRCFG in register SYSCON for mode selection. |  |  |
| READY      | P9          | I              | Ready Input. When the Ready function is enabled, a high level at this pin during an external memory access will force the insertion of memory cycle time waitstates until the pin returns to a low level.  An internal pull-up device will hold this pin high when nothing is driving it.  |  |  |
| ALE        | P10         | 0              | Address Latch Enable Output. Can be used for latching the address into external memory or an address latch in the multiplexed bus modes.                                                                                                                                                   |  |  |
| P4         |             | IO             | Port 4 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state.  Port 4 can be used to output the segment address lines and for serial bus interfaces:   |  |  |
| P4.0       | P6          | 0              | A16 Least Significant Segment Address Line                                                                                                                                                                                                                                                 |  |  |
| P4.1       | M6          | 0              | A17 Segment Address Line                                                                                                                                                                                                                                                                   |  |  |
| P4.2       | L6          | 0              | A18 Segment Address Line                                                                                                                                                                                                                                                                   |  |  |
| P4.3       | N7          | 0              | A19 Segment Address Line                                                                                                                                                                                                                                                                   |  |  |
| P4.4       | P7          | 0              | A20 Segment Address Line                                                                                                                                                                                                                                                                   |  |  |
| P4.5       | M7          | 0              | A21 Segment Address Line,                                                                                                                                                                                                                                                                  |  |  |
|            |             | I              | CAN1_RxD CAN 1 Receive Data Input                                                                                                                                                                                                                                                          |  |  |
| P4.6       | L7          | 0              | A22 Segment Address Line,                                                                                                                                                                                                                                                                  |  |  |
| <b>-</b>   |             | 0              | CAN1_TxD CAN 1 Transmit Data Output                                                                                                                                                                                                                                                        |  |  |
| P4.7       | N8          | 0              | A23 Most Significant Segment Address Line                                                                                                                                                                                                                                                  |  |  |



Table 3 Pin Definitions and Functions P-BGA-176-2 (cont'd)

| Symbol              | Pin<br>Num. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                        |                                                                                   |  |
|---------------------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|
| $ OWE \\ (V_{PP}) $ | N6          | I              | Oscillator Watchdog Enable. This input enables the oscillator watchdog when high or disables it when low e.g. for testing purposes. An internal pull-up device holds this input high if nothing is driving it.  For normal operation pin OWE should be high or not connected.  In order to drive pin OWE low draw a current of at least 200 μA. |                                                                                   |  |
| P3                  |             | IO             | Port 3 is a 15-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 3 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 3 is selectable (TTL or special).            |                                                                                   |  |
| P3.0                | M1          |                | TOIN                                                                                                                                                                                                                                                                                                                                            | ing Port 3 pins also serve for alternate functions:  CAPCOM1 Timer T0 Count Input |  |
| P3.1                | K3          | 0              | T6OUT                                                                                                                                                                                                                                                                                                                                           | GPT2 Timer T6 Toggle Latch Output                                                 |  |
| P3.2                | L2          | l              | CAPIN                                                                                                                                                                                                                                                                                                                                           | GPT2 Register CAPREL Capture Input                                                |  |
| P3.3                | M2          | 0              | T3OUT                                                                                                                                                                                                                                                                                                                                           | GPT1 Timer T3 Toggle Latch Output                                                 |  |
| P3.4                | N1          | l i            | T3EUD                                                                                                                                                                                                                                                                                                                                           | GPT1 Timer T3 External Up/Down Control Input                                      |  |
| P3.5                | P2          | li             | T4IN                                                                                                                                                                                                                                                                                                                                            | GPT1 Timer T4 Count/Gate/Reload/Capture Inp.                                      |  |
| P3.6                | М3          | 1              | T3IN                                                                                                                                                                                                                                                                                                                                            | GPT1 Timer T3 Count/Gate Input                                                    |  |
| P3.7                | N2          | I              | T2IN                                                                                                                                                                                                                                                                                                                                            | GPT1 Timer T2 Count/Gate/Reload/Capture Inp.                                      |  |
| P3.8                | N3          | I/O            | MRST                                                                                                                                                                                                                                                                                                                                            | SSC Master-Receive/Slave-Transmit Inp./Outp.                                      |  |
| P3.9                | P3          | I/O            | MTSR                                                                                                                                                                                                                                                                                                                                            | SSC Master-Transmit/Slave-Receive Outp./Inp.                                      |  |
| P3.10               | N4          | 0              | TxD0                                                                                                                                                                                                                                                                                                                                            | ASC0 Clock/Data Output (Async./Sync.)                                             |  |
| P3.11               | M4          | I/O            | RxD0                                                                                                                                                                                                                                                                                                                                            | ASC0 Data Input (Async.) or Inp./Outp. (Sync.)                                    |  |
| P3.12               | L4          | 0              | BHE                                                                                                                                                                                                                                                                                                                                             | External Memory High Byte Enable Signal,                                          |  |
|                     |             | 0              | WRH                                                                                                                                                                                                                                                                                                                                             | External Memory High Byte Write Strobe                                            |  |
| P3.13               | P4          | I/O            | SCLK                                                                                                                                                                                                                                                                                                                                            | SSC Master Clock Output / Slave Clock Input.                                      |  |
| P3.15               | N5          | 0              | CLKOUT                                                                                                                                                                                                                                                                                                                                          | System Clock Output (= CPU Clock)                                                 |  |