## mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



Data Sheet, Dec. 2000

C505 C505C C505A C505CA 8-Bit Single-Chip Microcontroller

### Microcontrollers



Never stop thinking.

Edition 2000-12

Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München, Germany © Infineon Technologies AG 2000. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# C505 C505C C505A C505CA 8-Bit Single-Chip Microcontroller

Microcontrollers



Never stop thinking.

| C505/C5050<br>Revision Hi                                           | C/C505A/C50<br>story: | 5CA Data Sheet<br>Current Version : 2000-12                     |
|---------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------|
| Previous Re                                                         | leases :              | 08.00, 06.00, 07.99, 12.97                                      |
| Page<br>(in previous<br>versionPage<br>(in current<br>version)Subje |                       | Subjects (major changes since last revision)                    |
| 24                                                                  | 24                    | Version register VR2 for C505A-4R/C505CA-4R BB step is updated. |
|                                                                     |                       |                                                                 |
|                                                                     |                       |                                                                 |

Controller Area Network (CAN): License of Robert Bosch GmbH

#### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to:

mcdocu.comments@infineon.com





#### 8-Bit Single-Chip Microcontroller C500 Family

C505/C505C/C505A/ C505CA

#### Advance Information

- Fully compatible to standard 8051 microcontroller
- Superset of the 8051 architecture with 8 datapointers
- Up to 20 MHz operating frequency
  - 375 ns instruction cycle time @16 MHz
  - 300 ns instruction cycle time @20 MHz (50 % duty cycle)
- On-chip program memory (with optional memory protection)
  - C505(C)(A)-2R : 16K byte on-chip ROM
  - C505A-4R/C505CA-4R: 32K byte on-chip ROM
  - C505A-4E/C505CA-4E: 32K byte on-chip OTP
  - alternatively up to 64k byte external program memory
- 256 byte on-chip RAM
- On-chip XRAM
  - C505/C505C : 256 byte
  - C505A/C505CA : 1K byte

(more features on next page)

| Module    | Oscillator<br>Watchdog                                       | C505/C                                                       | Port 0                           |              |        |
|-----------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------|--------------|--------|
| Support I | A/D Converter<br>C505/C505C : 8-bit<br>C505A/C505CA : 10-bit | Timer<br>0                                                   | C500<br>Core                     | 8-bit        | Port 1 |
| lation    | Timer 2                                                      | Timer<br>1                                                   | 8 Datapointers                   | USAN         | Port 2 |
| Chip Emu  | Full-CAN Controller<br>C505C/C505CA only                     | F                                                            | Program Memor<br>C505(C)(A)-2R : | у<br>16К ROM | Port 3 |
| O-uO      | Watchdog Timer                                               | C505A-4R/C505CA-4R : 32K ROM<br>C505A-4E/C505CA-4E : 32K OTP |                                  |              | Port 4 |

#### Figure 1 C505 Functional Units



Features (continued) :

- 32 + 2 digital I/O lines
  - Four 8-bit digital I/O ports
  - One 2-bit digital I/O port (port 4)
  - Port 1 with mixed analog/digital I/O capability
- Three 16-bit timers/counters
  - Timer 0 / 1 (C501 compatible)
  - Timer 2 with 4 channels for 16-bit capture/compare operation
- Full duplex serial interface with programmable baudrate generator (USART)
- Full CAN Module, version 2.0 B compliant (C505C and C505CA only)
  - 256 register/data bytes located in external data memory area
  - 1 MBaud CAN baudrate when operating frequency is equal to or above 8 MHz
  - internal CAN clock prescaler when input frequency is over 10 MHz
- On-chip A/D Converter
  - up to 8 analog inputs
  - C505/C505C : 8-bit resolution
  - C505A/C505CA: 10-bit resolution
- Twelve interrupt sources with four priority levels
- On-chip emulation support logic (Enhanced Hooks Technology <sup>™</sup>)
- Programmable 15-bit watchdog timer
- Oscillator watchdog
- Fast power on reset
- Power Saving Modes
  - Slow-down mode
  - Idle mode (can be combined with slow-down mode)
  - Software power-down mode with wake up capability through P3.2/INT0 or P4.1/RXDC pin
- P-MQFP-44 package
- Pin configuration is compatible to C501, C504, C511/C513-family
- Temperature ranges:

| SAB-C505 versions | $T_{\Delta} = 0$ to 70 °C                    |
|-------------------|----------------------------------------------|
| SAF-C505 versions | $T_{A} = -40 \text{ to } 85^{\circ}\text{C}$ |
| SAH-C505 versions | $T_{\rm A} = -40$ to 110°C                   |
| SAK-C505 versions | $T_{\rm A} = -40$ to 125°C                   |



### Table 1Differences in Functionality of the C505 MCUs

| Device    | Internal Pro | gram Memory | XRAM Size | A/D Converter | CAN          |
|-----------|--------------|-------------|-----------|---------------|--------------|
|           | ROM          | OTP         |           | Resolution    | Controller   |
| C505-2R   | 16K byte     | -           | 256 byte  | 8 Bit         | -            |
| C505-L    | -            | -           | 256 byte  | 8 Bit         | -            |
| C505C-2R  | 16K byte     | -           | 256 byte  | 8 Bit         | $\checkmark$ |
| C505C-L   | -            | -           | 256 byte  | 8 Bit         | $\checkmark$ |
| C505A-4R  | 32K byte     | -           | 1K byte   | 10 Bit        | -            |
| C505A-2R  | 16K byte     | -           | 1K byte   | 10 Bit        | -            |
| C505A-L   | -            | -           | 1K byte   | 10 Bit        | -            |
| C505CA-4R | 32K byte     | -           | 1K byte   | 10 Bit        | $\checkmark$ |
| C505CA-2R | 16K byte     | -           | 1K byte   | 10 Bit        | $\checkmark$ |
| C505CA-L  | -            | -           | 1K byte   | 10 Bit        | $\checkmark$ |
| C505A-4E  | -            | 32K byte    | 1K byte   | 10 Bit        | -            |
| C505CA-4E | -            | 32K byte    | 1K byte   | 10 Bit        | $\checkmark$ |

Note: The term C505 refers to all versions described within this document unless otherwise noted. However the term C505 may also be restricted by the context to refer to only CAN-less derivatives with 8-Bit ADC which are C505-2R and C505-L in this document.

Note: The term C505(C)(A)-2R, for simplicity, is used to stand for C505 16K byte ROM versions within this document which are C505-2R, C505C-2R, C505A-2R and C505CA-2R.

#### **Ordering Information**

The ordering code for Infineon Technologies' microcontrollers provides an exact reference to the required product. This ordering code identifies:

- the derivative itself, i.e. its function set
- the specificed temperature rage
- the package and the type of delivery

For the available ordering codes for the C505 please refer to the "**Product information Microcontrollers**", which summarizes all available microcontroller variants.







#### Figure 2 Logic Symbol

Note: The ordering codes for the Mask-ROM versions are defined for each product after verification of the respective ROM code.







Figure 3 C505 Pin Configuration P-MQFP-44 Package (Top View)



### Table 2Pin Definitions and Functions

| Symbol    | Pin Number | I/O<br>*) | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P1.0-P1.7 | 40-44,1-3  | I/O       | <b>Port 1</b><br>is an 8-bit quasi-bidired<br>arrangement. Port 1 pins<br>or as analog inputs of th<br>have 1's written to them<br>transistors and in that s<br>inputs, port 1 pins being<br>current ( $I_{IL}$ , in the DC<br>internal pullup transistors<br>used as analog inputs via<br>As secondary digital func-<br>timer, clock, capture and<br>corresponding to a s<br>programmed to a one (1)<br>for compare functions)<br>assigned to the pins of po | ctional port with internal pull-up<br>can be used for digital input/output<br>the A/D converter. Port 1 pins that<br>are pulled high by internal pull-up<br>state can be used as inputs. As<br>externally pulled low will source<br>characteristics) because of the<br>s. Port 1 pins are assigned to be<br>a the register P1ANA.<br>tions, port 1 contains the interrupt,<br>d compare pins. The output latch<br>secondary function must be<br>for that function to operate (except<br>. The secondary functions are<br>ort 1 as follows: |
|           | 40         |           | P1.0 / AN0 / INT3 / CC0                                                                                                                                                                                                                                                                                                                                                                                                                                       | Analog input channel 0<br>interrupt 3 input /<br>capture/compare channel 0 I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|           | 41         |           | P1.1 / AN1 / INT4 / CC1                                                                                                                                                                                                                                                                                                                                                                                                                                       | Analog input channel 1/<br>interrupt 4 input /                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|           | 42         |           | P1.2 / AN2 / INT5 / CC2                                                                                                                                                                                                                                                                                                                                                                                                                                       | Analog input channel 2 /<br>interrupt 5 input /<br>capture/compare channel 2 I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           | 43         |           | P1.3 / AN3 / INT6 / CC3                                                                                                                                                                                                                                                                                                                                                                                                                                       | Analog input channel 3<br>interrupt 6 input /<br>capture/compare channel 3 I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|           | 44         |           | P1.4 / AN4                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Analog input channel 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|           | 1          |           | P1.5 / AN5 / T2EX                                                                                                                                                                                                                                                                                                                                                                                                                                             | Analog input channel 5 / Timer 2<br>external reload / trigger input                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           | 2          |           | P1.6 / AN6 / CLKOUT                                                                                                                                                                                                                                                                                                                                                                                                                                           | Analog input channel 6 / system clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           | 3          |           | P1.7 / AN7 / T2                                                                                                                                                                                                                                                                                                                                                                                                                                               | Analog input channel 7 /<br>counter 2 input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|           |            |           | Port 1 is used for the low-c<br>verification of the C505 R<br>C505A-4R/C505CA-4R).                                                                                                                                                                                                                                                                                                                                                                            | order address byte during program<br>OM versions (i.e. C505(C)(A)-2R/                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

\*) I = Input



| Symbol    | Pin Number                                          | I/O<br>*) | Function                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----------|-----------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RESET     | 4                                                   | I         | <b>RESET</b><br>A high level on this pin for two machine cycle while the oscillator is running resets the device. An internal diffused resistor to $V_{SS}$ permits power-on reset using only an external capacitor to $V_{DD}$ .                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| P3.0-P3.7 | 5, 7-13<br>5<br>7<br>8<br>9<br>10<br>11<br>12<br>13 | Ι/Ο       | Port 3<br>is an 8-bit quasi-<br>arrangement. Port<br>pulled high by the<br>state can be used<br>externally pulled<br>characteristics) be<br>The output latch<br>must be programm<br>(except for TxD a<br>assigned to the pir<br>P3.0 / RxD<br>P3.1 / TxD<br>P3.2 / INTO<br>P3.2 / INTO<br>P3.3 / INT1<br>P3.4 / T0<br>P3.5 / T1<br>P3.6 / WR<br>P3.7 / RD | bidirectional port with internal pull-up<br>3 pins that have 1's written to them are<br>e internal pull-up transistors and in that<br>as inputs. As inputs, port 3 pins being<br>low will source current ( $I_{IL}$ , in the DC<br>cause of the internal pullup transistors.<br>corresponding to a secondary function<br>ned to a one (1) for that function to operate<br>and WR). The secondary functions are<br>ns of port 3 as follows:<br>Receiver data input (asynch.) or data<br>input/output (synch.) of serial interface<br>Transmitter data output (asynch.) or<br>clock output (synch.) of serial interface<br>External interrupt 0 input / timer 0 gate<br>control input<br>External interrupt 1 input / timer 1 gate<br>control input<br>Timer 0 counter input<br>WR control output; latches the data<br>byte from port 0 into the external data<br>memory<br>RD control output; enables the external |  |

\*) I = Input



| Symbol       | Pin Number | I/O<br>*)  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|--------------|------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| P4.0<br>P4.1 | 6<br>28    | I/O<br>I/O | Port 4is a 2-bit quasi-bidirectional port with internal pull-up<br>arrangement. Port 4 pins that have 1's written to them are<br>pulled high by the internal pull-up transistors and in that<br>state can be used as inputs. As inputs, port 4 pins being<br>externally pulled low will source current ( $I_{IL}$ , in the DC<br>characteristics) because of the internal pullup transistors.<br>The output latch corresponding to the secondary function<br>RXDC must be programmed to a one (1) for that function to<br>operate. The secondary functions are assigned to the two<br>pins of port 4 as follows (C505C and C505CA only) :<br>P4.0 / TXDC<br>P4.1 / RXDC |  |
| XTAL2        | 14         | 0          | <b>XTAL2</b><br>Output of the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| XTAL1        | 15         | I          | <b>XTAL1</b><br>Input to the inverting oscillator amplifier and input to the internal clock generator circuits.<br>To drive the device from an external clock source, XTAL1 should be driven, while XTAL2 is left unconnected. To operate above a frequency of 16 MHz, a duty cycle of the etxernal clock signal of 50 % should be maintained.<br>Minimum and maximum high and low times as well as rise/ fall times specified in the AC characteristics must be observed.                                                                                                                                                                                              |  |

\*) I = Input



| Symbol    | Pin Number | I/O<br>*) | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------|------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P2.0-P2.7 | 18-25      | I/O       | <b>Port 2</b><br>is a an 8-bit quasi-bidirectional I/O port with internal pullup<br>resistors. Port 2 pins that have 1's written to them are pulled<br>high by the internal pullup resistors, and in that state can be<br>used as inputs. As inputs, port 2 pins being externally pulled<br>low will source current ( $I_{IL}$ , in the DC characteristics)<br>because of the internal pullup resistors. Port 2 emits the<br>high-order address byte during fetches from external<br>program memory and during accesses to external data<br>memory that use 16-bit addresses (MOVX @DPTR). In this<br>application it uses strong internal pullup transistors when<br>issuing 1s. During accesses to external data memory that<br>use 8-bit addresses (MOVX @Ri), port 2 issues the<br>contents of the P2 special function register and uses only<br>the internal pullup resistors. |
| PSEN      | 26         | 0         | The <b>Program Store Enable</b><br>output is a control signal that enables the external program<br>memory to the bus during external fetch operations. It is<br>activated every three oscillator periods except during<br>external data memory accesses. Remains high during<br>internal program execution. This pin should not be driven<br>during reset operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ALE       | 27         | 0         | The <b>Address Latch Enable</b><br>output is used for latching the low-byte of the address into<br>external memory during normal operation. It is activated<br>every three oscillator periods except during an external data<br>memory access. When instructions are executed from<br>internal ROM or OTP ( $\overline{EA}$ =1) the ALE generation can be<br>disabled by bit EALE in SFR SYSCON.<br>ALE should not be driven during reset operation.                                                                                                                                                                                                                                                                                                                                                                                                                               |

\*) I = Input



| Symbol          | Pin Number | I/O<br>*) | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------|------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ĒĀ              | 29         | 1         | <b>External Access Enable</b><br>When held at high level, instructions are fetched from the<br>internal program memory when the PC is less than 4000 <sub>H</sub><br>(C505(C)(A)-2R) or 8000 <sub>H</sub> (C505A-4R/C505CA-4R/C505A-<br>4E/C505CA-4E). When held at low level, the C505 fetches<br>all instructions from external program memory.<br>For the C505 romless versions (i.e. C505-L, C505C-L,<br>C505A-L and C505CA-L) this pin must be tied low.<br>For the ROM protection version EA pin is latched during<br>reset.                                |
| P0.0-P0.7       | 37-30      | I/O       | <b>Port 0</b><br>is an 8-bit open-drain bidirectional I/O port. Port 0 pins that<br>have 1's written to them float, and in that state can be used<br>as high-impendance inputs. Port 0 is also the multiplexed<br>low-order address and data bus during accesses to external<br>program or data memory. In this application it uses strong<br>internal pullup transistors when issuing 1's.<br>Port 0 also outputs the code bytes during program<br>verification in the C505 ROM versions. External pullup<br>resistors are required during program verification. |
| VAREF           | 38         | -         | Reference voltage for the A/D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VAGND           | 39         | _         | Reference ground for the A/D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| V <sub>SS</sub> | 16         |           | Ground (0V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $V_{DD}$        | 17         | -         | Power Supply (+5V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

\*) I = Input





#### Figure 4 Block Diagram of the C505/C505C/C505A/C505CA



#### CPU

The C505 is efficient both as a controller and as an arithmetic processor. It has extensive facilities for binary and BCD arithmetic and excels in its bit-handling capabilities. Efficient use of program memory results from an instruction set consisting of 44 % one-byte, 41 % two-byte, and 15% three-byte instructions. With a 16 MHz crystal, 58% of the instructions are executed in 375 ns (20MHz: 300 ns).

#### Special Function Register PSW (Address D0<sub>H</sub>)

#### Reset Value : 00<sub>H</sub>



| Bit        | Function                            | Function                                                                                                                                                |                                                                |  |  |  |
|------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|
| CY         | Carry Fla<br>Used by a              | Carry Flag<br>Used by arithmetic instruction.                                                                                                           |                                                                |  |  |  |
| AC         | Auxiliary<br>Used by i              | Carry Flag                                                                                                                                              | I<br>which execute BCD operations.                             |  |  |  |
| F0         | General                             | Purpose Fl                                                                                                                                              | ag                                                             |  |  |  |
| RS1<br>RS0 | <b>Register</b><br>These bit        | Register Bank Select Control Bits<br>These bits are used to select one of the four register banks.                                                      |                                                                |  |  |  |
|            | RS1                                 | RS0                                                                                                                                                     | Function                                                       |  |  |  |
|            | 0                                   | 0                                                                                                                                                       | Bank 0 selected, data address 00 <sub>H</sub> -07 <sub>H</sub> |  |  |  |
|            | 0                                   | 1                                                                                                                                                       | Bank 1 selected, data address 08 <sub>H</sub> -0F <sub>H</sub> |  |  |  |
|            | 1                                   | 0                                                                                                                                                       | Bank 2 selected, data address 10 <sub>H</sub> -17 <sub>H</sub> |  |  |  |
|            | 1                                   | 1                                                                                                                                                       | Bank 3 selected, data address 18 <sub>H</sub> -1F <sub>H</sub> |  |  |  |
| OV         | Overflow<br>Used by a               | <b>Overflow Flag</b><br>Used by arithmetic instruction.                                                                                                 |                                                                |  |  |  |
| F1         | General                             | Purpose Fl                                                                                                                                              | ag                                                             |  |  |  |
| P          | Parity Fla<br>Set/clear<br>number o | Parity Flag           Set/cleared by hardware after each instruction to indicate an odd/even number of "one" bits in the accumulator, i.e. even parity. |                                                                |  |  |  |



#### **Memory Organization**

The C505 CPU manipulates operands in the following four address spaces:

- On-chip program memory :16K byte ROM (C505(C)(A)-2R) or 32K byte ROM (C505A-4R/C505CA-4R) or 32K byte OTP (C505A-4E/C505CA-4E)
- Totally up to 64K byte internal/external program memory
- up to 64 Kbyte of external data memory
- 256 bytes of internal data memory
- Internal XRAM data memory :256 byte (C505/C505C)
  - 1K byte (C505A/C505CA)
- a 128 byte special function register area

Figure 5 illustrates the memory address spaces of the C505 versions.



#### Figure 5 C505 Memory Map Memory Map



#### **Reset and System Clock**

The reset input is an active high input at pin RESET. Since the reset is synchronized internally, the RESET pin must be held high for at least two machine cycles (12 oscillator periods) while the oscillator is running. A pulldown resistor is internally connected to  $V_{\rm SS}$  to allow a power-up reset with an external capacitor only. An automatic reset can be obtained when  $V_{\rm DD}$  is applied by connecting the RESET pin to  $V_{\rm DD}$  via a capacitor. Figure 6 shows the possible reset circuitries.



Figure 6 Reset Circuitries







#### Figure 7 Recommended Oscillator Circuitries



#### **Multiple Datapointers**

As a functional enhancement to the standard 8051 architecture, the C505 contains eight 16-bit datapointers instead of only one datapointer. The instruction set uses just one of these datapointers at a time. The selection of the actual datapointer is done in the special function regsiter DPSEL. **Figure 8** illustrates the datapointer addressing mechanism.



Figure 8 External Data Memory Addressing using Multiple Datapointers



#### **Enhanced Hooks Emulation Concept**

The Enhanced Hooks Emulation Concept of the C500 microcontroller family is a new, innovative way to control the execution of C500 MCUs and to gain extensive information on the internal operation of the controllers. Emulation of on-chip ROM based programs is possible, too.

Each production chip has built-in logic for the supprt of the Enhanced Hooks Emulation Concept. Therefore, no costly bond-out chips are necessary for emulation. This also ensure that emulation and production chips are identical.

The Enhanced Hooks Technology<sup>TM 1)</sup>, which requires embedded logic in the C500 allows the C500 together with an EH-IC to function similar to a bond-out chip. This simplifies the design and reduces costs of an ICE-system. ICE-systems using an EH-IC and a compatible C500 are able to emulate all operating modes of the different versions of the C500 microcontrollers. This includes emulation of ROM, ROM with code rollover and ROMless modes of operation. It is also able to operate in single step mode and to read the SFRs after a break.



#### Figure 9 Basic C500 MCU Enhanced Hooks Concept Configuration

Port 0, port 2 and some of the control lines of the C500 based MCU are used by Enhanced Hooks Emulation Concept to control the operation of the device during emulation and to transfer informations about the programm execution and data transfer between the external emulation hardware (ICE-system) and the C500 MCU.

 <sup>&</sup>quot;Enhanced Hooks Technology" is a trademark and patent of Metalink Corporation licensed to Infineon Technologies.



#### **Special Function Registers**

The registers, except the program counter and the four general purpose register banks, reside in the special function register area. The special function register area consists of two portions : the standard special function register area and the mapped special function register area. Five special function register of the C505 (PCON1,P1ANA, VR0, VR1, VR2) are located in the mapped special function register area. For accessing the mapped special function register area, bit RMAP in special function register SYSCON must be set. All other special function registers are located in the standard special function register area which is accessed when RMAP is cleared ("0").

The registers and data locations of the CAN controller (CAN-SFRs) are located in the external data memory area at addresses  $F700_{\text{H}}$  to  $F7FF_{\text{H}}$ .

### Special Function Register SYSCON (Address B1<sub>H</sub>) (C505CA only)

Reset Value : XX100X01<sub>B</sub> Reset Value : XX100001<sub>B</sub>



The functions of the shaded bits are not described here. 1) This bit is only available in the C505CA.

| Bit  | Function                                                                                                                                   |
|------|--------------------------------------------------------------------------------------------------------------------------------------------|
| RMAP | Special function register map bit<br>RMAP = 0 : The access to the non-mapped (standard) special function register<br>area is enabled.      |
|      | RMAP = 1 : The access to the mapped special function register area is enabled.                                                             |
| CSWO | CAN Controller switch-off bit<br>CSWO = 0 : CAN Controller is enabled (default after reset).<br>CSWO = 1 : CAN Controller is switched off. |

As long as bit RMAP is set, mapped special function register area can be accessed. This bit is not cleared by hardware automatically. Thus, when non-mapped/mapped registers are to be accessed, the bit RMAP must be cleared/set respectively by software.

All SFRs with addresses where address bits 0-2 are 0 (e.g.  $80_H$ ,  $88_H$ ,  $90_H$ ,  $98_H$ , ...,  $F8_H$ ,  $FF_H$ ) are bitaddressable.

The 52 special function registers (SFRs) in the standard and mapped SFR area include pointers and registers that provide an interface between the CPU and the other on-chip peripherals. The SFRs of the C505 are listed in **Table 3** and **Table 4**. In **Table 3** they are organized in groups which refer to the functional blocks of the C505. The CAN-SFRs (applicable for the C505C and C505CA only) are also included in **Table 3**. **Table 4** illustrates the contents of the SFRs in numeric order of their addresses. **Table 5** list the CAN-SFRs in numeric order of their addresses.



### Table 3Special Function Registers - Functional Blocks

| Block     | Symbol                 | Name                                                                  | Address                             | Contents after<br>Reset                                                          |
|-----------|------------------------|-----------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------|
| CPU       | ACC                    | Accumulator                                                           | <b>Е0</b> ц <sup>1)</sup>           | 00ц                                                                              |
|           | В                      | B-Register                                                            | Г0н <sup>1)</sup>                   | 00 <sub>Н</sub>                                                                  |
|           | DPH                    | Data Pointer, High Byte                                               | 83 <sub>H</sub>                     | 00 <sub>H</sub>                                                                  |
|           | DPL                    | Data Pointer, Low Byte                                                | 82 <sub>H</sub>                     | 00 <sub>H</sub>                                                                  |
|           | DPSEL                  | Data Pointer Select Register                                          | 92 <sub>H</sub>                     | XXXXX000 <sub>B</sub> <sup>3)</sup>                                              |
|           | PSW                    | Program Status Word Register                                          | D0H <sup>1)</sup>                   | 00 <sub>H</sub>                                                                  |
|           | SP                     | Stack Pointer                                                         | 81 <sub>H</sub>                     | 07 <sub>H</sub>                                                                  |
|           | SYSCON <sup>2)</sup>   | System Control Register                                               | B1 <sub>H</sub>                     | XX100X01 <sub>B</sub> <sup>3) 6)</sup><br>XX100001 <sub>B</sub> <sup>3) 7)</sup> |
|           | VR0 <sup>4)</sup>      | Version Register 0                                                    | FCH                                 | С5н                                                                              |
|           | VR1 <sup>4)</sup>      | Version Register 1                                                    | FDH                                 | 05 <sub>H</sub>                                                                  |
|           | VR2 <sup>4)</sup>      | Version Register 2                                                    | FEH                                 | 5)                                                                               |
| A/D-      | ADCON0 <sup>2)</sup>   | A/D Converter Control Register 0                                      | D8H <sup>1)</sup>                   | 00X00000 <sub>B</sub> <sup>3)</sup>                                              |
| Converter | ADCON1                 | A/D Converter Control Register 1                                      | DCH                                 | 01XXX000 <sub>B</sub> <sup>3)</sup>                                              |
|           | ADDAT                  | A/D Converter Data Reg. (C505/C505C)                                  | D9 <sub>H</sub>                     | 00 <sub>Н</sub>                                                                  |
|           | ADST                   | A/D Converter Start Reg. (C505/C505C)                                 | DA <sub>H</sub>                     | XX <sub>H</sub> <sup>3)</sup>                                                    |
|           | ADDATH                 | A/D Converter High Byte Data Register<br>(C505A/C505CA)               | D9 <sub>H</sub>                     | 00 <sub>H</sub>                                                                  |
|           | ADDATL                 | A/D Converter Low Byte Data Register<br>(C505A/C505CA)                | DA <sub>H</sub>                     | 00XXXXXXB <sup>3)</sup>                                                          |
|           | P1ANA <sup>2) 4)</sup> | Port 1 Analog Input Selection Register                                | 90 <sub>H</sub>                     | FF <sub>H</sub>                                                                  |
| Interrupt | IEN0 <sup>2)</sup>     | Interrupt Enable Register 0                                           | <b>A8<sub>H</sub></b> <sup>1)</sup> | 00 <sub>H</sub>                                                                  |
| System    | IEN1 <sup>2)</sup>     | Interrupt Enable Register 1                                           | B8H <sup>1)</sup>                   | 00 <sub>H</sub>                                                                  |
|           | IP0 <sup>2)</sup>      | Interrupt Priority Register 0                                         | A9H                                 | 00 <sub>H</sub>                                                                  |
|           | IP1                    | Interrupt Priority Register 1                                         | B9H                                 | XX000000B <sup>3)</sup>                                                          |
|           | TCON <sup>2)</sup>     | Timer Control Register                                                | 88H <sup>1)</sup>                   | 00 <sub>H</sub>                                                                  |
|           | T2CON <sup>2)</sup>    | Timer 2 Control Register                                              | C8H <sup>1)</sup>                   | 00X00000 <sub>B</sub>                                                            |
|           | SCON <sup>2)</sup>     | Serial Channel Control Register                                       | 98H <sup>1)</sup>                   | 00 <sub>H</sub>                                                                  |
|           | IRCON                  | Interrupt Request Control Register                                    | C0H <sup>1)</sup>                   | 00 <sub>H</sub>                                                                  |
| XRAM      | XPAGE                  | Page Address Register for Extended on-chip<br>XRAM and CAN Controller | 91 <sub>H</sub>                     | 00 <sub>H</sub>                                                                  |
|           | SYSCON <sup>2)</sup>   | System Control Register                                               | B1 <sub>H</sub>                     | XX100X01 <sub>B</sub> <sup>3) 6)</sup><br>XX100001 <sub>B</sub> <sup>3) 7)</sup> |

1) Bit-addressable special function registers

2) This special function register is listed repeatedly since some bits of it also belong to other functional blocks.

3) "X" means that the value is undefined and the location is reserved

4) This SFR is a mapped SFR. For accessing this SFR, bit RMAP in SFR SYSCON must be set.

5) The content of this SFR varies with the actual step of the C505 (eg.  $01_{H}$  for the first step)

6) C505 / C505A/C505C only

7) C505CA only



### Table 3 Special Function Registers - Functional Blocks (cont'd)

| Block     | Symbol                 | Name                                      | Address                             | Contents after<br>Reset             |
|-----------|------------------------|-------------------------------------------|-------------------------------------|-------------------------------------|
| Ports     | P0                     | Port 0                                    | 80 <sub>H</sub> 1)                  | FF <sub>H</sub>                     |
|           | P1                     | Port 1                                    | 90H <sup>1)</sup>                   | FFH                                 |
|           | P1ANA <sup>2) 4)</sup> | Port 1 Analog Input Selection Register    | 90H <sup>1)</sup>                   | FFH                                 |
|           | P2                     | Port 2                                    | A0H <sup>1)</sup>                   | FFH                                 |
|           | P3                     | Port 3                                    | B0H <sup>1)</sup>                   | FFH                                 |
|           | P4                     | Port 4                                    | E8H <sup>1)</sup>                   | XXXXXX11 <sub>B</sub>               |
| Serial    | ADCON0 <sup>2)</sup>   | A/D Converter Control Register 0          | D8H <sup>1)</sup>                   | 00X00000 <sub>B</sub> <sup>3)</sup> |
| Channel   | PCON <sup>2)</sup>     | Power Control Register                    | 87 <sub>H</sub>                     | 00 <sub>H</sub>                     |
|           | SBUF                   | Serial Channel Buffer Register            | 99 <sub>H</sub>                     | XX <sub>H</sub> <sup>3)</sup>       |
|           | SCON                   | Serial Channel Control Register           | 98H <sup>1)</sup>                   | 00 <sub>H</sub>                     |
|           | SRELL                  | Serial Channel Reload Register, low byte  | AAH                                 | D9 <sub>H</sub>                     |
|           | SRELH                  | Serial Channel Reload Register, high byte | BAH                                 | XXXXXX11 <sub>B<sup>3)</sup></sub>  |
| Timer 0/  | TCON                   | Timer 0/1 Control Register                | 88H <sup>1)</sup>                   | 00 <sub>H</sub>                     |
| Timer 1   | TH0                    | Timer 0, High Byte                        | 8C <sub>H</sub>                     | 00 <sub>H</sub>                     |
|           | TH1                    | Timer 1, High Byte                        | 8D <sub>H</sub>                     | 00 <sub>H</sub>                     |
|           | TL0                    | Timer 0, Low Byte                         | 8A <sub>H</sub>                     | 00 <sub>H</sub>                     |
|           | TL1                    | Timer 1, Low Byte                         | 8B <sub>H</sub>                     | 00 <sub>H</sub>                     |
|           | TMOD                   | Timer Mode Register                       | 89 <sub>H</sub>                     | 00 <sub>H</sub>                     |
| Compare/  | CCEN                   | Comp./Capture Enable Reg.                 | C1 <sub>H</sub>                     | 00 <sub>H</sub> <sup>3)</sup>       |
| Capture   | CCH1                   | Comp./Capture Reg. 1, High Byte           | C3 <sub>H</sub>                     | 00 <sub>H</sub>                     |
| Unit /    | CCH2                   | Comp./Capture Reg. 2, High Byte           | C5 <sub>H</sub>                     | 00 <sub>H</sub>                     |
| Timer 2   | CCH3                   | Comp./Capture Reg. 3, High Byte           | C7 <sub>H</sub>                     | 00 <sub>H</sub>                     |
|           | CCL1                   | Comp./Capture Reg. 1, Low Byte            | C2 <sub>H</sub>                     | 00 <sub>H</sub>                     |
|           | CCL2                   | Comp./Capture Reg. 2, Low Byte            | C4 <sub>H</sub>                     | 00 <sub>H</sub>                     |
|           | CCL3                   | Comp./Capture Reg. 3, Low Byte            | C6 <sub>H</sub>                     | 00 <sub>H</sub>                     |
|           | CRCH                   | Reload Register High Byte                 | CBH                                 | 00 <sub>H</sub>                     |
|           | CRCL                   | Reload Register Low Byte                  | CAH                                 | 00 <sub>H</sub>                     |
|           | TH2                    | Timer 2, High Byte                        | CDH                                 | 00 <sub>H</sub>                     |
|           | TL2                    | Timer 2, Low Byte                         | CCH                                 | 00 <sub>H</sub>                     |
|           | T2CON                  | Timer 2 Control Register                  | <b>C8</b> <sup>1)</sup>             | 00X00000 <sub>B</sub> <sup>3)</sup> |
|           | IEN0 <sup>2)</sup>     | Interrupt Enable Register 0               | A8H <sup>1)</sup>                   | 00 <sub>H</sub>                     |
|           | IEN1 <sup>2)</sup>     | Interrupt Enable Register 1               | B8H <sup>1)</sup>                   | 00 <sub>H</sub>                     |
| Watchdog  | WDTREL                 | Watchdog Timer Reload Register            | 86 <sub>H</sub>                     | 00 <sub>H</sub>                     |
|           | IEN0 <sup>2)</sup>     | Interrupt Enable Register 0               | <b>A8<sub>H</sub></b> <sup>1)</sup> | 00 <sub>H</sub>                     |
|           | IEN1 <sup>2)</sup>     | Interrupt Enable Register 1               | B8H <sup>1)</sup>                   | 00 <sub>H</sub>                     |
|           | IP0 <sup>2)</sup>      | Interrupt Priority Register 0             | A9 <sub>H</sub>                     | 00 <sub>H</sub>                     |
| Pow. Save | PCON <sup>2)</sup>     | Power Control Register                    | 87 <sub>H</sub>                     | 00 <sub>H</sub>                     |
| Modes     | PCON1 <sup>4)</sup>    | Power Control Register 1                  | 88H <sup>1)</sup>                   | 0XX0XXXX <sub>B</sub> <sup>3)</sup> |

1) Bit-addressable special function registers

2) This special function register is listed repeatedly since some bits of it also belong to other functional blocks.

3) "X" means that the value is undefined and the location is reserved

4) SFR is located in the mapped SFR area. For accessing this SFR, bit RMAP in SFR SYSCON must be set.



### Table 3 Special Function Registers - Functional Blocks (cont'd)

| Block      | Symbol | Name                                     | Address                         | Contents after<br>Reset             |
|------------|--------|------------------------------------------|---------------------------------|-------------------------------------|
| CAN        | CR     | Control Register                         | F700 <sub>H</sub>               | 01 <sub>H</sub>                     |
| Controller | SR     | Status Register                          | F701 <sub>H</sub>               | XX <sub>H</sub> <sup>3)</sup>       |
|            | IR     | Interrupt Register                       | F702 <sub>H</sub>               | XX <sub>H</sub> <sup>3)</sup>       |
| (C505C/    | BTR0   | Bit Timing Register Low                  | F704 <sub>H</sub>               | UU <sub>H</sub> <sup>3)</sup>       |
| C505CA     | BTR1   | Bit Timing Register High                 | F705 <sub>H</sub>               | 0UUUUUUU <sub>B</sub> <sup>3)</sup> |
| only)      | GMS0   | Global Mask Short Register Low           | F706H                           | UU <sub>H</sub> <sup>3)</sup>       |
|            | GMS1   | Global Mask Short Register High          | F707 <sub>H</sub>               | UUU11111 <sub>B</sub> <sup>3)</sup> |
|            | UGML0  | Upper Global Mask Long Register Low      | F708 <sub>H</sub>               | UU <sub>H</sub> <sup>3)</sup>       |
|            | UGML1  | Upper Global Mask Long Register High     | F709H                           | UU <sub>H</sub> <sup>3)</sup>       |
|            | LGML0  | Lower Global Mask Long Register Low      | F70AH                           | UU <sub>H</sub> <sup>3)</sup>       |
|            | LGML1  | Lower Global Mask Long Register High     | F70B <sub>H</sub>               | UUUUU000 <sub>B</sub> <sup>3)</sup> |
|            | UMLM0  | Upper Mask of Last Message Register Low  | F70C <sub>H</sub>               | UU <sub>H</sub> <sup>3)</sup>       |
|            | UMLM1  | Upper Mask of Last Message Register High | F70D <sub>H</sub>               | UU <sub>H</sub> <sup>3)</sup>       |
|            | LMLM0  | Lower Mask of Last Message Register Low  | F70EH                           | UU <sub>H</sub> <sup>3)</sup>       |
|            | LMLM1  | Lower Mask of Last Message Register High | F70FH                           | UUUUU000 <sub>B</sub> <sup>3)</sup> |
|            |        | Message Object Registers :               |                                 |                                     |
|            | MCR0   | Message Control Register Low             | F7n0 <sub>H</sub> <sup>5)</sup> | UU <sub>H</sub> <sup>3)</sup>       |
|            | MCR1   | Message Control Register High            | F7n1 <sub>H</sub> <sup>5)</sup> |                                     |
|            | UAR0   | Upper Arbitration Register Low           | F7n2 <sub>H</sub> <sup>5)</sup> | UU <sub>H</sub> <sup>3)</sup>       |
|            | UAR1   | Upper Arbitration Register High          | F7n3H <sup>5)</sup>             |                                     |
|            | LAR0   | Lower Arbitration Register Low           | F7n4 <sub>H</sub> <sup>5)</sup> | UU <sub>H</sub> <sup>3)</sup>       |
|            | LAR1   | Lower Arbitration Register High          | F7n5 <sub>H</sub> ⁵)            | UUUUU000 <sub>B</sub> 3)            |
|            | MCFG   | Message Configuration Register           | F7n6 <sub>H</sub> ⁵)            | UUUUUU00 <sub>B</sub> <sup>3)</sup> |
|            | DB0    | Message Data Byte 0                      | F7n7 <sub>H</sub> ⁵)            | XX <sub>H</sub> <sup>3)</sup>       |
|            | DB1    | Message Data Byte 1                      | F7n8 <sub>H</sub> <sup>5)</sup> | XX <sub>H</sub> <sup>3)</sup>       |
|            | DB2    | Message Data Byte 2                      | F7n9 <sub>H</sub> <sup>5)</sup> | XX <sub>H</sub> <sup>3)</sup>       |
|            | DB3    | Message Data Byte 3                      | F7nA <sub>H</sub> <sup>5)</sup> | XX <sub>H</sub> <sup>3)</sup>       |
|            | DB4    | Message Data Byte 4                      | F7nB <sub>H</sub> <sup>5)</sup> | XX <sub>H</sub> <sup>3)</sup>       |
|            | DB5    | Message Data Byte 5                      | F7nC <sub>H</sub> <sup>5)</sup> | XX <sub>H</sub> <sup>3)</sup>       |
|            | DB6    | Message Data Byte 6                      | F7nD <sub>H</sub> <sup>5)</sup> | XX <sub>H</sub> <sup>3)</sup>       |
|            | DB7    | Message Data Byte 7                      | F7nE <sub>H</sub> 5)            | XX <sub>H</sub> <sup>3)</sup>       |

1) Bit-addressable special function registers

2) This special function register is listed repeatedly since some bits of it also belong to other functional blocks.3) "X" means that the value is undefined and the location is reserved. "U" means that the value is unchanged by

a reset operation. "U" values are undefined (as "X") after a power-on reset operation

- 4) SFR is located in the mapped SFR area. For accessing this SFR, bit RMAP in SFR SYSCON must be set.
  5) The notation "n" (n= 1 to F) in the message object address definition defines the number of the related
- message object.