

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







GF Data Sheet

## CAR2012TF series rectifier

Input: 85Vac to 264Vac; Output: 12Vdc @ 2000W; 3.3 @ 4A or 5Vdc @ 3A Standby



### **Applications**

- 12Vdc distributed power architectures
- Datacom and Telecom applications
- Mid to high-end Servers
- Routers/Switches
- **Broadband Switches**
- ATE Equipment

### **Features**

- Efficiency: greater than 94.5 % @ 50% load. Except at 50% load, exceeding 80plus "Titanium" criteria
- Universal input with PFC
- Constant power characteristic
- 2 front panel LEDs: 1-input;2-[DC\_OK, fault, warning]
- Remote ON/OFF control of the 12Vdc output
- Remote sense on the 12Vdc output
- No minimum load requirements
- Active load sharing (single wire)
- Hot Plug-ability
- Standby orderable either as 3.3Vdc @ 4A or 5Vdc @ 3A
- Auto recoverable OC & OT protection
- Operating temperature: -10 70°C (de-rated above 50°C)
- Digital status & control: PMBus serial bus
- EN/IEC/UL/CSA C22.2 60950-1 2nd edition +A1, CCC
- CE mark§
- Meets FCC part 15, EN55022 Class A standards
- Meets EN61000 immunity and transient standards
- Shock & vibration: Meets IPC 9592 Class II standards

### Description

The CAR2012TE Front-End provides highly efficient isolated power from worldwide input mains in a compact 1U industry standard form factor. This power supply is ideal for applications where mid to light load efficiency is of key importance in order to reduce system power consumption during 'typical' operational conditions.

The high-density, front-to-back airflow is designed for minimal space utilization and is highly expandable for future growth. The industry standard PMBus compliant I<sup>2</sup>C communications buss offers a full range of control and monitoring capabilities. The SMBAlert signal pin automatically alerts customers of any state change within the power supply.

- $\ensuremath{\mathsf{UL}}$  is a registered trademark of Underwriters Laboratories, Inc.
- CSA is a registered trademark of Canadian Standards Association.
- VDE is a trademark of Verband Deutscher Elektrotechniker e.V.
- Intended for integration into end-user equipment. All the required procedures for CE marking of end-user equipment should be followed. (The CE mark is placed on selected products.) ISO is a registered trademark of the International Organization of Standards.

  PMBus name and logo are registered trademarks of the System Management Interface Forum (SMIF)



# CAR2012TE series rectifier

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

### **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only, functional operation of the device is not implied at these or any other conditions in excess of those given in the operations sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect the device reliability.

| Parameter                                                   | Symbol          | Min | Max  | Unit            |
|-------------------------------------------------------------|-----------------|-----|------|-----------------|
| Input Voltage: Continuous                                   | V <sub>IN</sub> | 0   | 264  | $V_{AC}$        |
| Operating Ambient Temperature                               | T <sub>A</sub>  | -10 | 70   | °C              |
| Storage Temperature                                         | Tstg            | -40 | 85   | °C              |
| I/O Isolation voltage to Frame (100% factory Hi-Pot tested) |                 |     | 2121 | V <sub>DC</sub> |

# **Electrical Specifications**

Unless otherwise indicated, specifications apply over all operating input voltage, load, and temperature conditions.

| INPUT                                                                                                                                                  |                 |      |                                                                 |              |                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----------------------------------------------------------------|--------------|-------------------|
| Parameter                                                                                                                                              | Symbol          | Min  | Тур                                                             | Max          | Unit              |
| Operational Range                                                                                                                                      | V <sub>IN</sub> | 85   | 115/230                                                         | 264          | V <sub>AC</sub>   |
| Frequency Range (ETSI 300-132-1 recommendation)                                                                                                        | Fin             | 47   | 50/60                                                           | 63           | Hz                |
| Main Output Turn OFF                                                                                                                                   |                 | 75   |                                                                 | 82           |                   |
| Main Output Turn ON                                                                                                                                    | V <sub>IN</sub> | 80   |                                                                 | 88           | V <sub>AC</sub>   |
| Hysteresis between turn OFF and turn ON                                                                                                                |                 | 3    | 5                                                               |              |                   |
| Maximum Input Current (Vo= $V_{O,set}$ , Io=Io, max) $V_{IN}$ = 100 $V_{AC}$ $V_{IN}$ = 180 $V_{AC}$                                                   | I <sub>IN</sub> |      |                                                                 | 15.5<br>12.5 | A <sub>AC</sub>   |
| Cold Start Inrush Current (Excluding x-caps, 25°C, <10ms, per ETSI 300-132)                                                                            | I <sub>IN</sub> |      |                                                                 | 40           | Ареак             |
| Efficiency (T <sub>omb</sub> =25°C, V <sub>0</sub> = 12V) V <sub>IN</sub><br>100% load<br>50% load<br>20% load<br>10% load                             | η               |      | 115V / 230V<br>92 / 92.0<br>93 / 94.0<br>91 / 93.0<br>85 / 90.5 |              | %                 |
| Power Factor ( $V_{IN}=115/230V_{AC}$ ), $I_{O}=50\%$ $I_{O,max}$ $I_{O}=I_{O,max}$                                                                    | PF              |      | 0.98<br>0.99                                                    |              |                   |
| Holdup time (Vout = 12.0V <sub>DC</sub> , Tamb 25°C, $I_0$ =80% $I_{O,max}$ ) $V_{in}$ = 230V <sub>AC</sub> $V_{IN}$ = 100V <sub>AC</sub>              | Т               |      | 12<br>20                                                        |              |                   |
| Early warning prior to output falling below regulation <sup>1</sup> (Vout = 12.0V <sub>DC</sub> , Tamb 25°C, I <sub>0</sub> =80% I <sub>0, max</sub> ) |                 | 2    |                                                                 |              | ms                |
| Ride through                                                                                                                                           | Т               |      | 10                                                              |              |                   |
| Leakage Current ( $V_{IN}$ = 250 $V_{AC}$ , $F_{IN}$ = 60Hz)                                                                                           | I <sub>IN</sub> | 3    |                                                                 |              | mA <sub>RMS</sub> |
| Isolation Input/Output                                                                                                                                 |                 | 3000 |                                                                 |              | V <sub>AC</sub>   |
| Input/Frame                                                                                                                                            |                 | 2121 |                                                                 |              | V <sub>DC</sub>   |
| Output/Frame                                                                                                                                           |                 | 100  |                                                                 |              | V <sub>DC</sub>   |

| 12V <sub>dc</sub> MAIN OUTPUT          |        |      |       |           |                 |  |  |  |  |  |
|----------------------------------------|--------|------|-------|-----------|-----------------|--|--|--|--|--|
| Parameter                              | Symbol | Min  | Тур   | Max       | Unit            |  |  |  |  |  |
| Output Power 180 - 264 / 90-132 Vac    | W      | 0    | -     | 2000/1300 | W               |  |  |  |  |  |
| V <sub>AC</sub> ≤ 90V <sub>AC</sub>    | VV     | 0    | -     | 1200      | W               |  |  |  |  |  |
| Set point                              |        | 11.9 | 12.00 | 12.1      | V <sub>DC</sub> |  |  |  |  |  |
| Overall regulation (load, temperature) | Vo     | -2   |       | +2        | %               |  |  |  |  |  |

 $<sup>^{1}</sup>$  Measured by the DC\_OK signal going LO prior to the output decaying below 10.8Vdc

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

| 12V <sub>dc</sub> MAIN OUTPUT (continued)                                             |        |      |      |            |                 |
|---------------------------------------------------------------------------------------|--------|------|------|------------|-----------------|
| Parameter                                                                             | Symbol | Min  | Тур  | Max        | Unit            |
| Ripple and noise <sup>2</sup> at 25°C, (relaxed to 150mV <sub>P-P</sub> below 0°C)    |        |      |      | 120        | $mV_{P-P}$      |
| Turn-ON overshoot                                                                     |        |      |      | +3         | %               |
| Turn-ON delay                                                                         | Т      |      |      | 2          | sec             |
| Remote ON/OFF delay time                                                              |        |      |      | 40         | ms              |
| Turn-ON rise time (10 – 90% of V <sub>out</sub> )                                     |        |      |      | 50         | ms              |
| Transient response 50% step [10%-60%, 50% - 100%]<br>(dl/dt – 1A/µs, recovery 300µs)  |        | -5   |      | +5         | %Vo             |
| Programmable range (hardware & software)                                              | Vo     | 10.8 |      | 13.2       | $V_{DC}$        |
| Overvoltage protection, latched (recovery by cycling OFF/ON via hardware or software) |        | 13.8 | 14.8 | 15.8       | $V_{DC}$        |
| Output current $180 \ge V_{IN} \ge 264$<br>$90 \ge V_{IN} \ge 132$                    |        | 0    |      | 167<br>108 | A <sub>DC</sub> |
| Current limit, Hiccup (programmable level)                                            | lo     | 110  |      | 130        | % of FL         |
| Active current share, ( $I_0 \ge 20\%$ of $I_{0,MAX}$ )                               |        | -5   |      | +5         | % of FL         |

| STANDBY OUTPUT                                                                   |        |     |           |     |                   |  |  |  |  |
|----------------------------------------------------------------------------------|--------|-----|-----------|-----|-------------------|--|--|--|--|
| Parameter                                                                        | Symbol | Min | Тур       | Max | Unit              |  |  |  |  |
| Set point                                                                        | Vo     |     | 3.3 / 5.0 |     | V <sub>DC</sub>   |  |  |  |  |
| Overall regulation (load, temperature, aging)                                    | Vo     | -5  |           | +5  | %                 |  |  |  |  |
| Ripple and noise, STANDBY<br>CLOCK – I <sup>2</sup> C<br>DATA – I <sup>2</sup> C |        |     |           | 100 | mV <sub>P-P</sub> |  |  |  |  |
| Output current [3.3V / 5V]                                                       | lo     | 0   |           | 4/3 | ADC               |  |  |  |  |
| Overload protection -                                                            |        | 110 |           | 150 | % of FL           |  |  |  |  |
| Isolation Output/Frame                                                           |        | 100 |           |     | V <sub>DC</sub>   |  |  |  |  |

# **General Specifications**

| Parameter                 | Min | Тур                  | Max | Units | Notes                                                                                                                |
|---------------------------|-----|----------------------|-----|-------|----------------------------------------------------------------------------------------------------------------------|
| Reliability, 25°C<br>50°C |     | 1,485,480<br>644,875 |     | Hrs   | Full load, ; MTBF per Telecordia SR232 Issue 3: Reliability protection for electronic equipment, method I, case III, |
| Service Life              |     | 10                   |     | Yrs   | Full load, excluding fans                                                                                            |
| Weight                    |     |                      |     |       |                                                                                                                      |

### **Feature Specifications**

Unless otherwise indicated, specifications apply over all operating input voltage, resistive load, and temperature conditions. See Feature Descriptions for additional information.

| Parameter                                              | Symbol | Min                   | Тур | Max         | Unit            |
|--------------------------------------------------------|--------|-----------------------|-----|-------------|-----------------|
| Remote ON/OFF (pulled up internally within the module) |        |                       |     |             |                 |
| Logic High (Module ON)                                 |        | 0.7V <sub>STDBY</sub> |     | $V_{STDBY}$ | $V_{DC}$        |
| Logic Low (Module OFF)                                 | lıL    | _                     | _   | 1           | mA              |
|                                                        | VIL    | 0                     | _   | 0.8         | V <sub>DC</sub> |

\_

 $<sup>^{2}</sup>$  Measured across a 10 $\mu$ f tantalum and a 0.1 $\mu$ f ceramic capacitors in parallel. 20MHz bandwidth

GE

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

# **Feature Specifications (continued)**

| Parameter                                                                          | Symbol          | Min                | Тур | Max  | Unit             |
|------------------------------------------------------------------------------------|-----------------|--------------------|-----|------|------------------|
| Output Voltage programming (Vprog)                                                 |                 |                    |     |      |                  |
| Equation: Vout = 10.8 + (Vprog * 0.96)                                             |                 |                    |     |      |                  |
| Vprog range                                                                        | $V_{prog}$      | 0                  | _   | 2.5  | $V_{DC}$         |
| Programmed output voltage range                                                    | Vo              | 10.8               |     | 13.2 | $V_{DC}$         |
| Voltage adjustment resolution (8-bit A/D)                                          | Vo              |                    | 10  | _    | mV <sub>DC</sub> |
| Output configured to 13.2Vdc                                                       | $V_{prog}$      | 2.5                |     | 3.0  | $V_{DC}$         |
| Output configured to the 12Vdc set-point                                           | $V_{prog}$      | 3.0                |     | _    | $V_{DC}$         |
| Interlock [short pin controlling presence of the 12V <sub>DC</sub> output]         |                 |                    |     |      |                  |
| 12V output OFF                                                                     | Vı              | $0.7V_{DD}$        |     | 12   | $V_{DC}$         |
| 12V output ON                                                                      | Vı              | 0                  |     | 0.8  | $V_{DC}$         |
| <b>AC-OK</b> (internally pulled up to Stndby via a 10k $\Omega$ resistor)          |                 |                    |     |      |                  |
| Logic High (Input within normal range)                                             | Іон             |                    | _   | 20   | μΑ               |
|                                                                                    | VoH             | 0.7V <sub>DD</sub> | _   | 12   | V <sub>DC</sub>  |
| Logic Low (Input out of range)                                                     | loL             |                    | _   | 4    | mA               |
|                                                                                    | Vol             | 0                  | _   | 0.4  | $V_{DC}$         |
| <b>DC-OK</b> (internally pulled up to Stndby via a $10$ k $\Omega$ resistor)       |                 |                    |     |      |                  |
| Logic High (Output voltage is present; VouT ≥ 10.7Vdc)                             | Іон             |                    |     | 20   | μΑ               |
|                                                                                    | VoH             | 0.7V <sub>DD</sub> | _   | 12   | $V_{DC}$         |
| Logic Low (Output voltage is not present; V <sub>OUT</sub> ≤ 10.2V <sub>DC</sub> ) | loL             |                    | _   | 4    | mA               |
|                                                                                    | Vol             | 0                  | _   | 0.4  | $V_{DC}$         |
| <b>OT Warning</b> (internally pulled up to Stndby via a $10k\Omega$ resistor)      |                 |                    |     |      |                  |
| Logic High (temperature within normal range)                                       | Іон             |                    |     | 20   | μA               |
|                                                                                    | Voh             | 0.7Vpp             |     | 12   | V <sub>DC</sub>  |
| Logic Low (temperature is too high)                                                | loL             |                    | _   | 4    | mA               |
|                                                                                    | Vol             | 0                  | _   | 0.4  | V <sub>DC</sub>  |
| Delayed shutdown after Logic Low transition                                        | Tdelay          | 10                 |     |      | sec              |
| <b>Fault</b> (internally pulled up to Stndby via a $10k\Omega$ resistor)           |                 |                    |     |      |                  |
| Logic High (No fault is present)                                                   | Іон             |                    | _   | 20   | μΑ               |
|                                                                                    | V <sub>OH</sub> | 0.7V <sub>DD</sub> | _   | 12   | V <sub>DC</sub>  |
| Logic Low (Fault is present)                                                       | loL             | _                  | _   | 4    | mA               |
|                                                                                    | VoL             | 0                  | _   | 0.4  | V <sub>DC</sub>  |
| PS Present (connected to output GRD inside the power supply)                       |                 |                    |     |      |                  |
| Logic High (Power supply is not plugged in)                                        |                 |                    |     |      |                  |
| Logic Low (Power supply is present)                                                | VIL             | 0                  | _   | 0.1  | $V_{DC}$         |

# CAR2012TE series rectifier

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

# **Feature Specifications (continued)**

| Parameter                                                      | Symbol           | Min                | Тур | Max | Unit             |
|----------------------------------------------------------------|------------------|--------------------|-----|-----|------------------|
| SMBAlert# (Interrupt) (must be pulled up externally to Stndby) |                  |                    |     |     |                  |
| Logic High (No Alert - normal)                                 | I <sub>OH</sub>  |                    |     | 20  | μΑ               |
|                                                                | Voн              | 0.7V <sub>DD</sub> |     | 12  | V <sub>DC</sub>  |
| Logic Low (Alert is set)                                       | loL              |                    |     | 4   | mA               |
|                                                                | $V_{OL}$         | 0                  |     | 0.4 | $V_{DC}$         |
| Output current monitor (Imon)                                  |                  |                    |     |     |                  |
| Resolution                                                     |                  |                    | 18  |     | mV/A             |
| Measurement range                                              | lo               | 0                  |     | 167 | Add              |
| Measurement accuracy, load > 25% of FL, $V_0 = 12V_{DC}$       |                  | -4                 |     | +4  | %                |
| Analog output range                                            | V <sub>mon</sub> | 0                  |     | 3.3 | V <sub>DC</sub>  |
| Sourced output current                                         | lo               |                    |     | 5   | mA <sub>DC</sub> |

# **Digital Interface Specifications**

| Parameter                                         | Conditions                                                                             | Symbol                | Min               | Тур | Max               | Unit             |
|---------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------|-------------------|-----|-------------------|------------------|
| PMBus Signal Interface Characteristics            | •                                                                                      |                       |                   |     |                   |                  |
| Input Logic High Voltage (CLK, DATA)              |                                                                                        | VIH                   | $0.7V_{DD}$       |     | 3.6               | V                |
| Input Logic Low Voltage (CLK, DATA)               |                                                                                        | VIL                   | 0                 |     | 0.8               | V                |
| Input high sourced current (CLK, DATA)            |                                                                                        | l <sub>IH</sub>       | 0                 |     | 10                | μΑ               |
| Output Low sink Voltage (CLK, DATA, SMBALERT#)    | I <sub>0</sub> =5mA                                                                    | Vol                   |                   |     | 0.4               | V                |
| Output Low sink current (CLK, DATA, SMBALERT#)    |                                                                                        | lor                   | 5                 |     |                   | mA               |
| Output High leakage current (CLK,DATA, SMBALERT#) | V <sub>0</sub> =3.6V                                                                   | Іон                   | 0                 |     | 10                | μΑ               |
| PMBus Operating frequency range                   |                                                                                        | FРMВ                  | 10                |     | 400               | kHz              |
| Measurement System Characteristics                |                                                                                        |                       |                   |     |                   |                  |
| Clock stretching                                  |                                                                                        | tstretch              |                   |     | 25                | ms               |
| I <sub>OUT</sub> measurement range                | Linear mode                                                                            | I <sub>RNG</sub>      | 0                 |     | 167               | А                |
| I <sub>OUT</sub> measurement accuracy 25°C        | I <sub>OUT</sub> ≥ 10% FL<br>I <sub>OUT</sub> < 10% FL                                 | lout(acc)             | -5<br>-3          |     | +5<br>+3          | %<br>A           |
| V <sub>OUT</sub> measurement range                | Linear mode                                                                            | VouT(rng)             | 0                 |     | 14                | V                |
| V <sub>OUT</sub> measurement accuracy             |                                                                                        | V <sub>OUT(acc)</sub> | -5                |     | +5                | %                |
| Temp measurement range                            | Linear mode                                                                            | Temp <sub>(rng)</sub> | 0                 |     | 125               | °C               |
| Temp measurement accuracy <sup>3</sup>            |                                                                                        | Temp <sub>(acc)</sub> | -5                |     | +5                | %                |
| I <sub>IN</sub> measurement range                 | Linear mode                                                                            | l <sub>IN(rng)</sub>  | 0                 |     | 18                | A <sub>rms</sub> |
| I <sub>IN</sub> measurement accuracy              | I <sub>IN</sub> ≥ 20% FL<br>10% ≤ I <sub>IN</sub> < 20% FL<br>I <sub>IN</sub> < 10% FL | lin(acc)              | -5<br>-10<br>-0.2 |     | +5<br>+10<br>+0.2 | %<br>%<br>A      |
| V <sub>IN</sub> measurement range                 | Linear mode                                                                            | V <sub>IN(rng)</sub>  | 0                 |     | 300               | V <sub>rms</sub> |
| V <sub>IN</sub> measurement accuracy              |                                                                                        | V <sub>IN(acc)</sub>  | -5                |     | +5                | %                |
| P <sub>IN</sub> measurement range                 | Linear mode                                                                            | P <sub>N(rng)</sub>   | 0                 |     | 3000              | W                |
| P <sub>IN</sub> measurement accuracy              | P <sub>IN</sub> ≥ 10% FL<br>P <sub>IN</sub> < 10% FL                                   | P <sub>IN(acc)</sub>  | -5<br>-10         |     | +5<br>+10         | %<br>W           |
| Fan Speed measurement range                       | Linear mode                                                                            |                       | 0                 |     | 30k               | RPM              |
| Fan Speed measurement accuracy                    |                                                                                        |                       | -10               |     | 10                | %                |
| Fan speed control range                           |                                                                                        |                       | 0                 |     | 100               | %                |

 $<sup>^{\</sup>scriptscriptstyle 3}$  Temperature accuracy reduces non-linearly with decreasing temperature

-

**Data Sheet** 

# CAR2012TE series rectifier

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

## **Environmental Specifications**

| Parameter                                                          | Min      | Тур      | Max       | Units                  | Notes                             |  |  |
|--------------------------------------------------------------------|----------|----------|-----------|------------------------|-----------------------------------|--|--|
| Ambient Temperature                                                | -10      |          | 70        | °C                     | Derated above 50°C                |  |  |
| Storage Temperature                                                | -40      |          | 85        | °C                     |                                   |  |  |
| Operating Altitude                                                 |          |          | 2250/7382 | m/ft                   |                                   |  |  |
| Non-operating Altitude                                             |          |          | 8200/30k  | m / ft                 |                                   |  |  |
| Power Derating with Temperature                                    |          |          | 2.5       | %/°C                   | 50°C to 70°C <sup>4</sup>         |  |  |
| Power Derating with Altitude                                       |          |          | 2.0       | °C/301 m<br>°C/1000 ft | Above 2250 m/7382 ft              |  |  |
| Acoustic noise                                                     |          | 55<br>45 |           | dbA                    | Full load<br>Half load            |  |  |
| Over Temperature Protection                                        |          | 125/110  |           | °C                     | Shutdown / restart                |  |  |
| Humidity<br>Operating<br>Storage                                   | 30<br>10 |          | 95<br>95  | %                      | Relative humidity, non-condensing |  |  |
| Shock and Vibration Meet IPC 9592 Class II, Section 5 requirements |          |          |           |                        |                                   |  |  |

## **EMC Compliance**

| Parameter            | Function            | Standard                            | Level | Criteria | Test                             |
|----------------------|---------------------|-------------------------------------|-------|----------|----------------------------------|
| AC input             | Conducted emissions | EN55022, FCC part 15<br>EN61000-3-2 | A*    |          | 0.15 – 30MHz<br>0 – 2 KHz        |
| Radiated emissions** |                     | EN55022                             | A*    |          | 30 – 10000MHz                    |
|                      | Voltage dips        | EN61000-4-11                        |       | Α        | -30%, 10ms                       |
|                      |                     |                                     |       | В        | -60%, 100ms                      |
| AC input             |                     |                                     |       | В        | -100%, 5sec                      |
| immunity             | Voltage surge       | EN61000-4-5                         |       | Α        | 4kV, 1.2/50µs, common mode       |
|                      |                     |                                     |       | Α        | 2kV, 1.2/50µs, differential mode |
|                      | Fast transients     | EN61000-4-4                         |       | Α        | 5/50ns, 2kV (common mode)        |
|                      |                     |                                     |       |          |                                  |
|                      | Conducted RF fields | EN61000-4-6                         | Α     |          | 130dBµV, 0.15-80MHz, 80% AM      |
| Enclosure            | Radiated RF fields  | EN61000-4-3                         | Α     |          | 10V/m, 80-1000MHz, 80% AM        |
| immunity             |                     | ENV 50140                           | Α     |          |                                  |
|                      | ESD                 | EN61000-4-2                         | В     |          | 4kV contact, 8kV air             |

<sup>\*</sup> Note: Contact the factory for a recommended external EMI filter to meet Class B emissions

Criteria

<u>Performance</u> No performance degradation

Temporary loss of function or degradation not requiring manual intervention

Temporary loss of function or degradation that may require manual intervention

Loss of function with possible permanent damage

<sup>\*\*</sup> Radiated emissions compliance is contingent upon the final system configuration.

<sup>&</sup>lt;sup>4</sup> The maximum operational ambient is reduced in Europe in order to meet certain power cord maximum ratings of 70°C. The maximum operational ambient where 70°C rated power cords are utilized is reduced to 60°C until testing demonstrates that a higher level is acceptable.

# CAR2012TE series rectifier

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

### **Characteristic Curves**

The following figures provide typical characteristics for the CAR2012DC converter at 25°C



Figure 1. Converter Efficiency versus Output Current.

Figure 2. Input start up (Vin: -48VDC, full load).





Figure 5. 12V output ripple and noise (Vin:  $-48V_{DC}$ , full load).

Figure 6. Turn-OFF via Remote ON/OFF (Vin: -48V<sub>DC</sub>, full load)

# CAR2012TE series rectifier

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

### **Characteristic Curves (continued)**

The following figures provide typical characteristics for the CAR2012DC converter at 25°C.



TIME, t~(5ms/div) Figure 7. Transient response 12V<sub>DC</sub> output load step 10 – 60A, V<sub>IN</sub> = -48V<sub>DC</sub>.

TIME, t~(5ms/div) Figure 8. Transient response 12V<sub>DC</sub> output load step 50 – 100A,  $V_{IN}$  = -48V<sub>DC</sub>.

| ຸ ່     | %    | 1        | 1       | 1       | %       |
|---------|------|----------|---------|---------|---------|
| STEPS   | LOAD | total(A) | UNIT #1 | UNIT #2 | I share |
| CURRENI | 100  | 200      | 96.89   | 102.6   | 2.8%    |
| ,<br>T  | 75   | 150      | 72.56   | 78.21   | 2.8%    |
| ∑ '     | 50   | 100      | 47.46   | 52.64   | 2.5%    |
| SYSIEM  | 30   | 60       | 28.41   | 32.61   | 2.1%    |
| ົດ      | 20   | 40       | 18.42   | 21.83   | 1.7%    |

TOTAL & INDIVIDUAL CURRENT READINGS / %ISHARE

Table 9. Current share between two modules

|                   | NO LOAD | FULL LOAD |
|-------------------|---------|-----------|
|                   | 25 °C   | 25 ℃      |
| Turn on point(V)  | 34.9    | 34.9      |
| Turn off point(V) | 30.5    | 30.8      |
| Hysteresis(V)     | 4.4     | 4.1       |

Table 10. Input Turn OFF and Turn ON.



Figure 11. Overload: output short circuit performance, the unit is in latch\_OFF mode. ,  $V_{\text{IN}}$  = -48 $V_{\text{DC}}$ .

Figure 12. Ride through: full load Vin = -48V<sub>DC</sub>

### GF

## CAR2012TE series rectifier

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

### **Control and Status**

**Control hierarchy:** Some features, such as output voltage, can be controlled both through hardware and firmware. For example, the output voltage is controlled both by a signal pin (Vprog) and a PMBus command, (OPERATION).

Unless otherwise noted, the signal pin controls the feature until the firmware command is executed. However, once the firmware command has been executed, the signal pin is ignored. In the above example, the power supply will no longer 'listen' to the Vprog pin if the OPERATION command has been executed.

In summary, Vprog is utilized for initialized configuration of the output voltage and to change the output voltage when PMBus is not used for that function.

**Analog controls:** Details of analog controls are provided in this data sheet under Signal Definitions.

**Common ground:** All signals and outputs are referenced to Output return. These include 'Vstb return' and 'Signal return'.

Delayed overcurrent shutdown during startup: Power supplies are programmed to stay in a constant current state for up to 20 seconds during power up. This delay has been introduced to permit the orderly application of input power to a subset of paralleled front-ends during power up. If the overload persists beyond the 20 second delay, the front-end will revert back into its programmed state of overload protection.

**Unit in Power Limit or in Current Limit:** When output voltage is  $> 10V_{DC}$  the Output LED will continue blinking. When output voltage is  $< 10V_{DC}$ , if the unit is in the RESTART mode, it goes into hiccup. When the unit is ON the output LED is ON, when the unit is OFF the output LED is OFF.

When the unit is in latched shutdown the output LED is OFF.

Auto\_restart: Auto-restart is the default configuration for over-current and over-temperature shutdowns. These features are configured by the PMBus™ fault\_response commands

An overvoltage shutdown is followed by three attempted restarts, each restart delayed 1 second, within a 1 minute window. If within the 1 minute window three attempted restarts failed, the unit will latch OFF. If within the 1 minute less than 3 shutdowns occurred then the count for latch OFF resets and the 1 minute window starts all over again.

Restart after a latchoff: PMBus<sup>TM</sup> fault\_response commands can be configured to direct the power supply to remain latched off for over\_temperature and over\_current.

To restart after a latch off either of five restart mechanisms are available.

 The hardware pin Remote ON/OFF may be cycled OFF and then ON.

- The unit may be commanded to restart via i2c through the Operation command by cycling the output OFF followed by ON.
- 3. Remove and reinsert the unit.
- 4. Turn OFF and then turn ON AC power to the unit.
- 5. Changing firmware from **latch off** to **restart.**

Each of these commands must keep the power supply in the OFF state for at least 2 seconds, with the exception of changing to **restart**.

A successful restart shall clear all alarm registers, set the **restarted successful** bit of the **Status\_2** register.

A power system that is comprised of a number of power supplies could have difficulty restarting after a shutdown event because of the non-synchronized behavior of the individual power supplies. Implementing the latch-off mechanism permits a synchronized restart that guarantees the simultaneous restart of the entire system.

A synchronous restart can be implemented by:

- 1. Issuing a GLOBAL OFF and then ON command to all power supplies,  $\,$
- 2. Toggling Off and then ON the ENABLE signal
- 3. Removing and reapplying input commercial power to the entire system.

The power supplies should be turned OFF for at least 20 – 30 seconds in order to discharge all internal bias supplies and reset the soft start circuitry of the individual power supplies.

### **Control Signals**

MCU Device address: Address bits A2, A1, A0 configure the specific address of the power supply. With these four bits, up to sixteen (8) modules to be addressed on a single I²C bus. The pins are pulled HI internal to the power supply. For a logic LO these pins should be connected to 'Output Return'. The least significant bit x (LSB) of the address byte is set to either write [0] or read [1]. A write command instructs the power supply. A read command accesses information from the power supply.

| Device    | Address | Address Bit Assignments<br>(Most to Least Significant) |   |   |   |    |    |    |     |  |  |  |
|-----------|---------|--------------------------------------------------------|---|---|---|----|----|----|-----|--|--|--|
| MCU       | Сх      | 1                                                      | 1 | 0 | 0 | A2 | Α1 | Α0 | R/W |  |  |  |
| Broadcast | 00      | 0                                                      | 0 | 0 | 0 | 0  | 0  | 0  | 0   |  |  |  |

**Global Broadcast:** This is a powerful command because it instruct all power supplies to respond simultaneously.. A **read** instruction should never be accessed globally. The power supply should issue a 'invalid command' state if a 'read' is attempted globally.

For example, changing the 'system' output voltage requires this capability so that all paralleled power supplies change their output simultaneously. This command can also turn OFF the 'main' output or turn ON the 'main' output of all power supplies simultaneously. Unfortunately, this command does have a side effect. Only a single power supply needs to pull down the ninth *acknowledge* bit. To be certain that each power supply responded to the global instruction, a *READ* 

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

instruction should be executed to each power supply to verify that the command properly executed.

**Voltage programming (V**<sub>prog</sub>): An analog voltage on this signal can vary the output voltage ± 10% from 10.8Vdc to 13.2Vdc.

Hardware voltage programming controls the output voltage until a software margin command is executed. Software voltage programming (margining) permanently overrides the hardware margin setting and the power supply no longer listens to any hardware margin settings until power to the controller is interrupted, for example if input power or bias power is recycled.

When bias power is recycled to the controller the controller restarts into its default configuration, programmed to set the output as instructed by the  $V_{prog}$  pin. Again, subsequent software commanded settings permanently override the margin setting. As an example, adding a resistor between  $V_{prog}$  and Output\_return is an effective way of changing the factory set point of the rectifier to whatever voltage level is desired by the user during initial start-up.

**Load share (I**share): This is a single wire analog signal that is generated and acted upon automatically by power supplies connected in parallel. Ishare pins should be connected to each other for power supplies, if active current share among the power supplies is desired. No resistors or capacitors should get connected to this pin.

Remote ON/OFF: Controls the presence of the main 12Vdc output voltage. This is an open collector signal that needs to be pulled HI externally through a resistor.

A turn OFF command either through this signal (Remote ON/OFF) or firmware commanded would turn OFF the 12V output.

Interlock: This is a short signal pin that controls the presence of the 12Vdc main output. This pin should be connected to 'output return' on the system side of the output connector. The purpose of this pin is to ensure that the output turns ON after engagement of the power blades and turns OFF prior to disengagement of the power blades.

### Status signals

Output current monitor (Imon): A voltage level of 3V = 167A, or 18mV/A, proportional to the delivered output current is present on this pin.

AC OK: A TTL compatible status signal representing whether the input voltage is within the anticipated range. This signal needs to be pulled HI externally through a resistor.

**DC OK:** A TTL compatible status signal representing whether the output voltage is present. This signal needs to be pulled HI externally through a resistor.

Over temp warning: A TTL compatible status signal representing whether an over temperature exists. This signal needs to be pulled HI externally through a resistor.

If an over temperature should occur, this signal would pull LO for approximately 10 seconds prior to shutting down the power supply. In its default configuration, the unit would restart if internal temperatures recover within normal operational levels. At that time the signal reverts back to its open collector (HI) state.

**Fault:** A TTL compatible status signal representing whether a Fault occurred.

This signal activates for internal power supply failures such as over temperature or over voltage shutdown.

**PS Present:** This pin is connected to 'output return' within the power supply. Its intent is to indicate to the system that a power supply is present.

### **Serial Bus Communications**

The I<sup>2</sup>C interface facilitates the monitoring and control of various operating parameters within the unit and transmits these on demand over an industry standard I<sup>2</sup>C Serial bus.

All signals are referenced to 'Signal Return'.

**Pull-up resistors:** The clock, data, and SMBusAlert# lines do not have any internal pull-up resistors inside the power supply. The customer is responsible for ensuring that the transmission impedance of the communications lines complies with I<sup>2</sup>C and SMBus standards.

**Serial Clock (SCL):** The clock pulses on this line are generated by the host that initiates communications across the I<sup>2</sup>C Serial bus. This signal needs to be pulled HI externally through a resistor as necessary to ensure that rise and fall time timing and the maximum sink current is in compliance to the I<sup>2</sup>C /SMBus specifications.

Serial Data (SDA): This line is a bi-directional data line. This signal needs to be pulled HI externally through a resistor as necessary to ensure that rise and fall time timing and the maximum sink current is in compliance to the I<sup>2</sup>C /SMBus specifications.

**SMBUSAlert#**: This hardware signal pin is normally HI. When asserted (logic LO) it signifies to the system controller that the state of the power supply has changed or that communication errors occurred.

## **Basic Operation**

PMBus™ compliance: The power supply is fully compliant to the Power Management Bus (PMBus™) rev1.2 requirements.

The power supply clears the STATUS and ALARM registers and the SMBAlert# signal after a successful read back of the information in these registers, with the exception of communications error alarms (PEC error, data error, command error). If the alarm state is still present the status

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

and alarm registers get reset into their alarm state, however, the SMBAlert# does not assert again.

'Manufacturer Specific' commands are used to support instructions that are not offered by the PMBus™ specification. All communication over the PMBus interface must support Packet Error Checking (PEC). The PMBus master must generate the correct PEC byte for all transactions, and check the PEC byte returned by the power supply.

Non-volatile memory is used to store configuration settings. Not all settings programmed into the device are automatically saved into this non-volatile memory. Only those specifically identified as capable of being stored can be saved. (see the Table of Commands for which command parameters can be saved to non-volatile storage).

**Default state:** Power supplies are programmed in the default state to automatically restart after a shutdown has occurred for over current and over temperature. The default state can be reconfigured by changing non-volatile memory (Store\_default\_code).

**Re-initialization:** The  $I^2C$  code is programmed to re-initialize if no activity is detected on the bus for 5 seconds. Re-initialization is designed to guarantee that the  $I^2C$   $\mu$ Controller does not hang up the bus. Although this rate is longer than the timing requirements specified in the SMBus specification, it had to be extended in order to ensure that a re-initialization would not occur under normal transmission rates. During the few  $\mu$ seconds required to accomplish re-initialization the  $I^2C$   $\mu$ Controller may not recognize a command sent to it. (i.e. a start condition).

Read back delay: The power supply issues the SMBAlert # notification as soon as the first state change occurred. During an event a number of different states can be transitioned to before the final event occurs. If a read back is implemented rapidly by the host a successive SMBAlert# could be triggered by the transitioning state of the power supply. In order to avoid successive SMBAlert# s and read back and also to avoid reading a transitioning state, it is prudent to wait more than 2 seconds after the receipt of an SMBAlert# before executing a read back. This delay will ensure that only the final state of the power supply is captured.

Successive read backs: Successive read backs to the power supply should not be attempted at intervals faster than every one second. This time interval is sufficient for the internal processors to update their data base so that successive reads provide fresh data.

Non-supported commands: Non supported commands are flagged by setting the appropriate STATUS bit and issuing an SMBAlert# to the 'host' controller. If a non-supported read is requested the power supply will return 0x00h for data.

**Data out-of-range:** The power supply validates data settings and sets the data out-of-range bit and SMBAlert# if the data is not within acceptable range.

Master/Slave: The 'host controller' is always the MASTER. Power supplies are always SLAVES. SLAVES cannot initiate communications or toggle the Clock. SLAVES also must respond expeditiously at the command of the MASTER as required by the clock pulses generated by the MASTER.

Clock stretching: The 'slave'  $\mu$ Controller inside the power supply may initiate clock stretching if it is busy and it desires to delay the initiation of any further communications. During the clock stretch the 'slave' may keep the clock LO until it is ready to receive further instructions from the host controller. The maximum clock stretch interval is 25ms.

The host controller needs to recognize this clock stretching, and refrain from issuing the next clock signal, until the clock line is released, or it needs to delay the next clock pulse beyond the clock stretch interval of the power supply.

Note that clock stretching can only be performed after completion of transmission of the  $9^{\rm th}$  ACK bit, the exception being the START command.



Figure 1. Example waveforms showing clock st

I<sup>2</sup>C Bus Lock-Up detection: The device will abort any transaction and drop off the bus if it detects the bus being held low for more than 35ms.

Communications speed: Both 100kHz and 400kHz clock rates are supported. The power supplies default to the 100kHz clock rate. The minimum clock speed specified by SMBus is 10 kHz.

Packet Error Checking (PEC): The power supply will not respond to commands without the trailing PEC because the integrity of communications is compromised without packet error correction deployment.

PEC is a CRC-8 error-checking byte, based on the polynomial  $C(x) = x^8 + x^2 + x + 1$ , in compliance with PMBus<sup>TM</sup> requirements. The calculation is performed on all message bytes, including the originating write address and command bytes preceding read instructions. The PEC is appended to the message by the device that supplied the last byte.

SMBAlert#: The µC driven SMBAlert# signal informs the 'master/host' controller that either a STATE or ALARM change has occurred. Normally this signal is HI. The signal will change to its LO level if the power supply has changed states and the signal will be latched LO until the power supply receives a 'clear' instruction as outlined below. If the alarm state is still present after the 'clear\_faults' command has been received, then the signal will revert back into its LO state again and will latch until a subsequent 'clear\_faults' signal is received from the host controller.

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

The signal will be triggered for any state change whether a 'warning' or a 'fault', including the following conditions;

- VIN under or over voltage
- Vout under or over voltage
- IOUT over current
- Over Temperature
- Fan Failure
- Communication error
- PEC error
- Invalid command
- Detected internal faults

The power supply will clear the SMBusAlert# signal (release the signal to its HI state) upon the following events:

- Receiving a CLEAR\_FAULTS command
- Input power and bias power to the processor is recycled

The power supply will clear the SMBusAlert# signal (release the signal to its HI state) for operational alarms (but not communications alarms that require a clear\_faults signal from the controller that it received the alert) upon the following events:

- The main output recycled (turned OFF and then ON) via the Remote\_ON/OFF or INTERLOCK signal pins
- The main output recycled (turned OFF and then ON) by the OPERATION command

**Standard instruction:** Up to two bytes of data may follow an instruction depending on the required data content. Analog data is always transmitted as LSB followed by MSB. PEC is optional and includes the address and data fields.

| 1 | 8             |    | 1 | 8            | 1 |
|---|---------------|----|---|--------------|---|
| S | Slave address | Wr | Α | Command Code | Α |

| 8             | 1 | 8              | 1 | 8   | 1 | 1 |
|---------------|---|----------------|---|-----|---|---|
| Low data byte | Α | High data byte | Α | PEC | Α | Р |

☐ Master to Slave ☐ Slave to Master

SMBUS annotations; S – Start , Wr – Write, Sr – re-Start, Rd – Read,

A - Acknowledge, NA - not-acknowledged, P - Stop

**Standard READ:** Up to two bytes of data may follow a READ request depending on the required data content. Analog data is always transmitted as LSB followed by MSB. PEC is mandatory and includes the address and data fields.

| 1 |    | 7            | 1   |                   | 1 |    | 8  |   | 1 |  |
|---|----|--------------|-----|-------------------|---|----|----|---|---|--|
| S | SI | ave address  | V   | Wr A Command Code |   |    |    |   |   |  |
|   |    |              |     |                   |   |    |    |   |   |  |
|   | 1  | 7            |     | 1                 | 1 | 8  | 3  | 1 |   |  |
|   | Sr | Slave Addres | s f | Rd                | Α | LS | SB | Α |   |  |
|   |    |              |     |                   |   |    |    |   |   |  |
|   |    | Ω            | 1   |                   |   | Q  | 1  |   | 1 |  |

PFC

No-ack

**Block communications:** When writing or reading more than two bytes of data at a time BLOCK instructions for WRITE and READ commands are used instead of the Standard Instructions above to write or read any number of bytes greater than two.

### Block write format:

| 1 |    | 7             |     |   | 1 1          |    |    | 8  |      |     |    |   |   |   |
|---|----|---------------|-----|---|--------------|----|----|----|------|-----|----|---|---|---|
| S |    | Slave addr    | ess | 3 | Wr A Command |    |    |    | C    | ode | Α  |   |   |   |
|   |    |               |     |   |              |    |    |    |      |     |    |   |   |   |
|   |    | 8             |     | 1 | 8            |    | 1  |    | 8    |     | 1  |   |   |   |
|   | Ву | rte count = N | J   | Α | Data :       | 1  | Α  | Do | ta 2 |     | Α  |   |   |   |
|   |    |               |     |   |              |    |    |    |      |     |    |   |   |   |
|   |    | 8             | 1   |   |              | 8  |    |    | 1    | 8   |    | 1 | 1 | 1 |
|   |    |               | Α   |   | Data         | N≤ | 48 |    | Α    | PEC | ١, | Α | Р | 1 |

#### Block read format

| k read format: |               |                  |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                              |                                                                                                                                                                                                                                                                    |                            |                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                          |
|----------------|---------------|------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                | 7             |                  |                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                            |                                                                                                                                                                                                                                                                    |                            |                                                                                                                                                                                                                                                                                                                      | 8                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                        |
| S              | Slave address |                  |                                                             | ٧r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Α                                                                            |                                                                                                                                                                                                                                                                    |                            | Co                                                                                                                                                                                                                                                                                                                   | mmar                                                                                                                                                                                                                                                                                                                                                                                                   | ıd (                                                                                                                                                                                                                                                                                                                           | Code                                                                                                                                                                                                                                              | Α                                                                                                                                                                                                                                                                                                                                                        |
|                |               |                  |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                              |                                                                                                                                                                                                                                                                    |                            |                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                          |
| 1              | 7             |                  |                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                              | 1                                                                                                                                                                                                                                                                  | ╛                          |                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                          |
| Sr             | Slave Add     | dres             | S                                                           | Ro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | t                                                                            | Α                                                                                                                                                                                                                                                                  |                            |                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                          |
|                |               |                  |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                              |                                                                                                                                                                                                                                                                    |                            |                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                          |
|                | 8             |                  | 1                                                           | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3                                                                            |                                                                                                                                                                                                                                                                    | 1                          |                                                                                                                                                                                                                                                                                                                      | 8                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                          |
| Ву             | rte count = N | Α                | Dat                                                         | a 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                              | Α                                                                                                                                                                                                                                                                  | D                          | ata 2                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                        | Α                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                          |
|                |               |                  |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                              |                                                                                                                                                                                                                                                                    |                            |                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                          |
|                | 8 1           |                  |                                                             | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                              |                                                                                                                                                                                                                                                                    |                            | 1 8                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                        |
|                | A D           |                  |                                                             | Data N ≤ 48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                              |                                                                                                                                                                                                                                                                    | A PEC                      |                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                        | NoAck                                                                                                                                                                                                                                                                                                                          | Р                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                          |
|                | 1<br>Sr       | 1 7 Sr Slave Add | 7 Slave address  1 7 Sr Slave Addres  8 Byte count = N  8 1 | 7   Slave address   N   Slave Address   N   Slave Address   N   A     State   State | 7 1 Slave address Wr  1 7 1 Sr Slave Address Ro  8 1 8 Byte count = N A Date | 7         1         1           Slave address         Wr         A           1         7         1           Sr         Slave Address         Rd           8         1         8           Byte count = N         A         Data 1           8         1         8 | 7 1 1 1 Slave address Wr A | 7         1         1           Slave address         Wr         A           1         7         1         1           Sr         Slave Address         Rd         A           8         1         8         1           Byte count = N         A         Data 1         A           8         1         8         1 | 7         1         1         1         Co           Slave address         Wr         A         Co           1         7         1         1         T           Sr         Slave Address         Rd         A         A           8         1         8         1         B         1           Byte count = N         A         Data 1         A         D           8         1         8         1 | 7         1         1         8           Slave address         Wr         A         Commar           1         7         1         1           Sr         Slave Address         Rd         A             8         1         8         1         8           Byte count = N         A         Data 1         A         Data 2 | 7         1         1         8           Slave address         Wr         A         Command (           1         7         1         1           Sr         Slave Address         Rd         A    8   1   8   1   8   8   8   8   8   1   8   8 | 7         1         1         8           Slave address         Wr         A         Command Code           1         7         1         1           Sr         Slave Address         Rd         A             8         1         8         1         8         1           Byte count = N         A         Data 1         A         Data 2         A |

An example of the block\_read instruction is the **Read\_std\_parameters (D0h)** command. This 'manufacturer specific' command returns STATUS and ALARM register data, output voltage, output current, and internal temperature in a single read string.

| 1  |           | 8     |     |      | 1    |    |     | 8    |        |          | 1    |     |   |   |
|----|-----------|-------|-----|------|------|----|-----|------|--------|----------|------|-----|---|---|
| S  | Slave add | ress  | ٧   | ۷r   | Α    | (  | Com | ma   | nd     | Code     | Α    |     |   |   |
|    |           |       |     |      |      |    |     |      |        |          |      |     |   |   |
| 1  |           | 8     |     |      |      | 1  |     |      |        | 8        |      | 1   |   |   |
| Sr | Slave a   | ddres | SS  | Ro   | П    | Α  |     | Byte | e C    | ount = : | 11   | Α   |   |   |
|    |           |       |     |      |      |    |     |      |        |          |      |     |   |   |
| Ī  | 8         | 1     |     | 8    |      |    | 1   |      | -      | 8        | 1    |     |   |   |
|    | Status-2  | Α     | St  | tatu | s-1  |    | Α   | Α    | lar    | m-2      | Α    |     |   |   |
| _  |           |       |     |      |      |    |     |      |        |          |      |     |   |   |
|    | 8         |       | 1   |      |      | 8  |     |      | 1      |          | 8    |     |   | 1 |
|    | Alarm-    | 1     | Α   | Vo   | ltag | ge | LSB | 1    | 4      | Volta    | ge N | 1SB | Ī | Α |
|    |           |       |     |      |      | ,  |     |      |        |          |      |     |   |   |
|    |           |       |     |      |      |    | 1   |      | 8      |          |      |     | 1 |   |
|    |           | (     | ent | LSE  | 3    |    | Α   |      | Currer | nt M     | SB   |     | Α |   |
|    |           |       |     |      |      |    |     |      |        |          |      |     |   |   |

| 0               | 1 | 8               | 1 | 8   | 1  | 1 |
|-----------------|---|-----------------|---|-----|----|---|
| Temperature LSB | Α | Temperature MSB | Α | PEC | NA | Р |

Linear Data Format The definition is identical to Part II of the PMBus Specification. All standard PMBus values, with the exception of output voltage related functions, are represented by the linear format described below Output voltage functions are represented by a 16 bit mantissa. The value of the exponent for output voltage functions is listed in the Vout\_mode command.

MSB

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

The Linear Data Format is a two byte value with an 11-bit, two's complement mantissa and a 5-bit, two's complement exponent or scaling factor, its format is shown below.

|     |              |   | Dat | a By | rte H | igh Data Byte Lo |                          |   |   |   |   |   |   | .OW | ow |   |  |
|-----|--------------|---|-----|------|-------|------------------|--------------------------|---|---|---|---|---|---|-----|----|---|--|
| Bit | 7            | 6 | 5   | 4    | 3     | 2                | 1                        | 0 | 7 | 6 | 5 | 4 | 3 | 2   | 1  | 0 |  |
|     | Exponent (E) |   |     |      |       |                  | xponent (E) Mantissa (M) |   |   |   |   |   |   |     |    |   |  |

The relationship between the Mantissa, Exponent, and Actual Value (V) is given by the following equation:

$$V = M * 2^E$$

Where:

V is the value

M is the 11-bit, two's complement mantissa *E* is the 5-bit, two's complement exponent

### Standard features

| Command                | Comments                                                                                                                       |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| ON_OFF_CONFIG          | Both the CNTL pin, enabling or disabling the output, and the OPERATION command are supported. Other options are not supported. |
| Vout_OV_fault_response | Only latched (0x80) is supported                                                                                               |
| CAPABILITY             | 400KHz, SMBALERT                                                                                                               |
| PMBus revision         | 1.2                                                                                                                            |

### PMBus™ Command set:

Non-supported commands are annunciated.

| Non-supported commun                | Hex  | Data |                       |
|-------------------------------------|------|------|-----------------------|
| Command                             | Code | Byte | Function              |
| Operation                           | 0x01 | 1    | Output ON/OFF         |
| ON_OFF_config                       | 0x02 | 1    | 09, output ON default |
| Clear_faults                        | 0x03 | 0    | Clear Status          |
| Write_protect                       | 0×10 | 1    | Write control         |
| Restore_default_all                 | 0×12 | 0    | Reset defaults        |
| Store_user_code                     | 0×17 | 1    | Change default state  |
| Restore_user_code                   | 0x18 | 1    | Restore user state    |
| Vout_mode                           | 0x20 | 1    | Vout constants        |
| Vout_command                        | 0x21 | 2    | Set Vout              |
| Fan_command_1                       | 0x3B | 2    | Set fan speed in %    |
| Vout_OV_fault_limit                 | 0x40 | 2    | Set OV fault limit    |
| Vout_OV_warn_limit                  | 0x42 | 2    | Set OV warn limit     |
| lout_OC_fault_limit                 | 0x46 | 2    |                       |
| lout_OC_fault_response <sup>5</sup> | 0x47 | 1    | Latch or hiccup       |
| lout_OC_warn_limit                  | 0x4A | 2    | Set OC warn limit     |
| OT_fault_limit                      | 0x4F | 2    |                       |
| OT_fault_response6                  | 0x50 | 1    | Latch or hiccup       |
| OT_warn_limit                       | 0x51 | 2    | Set OT warn limit     |
| Status_byte                         | 0x78 | 1    |                       |
| Status_word                         | 0x79 | 2    |                       |
| Status_Vout                         | 0x7A | 1    |                       |
| Status_lout                         | 0x7B | 1    |                       |
| Status_input                        | 0x7C | 1    |                       |
| Status_temperature                  | 0x7D | 1    |                       |
| Status_CML                          | 0x7E | 1    |                       |
| Status_fan_1_2                      | 0x81 | 1    |                       |

 $<sup>^{\</sup>rm 5}$  Only latched (0xC0) or hiccup (0xF8) are supported

|                     | Hex  | Data |                  |
|---------------------|------|------|------------------|
| Command             | Code | Byte | Function         |
| Read_lin            | 0x89 | 2    |                  |
| Read_Vout           | 0x8B | 2    |                  |
| Read_lout           | 0x8C | 2    |                  |
| Read_temperature    | 0x8D | 2    |                  |
| Read_fan_speed_1    | 0x90 | 2    |                  |
| Read_fan_speed_2    | 0x91 | 2    |                  |
| Read_Pin            | 0x97 | 2    |                  |
| Mfr_ID              | 0x99 | 5    |                  |
| Mfr_model           | 0x9A | 16   | CAR2012TEXXXZ01A |
| Mfr_serial          | 0x9E | 15   | 01KZ51018193xxx  |
| Read_Std_Parameters | 0xD0 | 10   |                  |
| Read_Status_State   | 0xD1 | 2    |                  |
| Read_Alarm_State    | 0xD2 | 2    |                  |
| Read_fan_speed      | 0xD3 | 4    |                  |
| Read_Input_string   | 0xD4 | 2    |                  |
| Read_mfr_rev        | 0xD5 | 4    |                  |
| Read_Run_Timer      | 0xD6 | 3    |                  |
|                     |      |      |                  |
| EEPROM_record       | 0xD9 | 64   |                  |
|                     |      |      |                  |
|                     |      |      |                  |
| Test Function       | 0xDF | 1    |                  |

### **Command Descriptions**

Operation (0x01): By default the Power supply is turned **ON** at power up as long as *Power ON/OFF* signal pin is active HI. The Operation command is used to turn the Power Supply ON or OFF via the PMBus. The data byte below follows the OPERATION command.

| FUNCTION | DATA BYTE |
|----------|-----------|
| Unit ON  | 80        |
| Unit OFF | 00        |

To **RESET** the power supply cycle the power supply OFF, wait at least 2 seconds, and then turn back ON. All alarms and shutdowns are cleared during a restart.

Clear\_faults (0x03): This command clears all STATUS and FAULT registers and resets the SMBAlert# line. If a fault still persists after the issuance of the clear\_faults command the specific registers indicating the fault are reset and the SMBAlert# line is activated again.

WRITE\_PROTECT register (0x10): Used to control writing to the PMBus device. The intent of this command is to provide protection against accidental changes. All supported command parameters may have their parameters read, regardless of the write\_protect settings. The default setting of this register is disable\_all\_writes except write\_protect 0x80h.

| FUNCTION                                              | DATA BYTE |
|-------------------------------------------------------|-----------|
| Enable all writes                                     | 00        |
| Disable all writes except write_protect               | 80        |
| Disable all writes except write_protect and OPERATION | 40        |

 $<sup>^{\</sup>rm 6}$  Only latched (0x80) or restart (0xC0) are supported

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

Restore\_Default\_All (0x12): Restores all register values and responses to the default parameters set in the power supply.

Store\_default\_code (0x13): Default values desired to be overwritten must be executed one at a time. In this fashion some protection is offered to ensure that only those values that are desired to be changed are in fact changed.

Vout\_mode (0x20): This is a 'read only' register. The upper three bits specify the supported data format, in this case Linear mode. The lower five bits specify the exponent of the data in two's complement binary format for output voltage related commands, such as Vout\_command. These commands have a 16 bit mantissa. The exponent is fixed by the module and is returned by this command.

| Mode   | Bits [7:5] | Bits [4:0] (exponent) |
|--------|------------|-----------------------|
| Linear | 000b       | xxxxxb                |

**Vout\_Command (0x21)**: This command is used to change the output voltage of the power supply.

Changing the output voltage should be performed simultaneously to all power supplies operating in parallel using the Global Address (Broadcast) feature. If only a single power supply is instructed to change its output, it may attempt to source all the required power which can cause either a power limit or shutdown condition.

Software programming of output voltage permanently overrides the set point voltage configured by the **Vprog** signal pin. The program no longer looks at the '**Vprog** pin' and will not respond to any hardware voltage settings. If power is removed from the µController it will reset itself into its default configuration looking at the **Vprog** signal for output voltage control. In many applications, the **Vprog** pin is used for setting initial conditions, if different that the factory setting. Software programming then takes over once I<sup>2</sup>C communications are established.

To properly hot-plug a power supply into a live backplane, the system generated voltage should get re-configured into either the factory adjusted firmware level or the voltage level reconfigured by the margin pin. Otherwise, the voltage state of the plugged in power supply could be significantly different than the powered system.

Voltage margin range: 10.8Vdc - 13.2 Vdc.

Fan\_command\_1 (0x3B): This command instructs the power supply to increase the speed of the fan. The transmitted data byte represents the hex equivalent of the duty cycle in percentage, i.e.  $100\% = 0 \times 64h$ . The command can only increase fan speed, it cannot instruct the power supply to reduce the fan speed below what the power supply requires for internal control.

Sending 00h tells the power supply to revert back to its internal control.

**Vout\_OV\_fault\_limit (0x40):** Sets the value at which the main output voltage will shut down. The default OV\_fault value is set at 60Vdc. This level can be permanently changed and stored in non-volatile memory.

**Vout\_OV\_warn\_limit (0x42): OV\_warning** is extremely useful because it gives the system controller a heads up that the output voltage is drifting out of regulation and the power supply is close to shutting down. Pre-amative action may be taken before the power supply would shut down and potentially disable the system. This level can be permanently changed and stored in non-volatile memory.

Iout\_OC\_fault\_limit (0x46): Sets the value at which the power supply will shut down. The default OC\_fault\_limit is 68Adc at high\_line and 30A at low\_line. (The value is contingent on whether the power supply operates in the low\_line or high\_line mode). This level can be permanently changed and stored in non-volatile memory. Which level is changed is contingent on the input voltage applied to the power supply at the time the change takes place.

lout\_OC\_fault\_response (0x47): Sets the response if the output overload exceeds the OC\_Fault\_limit value. The default OC\_fault\_response is hiccup (0xF8). The only two allowable states are latched (0xC0) or hiccup. The default response state can be permanently changed and stored in non-volatile memory. The response is the same for both low\_line and high\_line operations.

Iout\_OC\_warn\_limit (0x4A): Sets the value at which the power supply issues a warning that the output current is getting too close to the shutdown level. The default OC\_Warn\_limit is set to 64.8A at high\_line and 27.8A at low\_line. This level can be permanently changed and stored in non-volatile memory. Which level is changed is contingent on the input voltage applied to the power supply at the time the change takes place.

OT\_fault\_limit (0x4F): Sets the temperature value at which the power supply shuts down. The default OT\_fault\_limit is set at TBD°C. This level can be permanently changed and stored in non-volatile memory.

OT\_fault\_response (0x50): Sets the response if the output overtemperature exceeds the OT\_Fault\_limit value. The default OT\_fault\_response is hiccup (0xC0). The only two allowable states are latched (0x80) or hiccup. The default response state can be permanently changed and stored in non-volatile memory.

OT\_warn\_limit (0x51): Sets the value at which the power supply issues a warning that internal temperatures are getting too close to the shutdown level. The default OT\_Warn\_limit is set to TBD°C. This level can be permanently changed and stored in non-volatile memory.

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

STATUS\_BYTE (0x78): Returns one byte of information with a summary of the most critical device faults.

| Bit<br>Position | Flag                     | Default<br>Value |
|-----------------|--------------------------|------------------|
| 7               | Busy                     | 0                |
| 6               | OFF                      | 0                |
| 5               | VOUT Overvoltage         | 0                |
| 4               | IOUT Overcurrent         | 0                |
| 3               | VIN Undervoltage         | 0                |
| 2               | Temperature              | 0                |
| 1               | CML (Comm. Memory Fault) | 0                |
| 0               | None of the above        | 0                |

STATUS\_WORD (0x79): Returns status\_byte as the low byte and the following high byte.

| Bit<br>Position | Flag                  | Default<br>Value |
|-----------------|-----------------------|------------------|
| 7               | VOUT fault or warning | 0                |
| 6               | IOUT fault or warning | 0                |
| 5               | INPUT                 | 0                |
| 4               | MFR SPECIFIC          | 0                |
| 3               | nPOWER_GOOD           | 0                |
| 2               | FANS                  | 0                |
| 1               | OTHER                 | 0                |
| 0               | UNKNOWN               | 0                |

STATUS\_VOUT (0x7A): Returns one byte of information of output voltage related faults.

| Bit<br>Position | Flag            | Default<br>Value |
|-----------------|-----------------|------------------|
| 7               | VOUT OV Fault   | 0                |
| 6               | VOUT_OV_WARNING | 0                |
| 5               | VOUT_UV_WARNING | 0                |
| 4               | VOUT UV Fault   | 0                |
| 3 - 0           | Not supported   | 0                |

STATUS\_IOUT (0x7B): Returns one byte of information of output current related faults.

| Bit<br>Position | Flag            | Default<br>Value |
|-----------------|-----------------|------------------|
| 7               | IOUT OC Fault   | 0                |
| 6               | Not supported   | 0                |
| 5               | IOUT OC Warning | 0                |
| 4-0             | Not supported   | 0                |

**STATUS\_INPUT** (0x7C): Returns one byte of information of input voltage related faults

| Bit<br>Position | Flag            | Default<br>Value |
|-----------------|-----------------|------------------|
| 7               | VIN_OV_Fault    | 0                |
| 6               | VIN_OV_Warning  | 0                |
| 5               | VIN_UV_ Warning | 0                |
| 4               | VIN_UV_Fault    | 0                |
| 3 - 0           | Not supported   | 0                |

**STATUS\_TEMPERATURE (0x7D):** Returns one byte of information of temperature related faults.

| Bit<br>Position | Flag          | Default<br>Value |
|-----------------|---------------|------------------|
| 7               | OT Fault      | 0                |
| 6               | OT Warning    | 0                |
| 5 - 0           | Not supported | 0                |

**STATUS\_CML (0x7E):** Returns one byte of information of communication related faults.

| Bit<br>Position | Flag                        | Default<br>Value |
|-----------------|-----------------------------|------------------|
| 7               | Invalid/Unsupported Command | 0                |
| 6               | Invalid/Unsupported Data    | 0                |
| 5               | Packet Error Check Failed   | 0                |
| 4 - 2           | Not supported               | 0                |
| 1               | Other Communication Fault   | 0                |
| 0               | Not supported               | 0                |

**STATUS\_FAN\_1\_2 (0x81)**: Returns one byte of information with a summary of the most critical device faults.

| Bit<br>Position | Flag                    | Default<br>Value |
|-----------------|-------------------------|------------------|
| 7               | Fan 1 Fault             | 0                |
| 6               | Fan 2 Fault             | 0                |
| 5 - 4           | Not supported           | 0                |
| 3               | Fan 1 speed overwritten | 0                |
| 2               | Fan 2 speed overwritten | 0                |
| 1 - 0           | Not supported           | 0                |

### **Read back Descriptions**

Single parameter read back: Functions can be read back one at a time using the read\_word\_protocol with PEC. A command is first sent out notifying the slave what function is to be read back followed by the data transfer.

Analog data is always transmitted LSB followed by MSB. A NA following the PEC byte signifies that the transmission is complete and is being terminated by the 'host'.



Read\_fan\_speed 1 & 2 (0x90, 0x91): Reading the fan speed is in Linear Mode returning the RPM value of the fan.

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

Read\_FRU\_ID (0x99,0x9A, 0x9E): Returns FRU information



Mfr\_ID (0x99): Manufacturer in ASCII – 5 characters maximum,

General Electric – Critical Power represented as: GE-CP

Mfr\_MODEL (0x9A): Manufacturer model-number in ASCII – 16 characters, for this unit: CAR2012TEBXXZ01A

Mfr\_serial (0x9E): Product serial number includes the manufacturing date, manufacturing location in up to 15 characters. For example:

13KZ51018193xxx, is decoded as;

13 - year of manufacture, 2013

KZ – manufacturing location, in this case Matamoros

51 - week of manufacture

018193xxx - serial #, mfr choice

note: if the additional xxx space is not utilized then F's are filled in, (i.e. 018193FFF), ensuring that the actual serial number is clearly identified.

## Manufacturer-Specific PMBus™ Commands

Many of the manufacturer-specific commands read back more than two bytes. If more than two bytes of data are returned, the standard SMBus<sup>TM</sup> Block read is utilized. In this process, the Master issues a Write command followed by the data transfer from the power supply. The first byte of the Block Read data field sends back in hex format the number of data bytes, exclusive of the PEC number, that follows. Analog data is always transmitted LSB followed by MSB. A No-ack following the PEC byte signifies that the transmission is complete and is being terminated by the 'host'.

Mfr\_Specific Status and alarm registers: The content and partitioning of these registers is significantly different than the standard register set in the PMBus™ specification. More information is provided by these registers and they are either accessed rapidly, at once, using the 'multi parameter' read back scheme of this document, or in batches of two STATUS and two ALARM registers.

Read\_std\_parameters (0xD0): This 'manufacturer specific' command is the basic read back returning STATUS and ALARM register data, output voltage, output current, and internal temperature data in a single read.

| 1  |            |        | 8     |       |      | 1     |    |     | 8       |         |     | 1 |   |   |
|----|------------|--------|-------|-------|------|-------|----|-----|---------|---------|-----|---|---|---|
| S  | Slav       | /e add | lress | _     | Wr   | Α     | (  | on  | nmana   | d Code  |     | Α |   |   |
|    |            |        |       |       |      |       |    |     |         |         |     |   |   |   |
| 1  |            |        | 8     |       |      |       | 1  |     |         | 8       |     | 1 |   |   |
| Sr | · S        | lave a | ddre  | SS    | Ro   | i     | Α  | В   | yte co  | unt = 1 | LO  | Α |   |   |
|    |            |        |       |       |      |       |    |     |         |         |     |   |   |   |
|    | 8          | 3      | 1     |       | 8    |       |    | 1   |         | 3       | 1   |   |   |   |
|    | Stat       | us-2   | Α     | S     | tatu | s-1   |    | 4   | Alar    | m-2     | Α   |   |   |   |
|    |            |        |       |       |      |       |    |     |         |         |     |   |   |   |
|    |            | 8      |       | 1     |      | 8     | 3  |     | 1       |         | 8   |   | 1 |   |
|    | Alarm-1 A  |        |       | Vo    | ltag | je LS | βB | Α   | Volto   | age     | MSB | Α |   |   |
|    | <u> </u>   |        |       |       |      |       |    |     |         |         |     |   |   |   |
| 8  |            |        |       |       | 1    |       |    | 8   |         |         | 1   | _ |   |   |
|    | Current-L  |        |       | SB    |      | Α     |    | Cu  | rrent-l | 4SB     |     | Α |   |   |
|    |            |        |       |       |      |       |    |     |         |         |     |   |   |   |
|    | 8          |        |       |       |      | 1     |    |     | 8       |         |     | 1 |   |   |
|    | Temperatur |        |       | re-LS | SB   | A     | ١  | Tem | perati  | ıre-    | MSB | Α |   |   |
|    |            |        |       |       |      |       | •  |     |         |         |     |   |   |   |
|    |            |        |       |       |      |       |    |     |         |         |     |   |   |   |
|    |            |        |       |       |      |       |    |     |         |         | 2   | 1 | 1 | 1 |

Read\_Status\_state (0xD1): This command returns the two STATUS register values using the standard 'read' format.

Status-2

| Bit<br>Position | Flag                      | Default<br>Value |
|-----------------|---------------------------|------------------|
| 7               | PEC Error                 | 0                |
| 6               | Will restart              | 0                |
| 5               | Invalid_Instruction       | 0                |
| 4               | Power_Capacity $[HL = 1]$ | X                |
| 3               | Isolation test failed     | 0                |
| 2               | Restarted_OK              | 0                |
| 1               | Data out_of_range         | 0                |
| 0               | Remote ON [logic HI = 1]  | X                |

**Isolation test failed:** The 'system controller' has to determine that sufficient capacity exists in the system to take a power supply 'off line' in order to test its isolation capability. Since the power supply cannot determine whether sufficient redundancy is available, the results of this test are provided, but the 'internal fault' flag is not set.

Status-1

| Bit<br>Position | Flag              | Default<br>Value |
|-----------------|-------------------|------------------|
| 7               | X                 | 0                |
| 6               | Isolation_Test_OK | 0                |
| 5               | Internal_Fault    | 0                |
| 4               | Shutdown          | 0                |
| 3               | Service LED ON    | 0                |
| 2               | External_Fault    | 0                |
| 1               | LEDs_Test_ON      | 0                |
| 0               | Output ON         | Х                |

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

**Read\_Alarm\_state (0xD2):** This command returns the two ALARM register values using the standard 'read' format.

#### Alarm-2

| Bit<br>Position | Flag                 | Default<br>Value |
|-----------------|----------------------|------------------|
| 7               | FAN_Fault            | 0                |
| 6               | No_Primary           | 0                |
| 5               | Primary_OT           | 0                |
| 4               | DC/DC_OT             | 0                |
| 3               | Vo lower than BUS    | 0                |
| 2               | Thermal sensor filed | 0                |
| 1               | Stby_out_of_limits   | 0                |
| 0               | Power_Delivery       | 0                |

**Power Delivery:** The power supply compares its internal sourced current to the current requested by the current share pin. If the difference is > 10A, a fault is issued.

Alarm-1

| Bit<br>Position | Flag               | Default<br>Value |
|-----------------|--------------------|------------------|
| 7               | POWER LIMIT        | 0                |
| 6               | PRIMARY Fault      | 0                |
| 5               | OT_Shutdown        | 0                |
| 4               | OT_Warning         | 0                |
| 3               | IN OVERCURRENT     | 0                |
| 2               | OV_Shutdown        | 0                |
| 1               | VOUT_out_of_limits | 0                |
| 0               | VIN_out_of_limits  | 0                |

**Over temperature warning:** This flag is set approximately 5°C prior to the commencement of an over temperature shutdown.

Read\_Fan\_speed (0xD3): Returns the commanded speed in percent and the measured speed in RPM. Up to 3 fans are supported. If a fan does not exist, or if the command is not supported the unit return 0x00.

| 1 | 8             |    | 1 | 8            | 1 |
|---|---------------|----|---|--------------|---|
| S | Slave address | Wr | Α | Command 0xE1 | Α |

| 1  | 8             |    | 1 | 8              | 1 |
|----|---------------|----|---|----------------|---|
| Sr | Slave address | Rd | Α | Byte count = 4 | Α |

| 8            | 1 | 8     | 1 | 8     | 1 | 8     | 1 |
|--------------|---|-------|---|-------|---|-------|---|
| Adjustment % | Α | Fan-1 | Α | Fan-2 | Α | Fan-3 | Α |

| 8   | 1  | 1 |
|-----|----|---|
| PEC | NA | Р |

**Read\_input\_string (0xD4):** Reads back the input voltage and input power consumed by the power supply.

**Data Sheet** 

| 1 | 7             | 1  | 1 | 8                 |
|---|---------------|----|---|-------------------|
| S | Slave address | Wr | Α | Command Code 0xDB |
|   |               |    |   |                   |

| 1 | 1  | 7             | 1  | 1 | 8              | 1 |
|---|----|---------------|----|---|----------------|---|
| Α | Sr | Slave Address | Rd | Α | Byte Count = 5 | Α |

| 8             | 1 | 8             | 1 |
|---------------|---|---------------|---|
| Voltage - LSB | Α | Voltage - MSB | Α |

| 8           | 1 | 8           | 1 | 8   | 1      | 1 |
|-------------|---|-------------|---|-----|--------|---|
| Power - LSB | Α | Power - MSB | Α | PEC | No-ack | Р |

**Read\_mfr\_rev** [0xD5]: A total of 4 bytes are returned. Each byte is partitioned into high and low nibbles.

Example: FF is read as 16.16 11 is read as 1.1

| Series | Hardware Rev | Primary µC | Secondary µC |
|--------|--------------|------------|--------------|
|        |              |            |              |

|   |   |               |             |    | T                                                |       |  |
|---|---|---------------|-------------|----|--------------------------------------------------|-------|--|
|   | 1 | 7             | 1           | 1  | 8                                                | 1     |  |
| 1 |   |               | <del></del> |    | <del>                                     </del> | _     |  |
|   | C | Slavo addrocc | \ \ / /r    | Λ. | Command Codo OVDD                                | _ ^ _ |  |

| A Sr Slave Address Rd A Byte Count = 4 A | ſ | 1 | 1  | 7             | 1  | 1 | 0              | 1 |
|------------------------------------------|---|---|----|---------------|----|---|----------------|---|
| A Sr Slave Address Rd A Byte Count = 4 A | L | 1 |    | /             | 1  | 1 | 0              | 1 |
|                                          | ١ | Α | Sr | Slave Address | Rd | Α | Byte Count = 4 | Α |

| Series A Hardware rev A Primary uC A     | 8      | 1 | 8            | 1 | 8          | 1 |
|------------------------------------------|--------|---|--------------|---|------------|---|
| Series // Haraware rev // Hilliary pe // | Series | Α | Hardware rev | Α | Primary µC | Α |

| 8            | 1 | 8   | 1      | 1 |
|--------------|---|-----|--------|---|
| Secondary µC | Α | PEC | No-ack | Р |

For example; the read returns one byte for each device (i.e.  $0 \times 10102114$ ). The sequence is series, hardware rev, DSP, and I<sup>2</sup>C micro. 0x10 in the first byte indicates series 1.0. The second number indicates that the hardware rev is 1.0. The third number 21 for the DSP indicates revision 2.1, and the number 14 for the i2c micro indicates revision 1.4.

Read\_run\_timer (0xD6): This command reads back the recorded operational ON state of the power supply in hours. The operational ON state is accumulated from the time the power supply is initially programmed at the factory. The power supply is in the operational ON state both when in standby and when it delivers main output power.

Recorded capacity is approximately 10 years of operational state.

| S   Slave address   Wr   A   Command Code 0xDC | Α |
|------------------------------------------------|---|

| 1  | 7             | 1  | 1 | 8              | 1 |
|----|---------------|----|---|----------------|---|
| Sr | Slave Address | Rd | Α | Byte count = 4 | Α |
|    |               |    |   |                |   |

| 8          | 1 | 8    | 1 | 8          | 1 |
|------------|---|------|---|------------|---|
| Time - LSB | Α | Time | Α | Time - MSB | Α |

| 8   | 1      | 1 |
|-----|--------|---|
| PEC | No-ack | Р |

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

**EEPROM record (0xD9):** 64 bytes of EEPROM memory is available for customer records such as an additional FRU\_ID. Block write is utilized since more than 2 data bytes are feasible. The first byte will be written into the pointed to memory location and each subsequent byte is incremented by a single memory location.

The standard protocol to access these records takes the form;



The highest memory location is address 0x64b.

**Test Function (0xDF):** This command can be used to exercise the LEDs of the power supply or the output Or'ing feature of the power supply.

| Bit | Function    | State             |
|-----|-------------|-------------------|
| 0   | LED test    | 1:ON, 0:OFF       |
| 1   | reserved    |                   |
| 2   | reserved    |                   |
| 3   | reserved    |                   |
| 4   | Or'ing test | 1:execute, 0:idle |
| 5   | reserved    |                   |
| 6   | reserved    |                   |
| 7   | reserved    |                   |

Setting bit 0 of the data byte to 1 instructs the power supply to execute an LED test. During this test both LEDs are turned ON and OFF every 0.5 second. The tri-state LED should be exercised sequentially in its green, orange, and red state. The test should continue until bit 0 of the data byte is set to 0 in a subsequent instruction.

Setting bit 5 of the data byte to 1 instructs the power supply to execute once an output Or'ing test in applications where multiple paralleled power supplies are utilized. The host should verify that N+1 redundancy is established. If N+1 redundancy is not established the test can fail. Only one power supply should be tested at a time.

Verifying test completion should be delayed for approximately 30 seconds to allow the power supply sufficient time to properly execute the test.

During the test the power supply will lower its output voltage and measure the difference between the internal and external sides of the Or'ing function. This measurement will determine whether the Or'ing function is working properly.

The system controller must conclude that sufficient power capacity exists to deliver output power to the system while this unit is purposely taken off the bus by lowering its output voltage. Since validity of the test is system control dependent, the power supply does not conclude whether it is properly

functioning. The system controller must determine whether the function is working properly.

Valid data bytes are: 0x00, 0x01,0x10,0x11

### Fault management

The power supply recognizes that certain transitionary states can occur before a final state is reached. The STATUS and ALARM registers will not be frozen into a notification state until the final state is reached. Once a final state is reached the SMBAlert# signal is set and the STATUS and ALARM registers will not get reinstated until a clear\_faults is issued by the master. The only exception is that additional state changes may be added to the original list if further changes are noted.

The power supply differentiates between **internal faults** that are within the power supply and **external faults** that the power supply protects itself from, such as overload or input voltage out of limits. The FAULT LED, FAULT PIN or i2c alarm is not asserted for EXTERNAL FAULTS. Every attempt is made to annunciate External Faults. Some of these annunciations can be observed by looking at the input LEDs. These fault categorizations are predictive in nature and therefore there is a likelihood that a categorization may not have been made correctly.

**Input voltage out of range:** The Input LED will continue blinking as long as sufficient power is available to power the LED. If the input voltage is completely gone the Input LED is OFF.

### State change definition

A **state\_change** is an indication that an event has occurred that the MASTER should be aware of. The following events shall trigger a **state\_change**;

- Initial power-up of the system when AC gets turned ON.
   This is the indication from the power supply that it has been turned ON.
- Whenever the power supply gets hot-plugged into a working system. This is the indicator to the system (MASTER) that a new power supply is on line.
- Any changes in the bit patterns of the STATUS and ALARM registers are a STATUS change which triggers the SMBALERT# flag.

Note that a host-issued command such as turning the output OFF will not trigger an SMBAlert# even though the STATUS registers will change to indicate the latest state of the power supply.

### Hot plug procedures

Careful system control is recommended when hot plugging a power supply into a live system. It takes about 15 seconds for a power supply to configure its address on the bus based on the analog voltage levels present on the backplane. If communications are not stopped during this interval, multiple power supplies may respond to specific instructions because the address of the hot plugged power supply always defaults

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

to xxxx000 (depending on which device is being addressed within the power supply) until the power supply configures its address.

The recommended procedure for hot plug is the following: The system controller should poll the module\_present signal to verify when a power supply is inserted into the system. When a new module is detected the system controller should cease any communications with the power system for 15 seconds. At the end of the time out all communications can resume. Note that although hot-plug should not affect ongoing communications, if a discrepancy should arise the error should get picked up by the PEC calculation. Ofcourse the system controller could always use the module\_present signal as an indicator to ignore communications that are currently taking place.

### **Failure predictions**

Alarm warnings that do not cause a shutdown are indicators of potential future failures of the power supply. For example, if a thermal sensor failed, a warning is issued but an immediate shutdown of the power supply is not warranted.

Another example of potential predictive failure mechanisms can be derived from information such as fan speed when multiple fans are used in the same power supply. If the speed of the fans varies by more than 20% from each other, this is an indication of an impending fan wear out.

The goal is to identify problems early before a protective shutdown would occur that would take the power supply out of service.

**Information only alarms:** The following alarms are for information only, they do not cause a shutdown

Over temperature warning

Vout out-of-limits (above 36Vdc)

Output voltage lower than bus

Unit in Power Limit

Thermal sensor failed

Or'ing (Isolation) test failure

Power delivery

Stby out of limits

Communication errors

### **LEDs**

Two LEDs are located on the front faceplate. The AC\_OK LED provides visual indication of the INPUT signal function. When the LED is ON GREEN the power supply input is within normal design limits.

The second LED DC/FLT is a dual-state LED. When GREEN there are no faults and DC output is present. When 'blinking' a fault condition exists but the power supply may still provide some output power. When RED , a fault condition exists and the power supply has been shut down, it does not provide any output power.

### **Alarm Table**

|                |                    | LED Indicator    |                                         | Monitoring Signals |       |          |         |
|----------------|--------------------|------------------|-----------------------------------------|--------------------|-------|----------|---------|
| Test Condition |                    | LED1<br>INPUT OK | Tri-Color LED2<br>Temp OK/DC OK / Fault | FAULT              | DC OK | INPUT OK | TEMP OK |
| 1              | Normal Operation   | Green            | Green                                   | High               | High  | High     | High    |
| 2              | Out of range INPUT | Blinking         | ?                                       | High               | ?     | Pulsing  | High    |
| 3              | No Input           | OFF              | OFF                                     | High               | Low   | Low      | High    |
| 4              | OVP                | Green            | Red                                     | Low                | Low   | High     | High    |
| 5              | Over Current       | Green            | Blinking                                | High               | Low   | High     | High    |
| 6              | Over Temp Warning  | Green            | Blinking Orange                         | High               | High  | High     | Pulsing |
| 7              | Over Temp Fault    | Green            | Red                                     | Low                | Low   | High     | Low     |
| 8              | Remote ON          | Green            | Green                                   | High               | High  | High     | High    |
| 9              | Remote OFF         | Green            | OFF                                     | High               | Low   | High     | High    |

Notes: Test condition #2 and #3 had 2 modules plug in. One module is running and the other one is with no/low AC.

Test condition #5, The DC\_OK signal responds to two independent conditions. It can activate either for loss of output because of an overload condition, or it can activate because of the impending loss of output voltage because input power has been interrupted. In case of an overload condition, depending on how deep is the overload, sufficient holdup may not be present to provide the required delay prior to the regulation going below  $10.8 \, \text{V}_{DC}$ .

Blinking of the overload LED will not occur until the output voltage decayed about 0.3V from its regulation point. During hiccup, blinking occurs only during the ON-time state.

? - module output could be either ON or OFF dependent on output loading and internal capability.

Blinking frequency: 0.5 seconds ON, 0.5 seconds OFF.

# CAR2012TE series rectifier

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

# **Outline Drawing**



# CAR2012TE series rectifier

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

### **Connector Pin Assignments**

Input Connector: IEC320, C20;

mating connector: IEC320, C19 type

Output Connector: FCI Berg<sup>7</sup> P/N 10106124-8006005LF

TE 3-6450832-9

Mating connector: FCI Berg P/N 10106126-8006002LF right angle receptacle

TE 1-6450872-5 right angle receptacle

FCI Berg P/N 10106130-8006001LF straight receptacle



Short signal pins: F, H Long signal pins: R,S,T,U

| Pin     | Function           | Pin | Function                   | Pin | Function                      | Pin    | Function       |
|---------|--------------------|-----|----------------------------|-----|-------------------------------|--------|----------------|
| A1      | Vstb               | B1  | Fault                      | C1  | IShare                        | D1     | VProg          |
| A2      | Vstb [3.3V] Return | B2  | I Monitor (IMON)           | C2  | N/A                           | D2     | OVP Test Point |
| A3      | Vstb Return        | В3  | Interlock                  | C3  | Over Temp Warning             | D3     | Remote ON/OFF  |
| A4      | N/A                | B4  | PS Present                 | C4  | I <sup>2</sup> C Address (A0) | D4     | DC OK          |
| A5      | Remote Sense (+)   | B5  | SDA (I <sup>2</sup> C bus) | C5  | I <sup>2</sup> C Address (A1) | D5     | AC OK          |
| A6      | Remote Sense (-)   | B6  | SCL (I <sup>2</sup> C bus) | C6  | I <sup>2</sup> C Address (A2) | D6     | SMBAlert       |
|         |                    |     |                            |     |                               |        |                |
| P1 - P4 | Output Return      |     |                            |     |                               | P5- P8 | +12Vout        |



Short signal pin

Short signal pin will be introduced when connector is available

 $<sup>^{7}</sup>$  Only the listed FCI BERG connectors are recommended. Other manufacturers should not be used

Input: 85Vac to 264Vac; Output: 12 Vdc @ 2000W; 3.3Vdc or 5 Vdc @ 4A

### **Ordering Information**

Please contact your GE Sales Representative for pricing, availability and optional features.

| PRODUCT         | DESCRIPTION                                                | PART NUMBER      |
|-----------------|------------------------------------------------------------|------------------|
| 2000W Front-End | +12Vout , 3.3Vsb, face plate, PMBus interface, RoHS 6 of 6 | CAR2012TEBXXZ01A |
| 2000W Front-End | +12Vout , 5Vsb, face plate, PMBus interface, RoHS 6 of 6   | CAR2012TEBX5Z01A |

## PART NUMBER DEFINITION GUIDE EXAMPLE



# Contact Us

For more information, call us at

USA/Canada:

+1 877 546 3243, or +1 972 244 9288

Asia-Pacific:

+86.021.54279977\*808

Europe, Middle-East and Africa:

+49.89.878067-280

www.gecriticalpower.com

GE Critical Power reserves the right to make changes to the product(s) or information contained herein without notice, and no liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information.

imagination at work