

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# 256-Kb I<sup>2</sup>C CMOS Serial EEPROM

## Description

The CAV24C256 is a 256-Kb Serial CMOS EEPROM, internally organized as 32,768 words of 8 bits each.

It features a 64-byte page write buffer and supports the Standard (100 kHz), Fast (400 kHz) and Fast-Plus (1 MHz) I<sup>2</sup>C protocol.

Write operations can be inhibited by taking the WP pin High (this protects the entire memory).

External address pins make it possible to address up to eight CAV24C256 devices on the same bus.

On-Chip ECC (Error Correction Code) makes the device suitable for high reliability applications.

#### **Features**

- Automotive Temperature Grade 1 (-40°C to +125°C)
- Supports Standard, Fast and Fast–Plus I<sup>2</sup>C Protocol
- 2.5 V to 5.5 V Supply Voltage Range
- 64-Byte Page Write Buffer
- Hardware Write Protection for Entire Memory
- Schmitt Triggers and Noise Suppression Filters on I<sup>2</sup>C Bus Inputs (SCL and SDA)
- Low Power CMOS Technology
- 1,000,000 Program/Erase Cycles
- 100 Year Data Retention
- 8-lead SOIC and TSSOP Packages
- This Device is Pb–Free, Halogen Free/BFR Free, and RoHS Compliant



Figure 1. Functional Symbol



## ON Semiconductor®

http://onsemi.com



TSSOP-8 Y SUFFIX CASE 948AL



SOIC-8 W SUFFIX CASE 751BD

#### **PIN CONFIGURATION**



SOIC (W), TSSOP (Y)

For the location of Pin 1, please consult the corresponding package drawing.

## **PIN FUNCTION**

| Pin Name                                         | Function       |  |  |
|--------------------------------------------------|----------------|--|--|
| A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> | Device Address |  |  |
| SDA                                              | Serial Data    |  |  |
| SCL                                              | Serial Clock   |  |  |
| WP                                               | Write Protect  |  |  |
| V <sub>CC</sub>                                  | Power Supply   |  |  |
| V <sub>SS</sub>                                  | Ground         |  |  |

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet.

1

**Table 1. ABSOLUTE MAXIMUM RATINGS** 

| Parameters                                         | Ratings      | Units |
|----------------------------------------------------|--------------|-------|
| Storage Temperature                                | -65 to +150  | °C    |
| Voltage on any Pin with Respect to Ground (Note 1) | -0.5 to +6.5 | V     |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. The DC input voltage on any pin should not be lower than -0.5 V or higher than  $V_{CC}$  + 0.5 V. During transitions, the voltage on any pin may undershoot to no less than -1.5 V or overshoot to no more than  $V_{CC}$  + 1.5 V, for periods of less than 20 ns.

Table 2. RELIABILITY CHARACTERISTICS (Note 2)

| Symbol                        | Parameter      | Min       | Units                |
|-------------------------------|----------------|-----------|----------------------|
| N <sub>END</sub> (Notes 3, 4) | Endurance      | 1,000,000 | Program/Erase Cycles |
| T <sub>DR</sub>               | Data Retention | 100       | Years                |

These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.

Table 3. D.C. OPERATING CHARACTERISTICS ( $V_{CC} = 2.5 \text{ V}$  to 5.5 V,  $T_A = -40 ^{\circ}\text{C}$  to  $+125 ^{\circ}\text{C}$ , unless otherwise specified.)

| Symbol           | Parameter          | Test Condi                                                                           | Min | Max                 | Units                 |    |
|------------------|--------------------|--------------------------------------------------------------------------------------|-----|---------------------|-----------------------|----|
| I <sub>CCR</sub> | Read Current       | Read, f <sub>SCL</sub> = 400 kHz/1 MHz                                               |     |                     | 1                     | mA |
| I <sub>CCW</sub> | Write Current      |                                                                                      |     |                     | 3                     | mA |
| I <sub>SB</sub>  | Standby Current    | All I/O Pins at GND or $V_{CC}$ $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |     |                     | 5                     | μΑ |
| ΙL               | I/O Pin Leakage    | Pin at GND or $V_{CC}$ $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$          |     |                     | 2                     | μΑ |
| $V_{IL}$         | Input Low Voltage  | •                                                                                    |     | -0.5                | 0.3 V <sub>CC</sub>   | V  |
| V <sub>IH</sub>  | Input High Voltage |                                                                                      |     | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V  |
| V <sub>OL</sub>  | Output Low Voltage | I <sub>OL</sub> = 3.0 mA                                                             |     |                     | 0.4                   | V  |

Table 4. PIN IMPEDANCE CHARACTERISTICS (V<sub>CC</sub> = 2.5 V to 5.5 V, T<sub>A</sub> = -40°C to +125°C, unless otherwise specified.)

| Symbol                                                      | Parameter                       | Conditions                                                  | Max | Units |
|-------------------------------------------------------------|---------------------------------|-------------------------------------------------------------|-----|-------|
| C <sub>IN</sub> (Note 5)                                    | SDA I/O Pin Capacitance         | V <sub>IN</sub> = 0 V                                       | 8   | pF    |
| C <sub>IN</sub> (Note 5)                                    | Input Capacitance (other pins)  | V <sub>IN</sub> = 0 V                                       | 6   | pF    |
| I <sub>WP</sub> , I <sub>A</sub> (Note 6)                   | WP Input Current, Address Input | V <sub>IN</sub> < V <sub>IH</sub> , V <sub>CC</sub> = 5.5 V | 75  | μΑ    |
| Current (A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> ) |                                 | V <sub>IN</sub> < V <sub>IH</sub> , V <sub>CC</sub> = 3.3 V | 50  |       |
|                                                             |                                 | $V_{IN} > V_{IH}$                                           | 2   |       |

These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.

<sup>3.</sup> Page Mode,  $V_{CC} = 5 \text{ V}$ ,  $25^{\circ}\text{C}$ .

<sup>4.</sup> This device uses ECC (Error Correction Code) logic with 6 ECC bits to correct one bit error in 4 data bytes. Therefore, when a single byte has to be written, 4 bytes (including the ECC bits) are re–programmed. It is recommended to write by multiple of 4 bytes in order to benefit from the maximum number of write cycles.

<sup>6.</sup> When not driven, the WP, A<sub>0</sub>, A<sub>1</sub>, A<sub>2</sub> pins are pulled down to GND internally. For improved noise immunity, the internal pull–down is relatively strong; therefore the external driver must be able to supply the pull–down current when attempting to drive the input HIGH. To conserve power, as the input level exceeds the trip point of the CMOS input buffer (~ 0.5 x V<sub>CC</sub>), the strong pull–down reverts to a weak current source.

Table 5. A.C. CHARACTERISTICS ( $V_{CC} = 2.5 \text{ V}$  to 5.5 V,  $T_A = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ , unless otherwise specified.) (Note 7)

|                                 |                                            | Standard |       | Fast |     | Fast-Plus |       |       |
|---------------------------------|--------------------------------------------|----------|-------|------|-----|-----------|-------|-------|
| Symbol                          | Parameter                                  | Min      | Max   | Min  | Max | Min       | Max   | Units |
| F <sub>SCL</sub>                | Clock Frequency                            |          | 100   |      | 400 |           | 1,000 | kHz   |
| t <sub>HD:STA</sub>             | START Condition Hold Time                  | 4        |       | 0.6  |     | 0.25      |       | μs    |
| t <sub>LOW</sub>                | Low Period of SCL Clock                    | 4.7      |       | 1.3  |     | 0.45      |       | μs    |
| t <sub>HIGH</sub>               | High Period of SCL Clock                   | 4        |       | 0.6  |     | 0.40      |       | μs    |
| t <sub>SU:STA</sub>             | START Condition Setup Time                 | 4.7      |       | 0.6  |     | 0.25      |       | μs    |
| t <sub>HD:DAT</sub>             | Data In Hold Time                          | 0        |       | 0    |     | 0         |       | μs    |
| t <sub>SU:DAT</sub>             | Data In Setup Time                         | 250      |       | 100  |     | 50        |       | ns    |
| t <sub>R</sub> (Note 8)         | SDA and SCL Rise Time                      |          | 1,000 |      | 300 |           | 100   | ns    |
| t <sub>F</sub> (Note 8)         | SDA and SCL Fall Time                      |          | 300   |      | 300 |           | 100   | ns    |
| t <sub>SU:STO</sub>             | STOP Condition Setup Time                  | 4        |       | 0.6  |     | 0.25      |       | μs    |
| t <sub>BUF</sub>                | Bus Free Time Between<br>STOP and START    | 4.7      |       | 1.3  |     | 0.5       |       | μs    |
| t <sub>AA</sub>                 | SCL Low to Data Out Valid                  |          | 3.5   |      | 0.9 |           | 0.40  | μs    |
| t <sub>DH</sub>                 | Data Out Hold Time                         | 50       |       | 50   |     | 50        |       | ns    |
| T <sub>i</sub> (Note 8)         | Noise Pulse Filtered at SCL and SDA Inputs |          | 50    |      | 50  |           | 50    | ns    |
| t <sub>SU:WP</sub>              | WP Setup Time                              | 0        |       | 0    |     | 0         |       | μs    |
| t <sub>HD:WP</sub>              | WP Hold Time                               | 2.5      |       | 2.5  |     | 1         |       | μs    |
| t <sub>WR</sub>                 | Write Cycle Time                           |          | 5     |      | 5   |           | 5     | ms    |
| t <sub>PU</sub><br>(Notes 8, 9) | Power-up to Ready Mode                     |          | 1     |      | 1   | 0.1       | 1     | ms    |

## Table 6. A.C. TEST CONDITIONS

| Input Levels              | 0.2 x V <sub>CC</sub> to 0.8 x V <sub>CC</sub>                 |
|---------------------------|----------------------------------------------------------------|
| Input Rise and Fall Times | ≤ 50 ns                                                        |
| Input Reference Levels    | 0.3 x V <sub>CC</sub> , 0.7 x V <sub>CC</sub>                  |
| Output Reference Levels   | 0.5 x V <sub>CC</sub>                                          |
| Output Load               | Current Source: I <sub>L</sub> = 3 mA; C <sub>L</sub> = 100 pF |

Test conditions according to "A.C. Test Conditions" table.
Tested initially and after a design or process change that affects this parameter.
t<sub>PU</sub> is the delay between the time V<sub>CC</sub> is stable and the device is ready to accept commands.

#### Power-On Reset (POR)

The CAV24C256 Die Rev. C incorporates Power-On Reset (POR) circuitry which protects the internal logic against powering up in the wrong state.

The device will power up into Standby mode after  $V_{CC}$  exceeds the POR trigger level and will power down into Reset mode when  $V_{CC}$  drops below the POR trigger level.

This bi-directional POR behavior protects the device against brown-out failure, following a temporary loss of power.

#### **Pin Description**

**SCL:** The Serial Clock input pin accepts the Serial Clock signal generated by the Master.

**SDA:** The Serial Data I/O pin receives input data and transmits data stored in EEPROM. In transmit mode, this pin is open drain. Data is acquired on the positive edge, and is delivered on the negative edge of SCL.

 $A_0$ ,  $A_1$  and  $A_2$ : The Address pins accept the device address. These pins have on-chip pull-down resistors.

**WP:** The Write Protect input pin inhibits all write operations, when pulled HIGH. This pin has an on-chip pull-down resistor.

## **Functional Description**

The CAV24C256 supports the Inter–Integrated Circuit ( $I^2C$ ) Bus data transmission protocol, which defines a device that sends data to the bus as a transmitter and a device receiving data as a receiver. Data flow is controlled by a Master device, which generates the serial clock and all START and STOP conditions. The CAV24C256 acts as a Slave device. Master and Slave alternate as either transmitter or receiver. Up to 8 devices may be connected to the bus as determined by the device address inputs  $A_0$ ,  $A_1$ , and  $A_2$ .

#### I<sup>2</sup>C Bus Protocol

The I<sup>2</sup>C bus consists of two 'wires', SCL and SDA. The two wires are connected to the  $V_{CC}$  supply via pull-up resistors. Master and Slave devices connect to the 2-wire bus via their respective SCL and SDA pins. The transmitting

device pulls down the SDA line to 'transmit' a '0' and releases it to 'transmit' a '1'.

Data transfer may be initiated only when the bus is not busy (see A.C. Characteristics).

During data transfer, the SDA line must remain stable while the SCL line is HIGH. An SDA transition while SCL is HIGH will be interpreted as a START or STOP condition (Figure 2).

#### **START**

The START condition precedes all commands. It consists of a HIGH to LOW transition on SDA while SCL is HIGH. The START acts as a 'wake-up' call to all receivers. Absent a START, a Slave will not respond to commands.

#### **STOP**

The STOP condition completes all commands. It consists of a LOW to HIGH transition on SDA while SCL is HIGH. The STOP starts the internal Write cycle (when following a Write command) or sends the Slave into standby mode (when following a Read command).

#### **Device Addressing**

The Master initiates data transfer by creating a START condition on the bus. The Master then broadcasts an 8-bit serial Slave address. The first 4 bits of the Slave address are set to 1010, for normal Read/Write operations (Figure 3). The next 3 bits, A<sub>2</sub>, A<sub>1</sub> and A<sub>0</sub>, select one of 8 possible Slave devices. The last bit, R/W, specifies whether a Read (1) or Write (0) operation is to be performed.

## Acknowledge

After processing the Slave address, the Slave responds with an acknowledge (ACK) by pulling down the SDA line during the 9th clock cycle (Figure 4). The Slave will also acknowledge the byte address and every data byte presented in Write mode. In Read mode the Slave shifts out a data byte, and then releases the SDA line during the 9th clock cycle. If the Master acknowledges the data, then the Slave continues transmitting. The Master terminates the session by not acknowledging the last data byte (NoACK) and by sending a STOP to the Slave. Bus timing is illustrated in Figure 5.



Figure 2. Start/Stop Timing



Figure 3. Slave Address Bits



Figure 4. Acknowledge Timing



Figure 5. Bus Timing

#### WRITE OPERATIONS

### **Byte Write**

In Byte Write mode the Master sends a START, followed by Slave address, two byte address and data to be written (Figure 6). The Slave acknowledges all 4 bytes, and the Master then follows up with a STOP, which in turn starts the internal Write operation (Figure 7). During internal Write, the Slave will not acknowledge any Read or Write request from the Master.

#### **Page Write**

The CAV24C256 contains 32,768 bytes of data, arranged in 512 pages of 64 bytes each. A two byte address word, following the Slave address, points to the first byte to be written. The most significant bit of the address word is 'don't care', the next 9 bits identify the page and the last 6 bits identify the byte within the page. Up to 64 bytes can be written in one Write cycle (Figure 8).

The internal byte address counter is automatically incremented after each data byte is loaded. If the Master transmits more than 64 data bytes, then earlier bytes will be overwritten by later bytes in a 'wrap-around' fashion

(within the selected page). The internal Write cycle starts immediately following the STOP.

#### **Acknowledge Polling**

Acknowledge polling can be used to determine if the CAV24C256 is busy writing or is ready to accept commands. Polling is implemented by interrogating the device with a 'Selective Read' command (see READ OPERATIONS).

The CAV24C256 will not acknowledge the Slave address, as long as internal Write is in progress.

#### **Hardware Write Protection**

With the WP pin held HIGH, the entire memory is protected against Write operations. If the WP pin is left floating or is grounded, it has no impact on the operation of the CAV24C256. The state of the WP pin is strobed on the last falling edge of SCL immediately preceding the first data byte (Figure 9). If the WP pin is HIGH during the strobe interval, the CAV24C256 will not acknowledge the data byte and the Write request will be rejected.

#### **Delivery State**

The CAV24C256 is shipped erased, i.e., all bytes are FFh.



Figure 6. Byte Write Timing



Figure 7. Write Cycle Timing



Figure 8. Page Write Timing



Figure 9. WP Timing

#### **READ OPERATIONS**

#### **Immediate Address Read**

In standby mode, the CAV24C256 internal address counter points to the data byte immediately following the last byte accessed by a previous operation. If that 'previous' byte was the last byte in memory, then the address counter will point to the 1st memory byte, etc.

When, following a START, the CAV24C256 is presented with a Slave address containing a '1' in the R/W bit position (Figure 10), it will acknowledge (ACK) in the 9th clock cycle, and will then transmit data being pointed at by the internal address counter. The Master can stop further transmission by issuing a NoACK, followed by a STOP condition.

#### **Selective Read**

The Read operation can also be started at an address different from the one stored in the internal address counter.

The address counter can be initialized by performing a 'dummy' Write operation (Figure 11). Here the START is followed by the Slave address (with the R/W bit set to '0') and the desired two byte address. Instead of following up with data, the Master then issues a 2nd START, followed by the 'Immediate Address Read' sequence, as described earlier.

#### **Sequential Read**

If the Master acknowledges the 1st data byte transmitted by the CAV24C256, then the device will continue transmitting as long as each data byte is acknowledged by the Master (Figure 12). If the end of memory is reached during sequential Read, then the address counter will 'wrap-around' to the beginning of memory, etc. Sequential Read works with either 'Immediate Address Read' or 'Selective Read', the only difference being the starting byte address.



Figure 10. Immediate Address Read Timing



## **PACKAGE DIMENSIONS**

**SOIC 8, 150 mils** CASE 751BD-01 ISSUE O



| SYMBOL | MIN  | NOM      | MAX  |  |  |  |
|--------|------|----------|------|--|--|--|
| А      | 1.35 |          | 1.75 |  |  |  |
| A1     | 0.10 |          | 0.25 |  |  |  |
| b      | 0.33 |          | 0.51 |  |  |  |
| С      | 0.19 |          | 0.25 |  |  |  |
| D      | 4.80 |          | 5.00 |  |  |  |
| E      | 5.80 |          | 6.20 |  |  |  |
| E1     | 3.80 |          | 4.00 |  |  |  |
| е      |      | 1.27 BSC |      |  |  |  |
| h      | 0.25 |          | 0.50 |  |  |  |
| L      | 0.40 |          | 1.27 |  |  |  |
| θ      | 0°   |          | 8°   |  |  |  |

**TOP VIEW** 



SIDE VIEW



**END VIEW** 

## Notes:

- (1) All dimensions are in millimeters. Angles in degrees.(2) Complies with JEDEC MS-012.

## **PACKAGE DIMENSIONS**

TSSOP8, 4.4x3 CASE 948AL-01 ISSUE O



| SYMBOL | MIN      | NOM      | MAX  |  |  |
|--------|----------|----------|------|--|--|
| Α      |          |          | 1.20 |  |  |
| A1     | 0.05     |          | 0.15 |  |  |
| A2     | 0.80     | 0.90     | 1.05 |  |  |
| b      | 0.19     |          | 0.30 |  |  |
| С      | 0.09     |          | 0.20 |  |  |
| D      | 2.90     | 3.00     | 3.10 |  |  |
| Е      | 6.30     | 6.40     | 6.50 |  |  |
| E1     | 4.30     | 4.40     | 4.50 |  |  |
| е      |          | 0.65 BSC |      |  |  |
| L      | 1.00 REF |          |      |  |  |
| L1     | 0.50     | 0.60     | 0.75 |  |  |
| θ      | 0°       |          | 8°   |  |  |





SIDE VIEW



#### Notes:

- (1) All dimensions are in millimeters. Angles in degrees.(2) Complies with JEDEC MO-153.

#### **EXAMPLE OF ORDERING INFORMATION (Notes 10-14)**

| Device Order Number | Specific<br>Device<br>Marking | Package<br>Type | Temperature Range                 | Lead Finish | Shipping                           |
|---------------------|-------------------------------|-----------------|-----------------------------------|-------------|------------------------------------|
| CAV24C256WE-GT3     | 24256E                        | SOIC-8, JEDEC   | E = Extended<br>(-40°C to +125°C) | NiPdAu      | Tape & Reel,<br>3,000 Units / Reel |
| CAV24C256YE-GT3     | C56E                          | TSSOP-8         | E = Extended<br>(-40°C to +125°C) | NiPdAu      | Tape & Reel,<br>3,000 Units / Reel |

- 10. All packages are RoHS-compliant (Lead-free, Halogen-free).
- 11. The standard lead finish is NiPdAu.
- 12. For additional package and temperature options, please contact your nearest ON Semiconductor Sales office.
- 13. For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
- 14. For detailed information and a breakdown of device nomenclature and numbering systems, please see the ON Semiconductor Device Nomenclature document, TND310/D, available at www.onsemi.com

ON Semiconductor is licensed by Philips Corporation to carry the I<sup>2</sup>C Bus Protocol.

ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative