

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# **CP2108 Data Sheet**

The CP2108 is a highly integrated USB to Quad UART Bridge Controller providing a simple solution for updating RS-232/RS-485 designs to USB using a minimum of components and PCB space.

The CP2108 includes a USB 2.0 full-speed function controller, USB transceiver, oscillator, EEPROM, and four asynchronous serial data buses (UART) with full modem control signals in a compact 9 mm x 9 mm 64-pin QFN package. The on-chip EEPROM may be used to customize the USB Vendor ID (VID), Product ID (PID), product description string, power descriptor, device release number, interface strings, device serial number, modem and GPIO configuration as desired for applications. All customization and configuration options can be selected using a simple GUI-based configurator. By eliminating the need for complex firmware and driver development, the CP2108 devices enable quick USB connectivity with minimal development effort.

CP2108 is ideal for a wide range of applications, including the following:

Instrumentation

Servers

· Industrial control

· Point-of-Sale products

#### **KEY FEATURES**

- · No firmware development required
- · Simple GUI-based configurator
- Integrated USB transceiver; no external resistors required
- Integrated clock; no external crystal required
- · USB 2.0 full-speed compatible
- · Four independent UART interfaces
- · 16 GPIOs with configurable options
- Royalty free Virtual COM port (VCP) drivers



## 1. Feature List and Ordering Information



Figure 1.1. CP2108 Part Numbering

The CP2108 devices have the following features:

## Single-Chip USB-to-QUAD UART Data Transfer

- · Four independent UART interfaces
- · Integrated USB transceiver; no external resistor required
- · Integrated clock; no external crystal required
- Integrated programmable EEPROM for storing customizable product information
- · On-chip power-on reset circuit
- · On-chip voltage regulator: 3.3 V output

#### USB Peripheral Function Controller

- USB Specification 2.0 compliant; full-speed (12 Mbps)
- USB suspend states supported via SUSPEND pins

#### Virtual COM Port Drivers

- · Works with existing COM port PC applications
- · Royalty-free distribution license
- · Supported on Windows, Mac, and Linux

### Supply Voltage

Self-powered: 3.0 to 3.6 VUSB bus powered: 4.0 to 5.5 V

V<sub>IO</sub> voltage: 3.0 to VDD

V<sub>IOHD</sub> voltage: 2.7 to 6 V

#### UART Interface Features

- · Each UART interface supports the following:
  - Supports hardware flow control (RTS/CTS)
  - · Supports all modem control signals
  - · Data formats supported:
    - Data bits: 5, 6, 7, and 8
    - Stop bits: 1, 1.5, and 2
    - Parity: odd, even, set, mark and none
  - · Baud rates: 300 bps to 2 Mbps
- UART 3 (pins 1–6) supports interfacing to devices up to 6 V

#### · GPIO Interface Features

- Total of 16 GPIO pins with configurable options
- · Suspend pin support
- · Usable as inputs, open-drain or push-pull outputs
- 4 configurable clock outputs for external devices
- · RS-485 bus transceiver control
- · Toggle LED upon transmission
- · Toggle LED upon reception

#### Package Options

RoHS-UART 3 compliant 64-pin QFN (9x9 mm)

#### Temperature Range

• -40 to +85 °C

# Ordering Part Number

CP2108-B03-GM

# **Table of Contents**

| 1. | Feature List and Ordering Information                                                                                                                                                                                                                                                                                                           | 2                                 |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| 2. | System Overview                                                                                                                                                                                                                                                                                                                                 | 5                                 |
| 3. | Electrical Specifications                                                                                                                                                                                                                                                                                                                       | 6                                 |
| 4. | 3.1 Electrical Characteristics 3.1.1 Recommended Operating Conditions 3.1.2 UART, GPIO, and Suspend I/O Electrical Characteristics 3.1.3 GPIO. 3.1.4 Reset Electrical Characteristics 3.1.5 Voltage Regulator 3.1.6 USB Transceiver  3.2 Absolute Maximum Ratings 3.3 Thermal Conditions 3.4 Throughput and Flow Control.  1  Pin Definitions 1 | 6<br>7<br>8<br>8<br>9<br>10<br>11 |
|    | QFN64 Package Specifications.                                                                                                                                                                                                                                                                                                                   |                                   |
| J. | 5.1 QFN64 Package Dimensions                                                                                                                                                                                                                                                                                                                    | 16<br>18                          |
| 6. | Typical Connection Diagrams                                                                                                                                                                                                                                                                                                                     | 20                                |
| 7. | USB Function Controller and Transceiver                                                                                                                                                                                                                                                                                                         | 23                                |
| 8. | Asynchronous Serial Data Bus (UART) Interfaces                                                                                                                                                                                                                                                                                                  |                                   |
| 9. | GPIO and UART Pins       .2         9.1 GPIO — Alternate Clock Outputs       .2         9.2 GPIO — Transmit and Receive Toggle       .2         9.3 RS-485 Transceiver Bus Control       .2         9.4 Hardware Flow Control (RTS and CTS)       .2                                                                                            | 25<br>26<br>27                    |
|    | 9.5 High Drive Pins UART 3 Pins 1–6                                                                                                                                                                                                                                                                                                             | 29                                |
| 10 | . Internal EEPROM                                                                                                                                                                                                                                                                                                                               | 30                                |
| 11 | 11.1 Virtual COM Port (VCP) Drivers <td>32<br/>32</td>                                                                                                                                                                                                                                                                                          | 32<br>32                          |
| 12 | . Relevant Application Notes and Software                                                                                                                                                                                                                                                                                                       | 3                                 |
| 13 | .Revision History....................................                                                                                                                                                                                                                                                                                           | 34                                |

| 13.1 | Revision 1.2 . |  |  |  |  |  |  |  |  |  |  |  |  |  |  | .34 |
|------|----------------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|-----|
| 13.2 | Revision 1.1 . |  |  |  |  |  |  |  |  |  |  |  |  |  |  | .34 |
| 13.3 | Revision 1.0 . |  |  |  |  |  |  |  |  |  |  |  |  |  |  | .34 |
| 13 4 | Revision 0.1   |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 34  |

## 2. System Overview

The CP2108 is a highly integrated USB-to-Quad-UART Bridge Controller providing a simple solution for updating RS-232/RS-485 designs to USB using a minimum of components and PCB space. The CP2108 includes a USB 2.0 full-speed function controller, USB transceiver, oscillator, EEPROM, and four asynchronous serial data buses (UART) with full modem control signals in a compact 9 x 9 mm QFN-64 package (sometimes called "MLF" or "MLP").

The on-chip EEPROM may be used to customize the USB Vendor ID (VID), Product ID (PID), Product Description String, Power Descriptor, Device Release Number, Interface Strings, Device Serial Number, Modem, and GPIO configuration as desired for OEM applications. The EEPROM is programmed on-board via the USB, allowing the programming step to be easily integrated into the product manufacturing and testing process.

Royalty-free Virtual COM Port (VCP) device drivers provided by Silicon Labs allow a CP2108-based product to appear as four COM ports in PC applications. The CP2108 UART interfaces implement all RS-232/RS-485 signals including control and handshaking, so existing system firmware does not need to be modified. The device also features a total of sixteen GPIO signals that can be user-defined for status and control information. See <a href="https://www.silabs.com/appnotes">www.silabs.com/appnotes</a> for the latest application notes and product support information for the CP2108.

An evaluation kit for the CP2108 is available. It includes a CP2108-based USB-to-UART/RS-232 evaluation board, a complete set of VCP device drivers, USB and RS-232 cables, and full documentation. Contact a Silicon Labs sales representative or go to <a href="https://www.si-labs.com/products/interface/Pages/CP2108EK.aspx">www.si-labs.com/products/interface/Pages/CP2108EK.aspx</a> to order the CP2108 Evaluation Kit.

# 3. Electrical Specifications

#### 3.1 Electrical Characteristics

All electrical parameters in all tables are specified under the conditions listed in 3.1.1 Recommended Operating Conditions, unless stated otherwise.

#### 3.1.1 Recommended Operating Conditions

 $V_{DD}$ = 3.0 to 3.6 V, -40 to +85 °C unless otherwise specified.

Table 3.1. Recommended Operating Conditions<sup>1</sup>

| Parameter                                         | Symbol             | Test Condition | Min | Тур | Max      | Unit |
|---------------------------------------------------|--------------------|----------------|-----|-----|----------|------|
| Operating Supply Voltage VDD                      | V <sub>DD</sub>    |                | 3.0 | _   | 3.6      | V    |
| Operating Supply Voltage VRE-<br>GIN <sup>2</sup> | V <sub>REGIN</sub> |                | 4.0 | _   | 5.5      | V    |
| Operating Supply Voltage VIO                      | V <sub>IO</sub>    |                | 3.0 | _   | $V_{DD}$ | V    |
| Operating Supply Voltage VIOHD                    | V <sub>IOHD</sub>  |                | 2.7 | _   | 6.0      | V    |
| Supply Current—Normal <sup>3</sup>                | I <sub>DD</sub>    |                | _   | 56  | _        | mA   |
| Supply Current—Suspended <sup>3</sup>             | I <sub>DD</sub>    | Bus Powered    | _   | 460 | _        | μA   |
|                                                   |                    | Self Powered   | _   | 330 | _        | μA   |
| Supply Current - USB Pull-up 4                    | I <sub>PU</sub>    |                | _   | 200 | 228      | μA   |
| Operating Ambient Temperature                     | T <sub>A</sub>     |                | -40 | _   | 85       | °C   |
| Operating Junction Temperature                    | TJ                 |                | -40 | _   | 105      | °C   |

#### Note:

- 1. All voltages are with respect to V<sub>SS</sub>.
- 2. This applies only when using the regulator. When not using the regulator, VREGIN and  $V_{DD}$  are tied together externally and it is allowable for VREGIN to be equal to  $V_{DD}$ .
- 3. If the device is connected to the USB bus, the USB pull-up current should be added to the supply current to calculate total required current.
- 4. The USB pull-up supply current values are calculated values based on USB specifications.

# 3.1.2 UART, GPIO, and Suspend I/O Electrical Characteristics

 $V_{DD}$ = 3.0 to 3.6 V,  $V_{IO}$ =1.8 V to VDD,  $V_{IOHD}$  = 2.7 V to 6.0 V, -40 to +85 °C unless otherwise specified.

Table 3.2. UART, GPIO, and Suspend I/O

| Parameter                                    | Symbol          | Test Condition            | Min                   | Тур | Max | Unit |
|----------------------------------------------|-----------------|---------------------------|-----------------------|-----|-----|------|
| Output High Voltage                          | V <sub>OH</sub> |                           | V <sub>IO</sub> – 0.7 | _   | _   | V    |
| (All pins except High Drive UART 3 pins 1–6) |                 |                           |                       |     |     |      |
| Output High Voltage                          | V <sub>OH</sub> |                           | V <sub>IOHD</sub> –   | _   | _   | V    |
| (High Drive UART 3 pins 1–6)                 |                 |                           | 0.7                   |     |     |      |
| Output Low Voltage                           | V <sub>OL</sub> | Low Drive                 | _                     | _   | 0.6 | V    |
| (All pins except High Drive pins 1–6)        |                 | I <sub>OL</sub> = 3 mA    |                       |     |     |      |
| Output Low Voltage                           | V <sub>OL</sub> | High Drive                | _                     | _   | 0.6 | V    |
| (High Drive pins 1–6)                        |                 | I <sub>OL</sub> = 12.5 mA |                       |     |     |      |
| Input High Voltage                           | V <sub>IH</sub> | 3.0 ≤ VIO ≤ 3.6           | V <sub>IO</sub> – 0.6 | _   | _   | V    |
| Input Low Voltage                            | V <sub>IL</sub> |                           | _                     | _   | 0.6 | V    |
| Weak Pull-up Current                         | I <sub>PU</sub> | V <sub>IO</sub> = 3.6 V   | -30                   | -20 | -10 | μΑ   |
| (V <sub>IN</sub> = 0 V)                      |                 |                           |                       |     |     |      |
| Weak Pull-up Current UART 3                  | I <sub>PU</sub> | V <sub>IOHD</sub> = 2.7 V | -15                   | -10 | -5  | μΑ   |
| (pins 1–6)                                   |                 | V <sub>IOHD</sub> = 6.0 V | -30                   | -20 | -10 | μА   |

#### 3.1.3 GPIO

-40 to +85°C unless otherwise specified.

**Table 3.3. GPIO Output Specifications** 

| Parameter                         | Symbol              | Test Condition | Min   | Тур | Max | Unit                  |
|-----------------------------------|---------------------|----------------|-------|-----|-----|-----------------------|
| RS-485 Active Time After Stop Bit | t <sub>ACTIVE</sub> |                | _     | 1   | _   | bit time <sup>1</sup> |
| TX Toggle Rate                    | f <sub>TXTOG</sub>  |                | _     | 15  | _   | Hz                    |
| RX Toggle Rate                    | f <sub>RXTOG</sub>  |                | _     | 15  | _   | Hz                    |
| Clock Output Rate                 | f <sub>CLOCK</sub>  |                | ~158k | _   | 20M | Hz                    |

#### Note:

1. Bit-time is calculated as 1 / baud rate.

### 3.1.4 Reset Electrical Characteristics

-40 to +85 °C unless otherwise specified.

Table 3.4. Reset

| Parameter                                  | Symbol               | Test Condition                     | Min                   | Тур | Max  | Unit |
|--------------------------------------------|----------------------|------------------------------------|-----------------------|-----|------|------|
| Power-On Reset (POR) Threshold             | V <sub>POR</sub>     | Rising Voltage on V <sub>DD</sub>  | _                     | 1.4 | _    | V    |
|                                            |                      | Falling Voltage on V <sub>DD</sub> | 0.8                   | 1   | 1.3  | V    |
| V <sub>DD</sub> Ramp Time                  | t <sub>RMP</sub>     | Time to VDD≥ 3.0 V                 | 10                    | _   | 3000 | μs   |
| /RESET Input High Voltage                  | V <sub>IHRESET</sub> | 3.0 ≤ VIO ≤ 3.6                    | V <sub>IO</sub> – 0.6 | _   | _    | V    |
| /RESET Input Low Voltage                   | V <sub>ILRESET</sub> |                                    | _                     | _   | 0.6  | V    |
| /RESET Low Time to Generate a System Reset | t <sub>RSTL</sub>    |                                    | 50                    | _   | _    | ns   |

### 3.1.5 Voltage Regulator

-40 to +85 °C unless otherwise specified.

Table 3.5. Voltage Regulator

| Parameter                                            | Symbol             | Test Condition | Min  | Тур | Max | Unit  |
|------------------------------------------------------|--------------------|----------------|------|-----|-----|-------|
| Output Voltage (at V <sub>DD</sub> pin)              | V <sub>DDOUT</sub> |                | 3.15 | 3.3 | 3.4 | V     |
| Output Current (at V <sub>DD</sub> pin) <sup>1</sup> | I <sub>DDOUT</sub> |                | _    | _   | 150 | mA    |
| Output Load Regulation                               | V <sub>DDLR</sub>  |                | _    | 0.1 | 1   | mV/mA |
| Output Capacitance                                   | C <sub>VDD</sub>   |                | 1    | _   | 10  | μF    |

# Note:

<sup>1.</sup> This is the total current the voltage regulator is capable of providing. Any current consumed by the CP2108 reduces the current available to external devices powered from  $V_{DD}$ .

# 3.1.6 USB Transceiver

-40 to +85 °C unless otherwise specified.

Table 3.6. USB Transceiver

| Valid Supply Range (for USB Compliance)  VBUS Pull-Down Leakage Current  VBUS Detection Input Threshold | V <sub>DD</sub>     |                                                 | 3.0                   | _    | 3.6   | 1,7 |
|---------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------|-----------------------|------|-------|-----|
| VBUS Pull-Down Leakage Current                                                                          |                     |                                                 |                       |      | 3.0   | V   |
|                                                                                                         |                     |                                                 |                       |      |       |     |
| VBUS Detection Input Threshold                                                                          | I <sub>VBUSL</sub>  | V <sub>BUS</sub> = 5 V, V <sub>IO</sub> = 3.3 V | _                     | 10   | _     | μA  |
|                                                                                                         | V <sub>VBUSTH</sub> | 3.0 ≤ VIO ≤ 3.6                                 | V <sub>IO</sub> - 0.6 | _    | _     | V   |
| Transmitter                                                                                             |                     |                                                 |                       |      |       |     |
| Output High Voltage                                                                                     | V <sub>OH</sub>     |                                                 | 2.8                   | _    | _     | V   |
| Output Low Voltage                                                                                      | V <sub>OL</sub>     |                                                 | _                     | _    | 0.8   | V   |
| Output Crossover Point                                                                                  | V <sub>CRS</sub>    |                                                 | 1.3                   | _    | 2.0   | V   |
| Output Impedance                                                                                        | Z <sub>DRV</sub>    | Driving High                                    | _                     | 38   | _     | Ω   |
|                                                                                                         |                     | Driving Low                                     | _                     | 38   | _     | Ω   |
| Pull-up Resistance                                                                                      | R <sub>PU</sub>     | Full Speed (D+ Pull-up)                         | 1.425                 | 1.5  | 1.575 | kΩ  |
|                                                                                                         |                     | Low Speed (D- Pull-up)                          |                       |      |       |     |
| Output Rise Time                                                                                        | T <sub>R</sub>      | Low Speed                                       | 75                    | _    | 300   | ns  |
|                                                                                                         |                     | Full Speed                                      | 4                     | _    | 20    | ns  |
| Output Fall Time                                                                                        | T <sub>F</sub>      | Low Speed                                       | 75                    | _    | 300   | ns  |
|                                                                                                         |                     | Full Speed                                      | 4                     | _    | 20    | ns  |
| Receiver                                                                                                |                     |                                                 |                       |      |       |     |
| Differential Input                                                                                      | V <sub>DI</sub>     | (D+) - (D-)                                     | 0.2                   | _    | _     | V   |
| Sensitivity                                                                                             |                     |                                                 |                       |      |       |     |
| Differential Input Common Mode<br>Range                                                                 | V <sub>CM</sub>     |                                                 | 0.8                   | _    | 2.5   | V   |
| Input Leakage Current                                                                                   | IL                  | Pull-ups Disabled                               | _                     | <1.0 | _     | μA  |

#### 3.2 Absolute Maximum Ratings

Stresses above those listed in 3.2 Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at <a href="http://www.silabs.com/support/quality/pages/default.aspx">http://www.silabs.com/support/quality/pages/default.aspx</a>.

**Table 3.7. Absolute Maximum Ratings** 

| Parameter                                   | Symbol             | Test Condition                                                            | Min                     | Max                     | Unit |
|---------------------------------------------|--------------------|---------------------------------------------------------------------------|-------------------------|-------------------------|------|
| Ambient Temperature Under Bias              | T <sub>BIAS</sub>  |                                                                           | -55                     | 125                     | °C   |
| Storage Temperature                         | T <sub>STG</sub>   |                                                                           | -65                     | 150                     | °C   |
| Voltage on VDD                              | V <sub>DD</sub>    |                                                                           | V <sub>SS</sub> - 0.3   | 4.2                     | V    |
| Voltage on VREGIN                           | V <sub>REGIN</sub> |                                                                           | V <sub>SS</sub> – 0.3   | 6.0                     | V    |
| Voltage on VBUS                             | V <sub>BUS</sub>   | V <sub>IO</sub> ≥ 3.3 V                                                   | V <sub>SS</sub> – 0.3   | 5.8                     | V    |
|                                             |                    | V <sub>IO</sub> < 3.3 V                                                   | V <sub>SS</sub> – 0.3   | V <sub>IO</sub> + 2.5   |      |
| Voltage on VIO                              | V <sub>IO</sub>    |                                                                           | V <sub>SS</sub> – 0.3   | 4.2                     | V    |
| Voltage on VIOHD                            | V <sub>IOHD</sub>  |                                                                           | V <sub>SS</sub> – 0.3   | 6.5                     | V    |
| Voltage on /RESET                           | V <sub>IN</sub>    | V <sub>IO</sub> ≥ 3.3 V                                                   | V <sub>SS</sub> – 0.3   | 5.8                     | V    |
|                                             |                    | V <sub>IO</sub> < 3.3 V                                                   | V <sub>SS</sub> – 0.3   | V <sub>IO</sub> + 2.5   | V    |
| Voltage on GPIO or UART pins                | V <sub>IN</sub>    | GPIO/UART pins except 1-6                                                 | V <sub>SS</sub> – 0.3   | V <sub>IO</sub> + 0.3   | V    |
|                                             |                    | UART pins 1-6                                                             | V <sub>SSHD</sub> – 0.3 | V <sub>IOHD</sub> + 0.3 | V    |
| Voltage on D+ or D-                         | V <sub>IN</sub>    | V <sub>IO</sub> ≥ 3.3 V                                                   | V <sub>SS</sub> – 0.3   | 5.8                     | V    |
|                                             |                    | V <sub>IO</sub> < 3.3 V                                                   | V <sub>SS</sub> – 0.3   | V <sub>IO</sub> + 2.5   | V    |
| Total Current Sunk into Supply Pins         | I <sub>SUPP</sub>  | V <sub>DD</sub> , V <sub>REGIN</sub> , V <sub>IO</sub> ,V <sub>IOHD</sub> | _                       | 400                     | mA   |
| Total Current Sourced out of Ground Pins    | I <sub>VSS</sub>   |                                                                           | 400                     | _                       | mA   |
| Current Sourced or Sunk by Any I/O<br>Pin   | I <sub>PIO</sub>   | UART,GPIO,Suspend I/O, /RESET except for UART 3 pins1–6                   | -100                    | 100                     | mA   |
|                                             |                    | UART 3 pins 1–6                                                           | -300                    | 300                     | mA   |
| Current Injected on Any I/O Pin             | I <sub>INJ</sub>   | UART,GPIO,Suspend I/O, /RESET except for UART 3 pins1–6                   | -100                    | 100                     | mA   |
|                                             |                    | UART 3 pins 1–6                                                           | -300                    | 300                     | mA   |
| Total Injected Current on I/O Pins          | ΣI <sub>INJ</sub>  | Sum of all I/O and /RESET                                                 | -400                    | 400                     | mA   |
| Power Dissipation at T <sub>A</sub> = 85 °C | P <sub>D</sub>     |                                                                           | _                       | 800                     | mW   |

# Note:

 $<sup>1.\,</sup>V_{SS}$  and  $V_{SSHD}$  provide separate return current paths for device supplies, but are not isolated. They must always be connected to the same potential on board.

#### 3.3 Thermal Conditions

**Table 3.8. Thermal Conditions** 

| Parameter          | Symbol        | Test Condition | Min | Тур | Max | Unit |
|--------------------|---------------|----------------|-----|-----|-----|------|
| Thermal Resistance | $\theta_{JA}$ |                | _   | 25  | _   | °C/W |

#### Note:

1. Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad.

#### 3.4 Throughput and Flow Control

The throughput values in the following table are typical values based on bench testing and can serve as a guideline for expected performance. Other factors such as PC system performance and USB bus loading will have an effect on throughput. Each column in the table shows the typical throughput using 1, 2, 3 or all 4 UART interfaces for the set baud rate.

- 1. It is not necessary to use hardware flow control if all CP2108 interfaces are configured for 230,400 bps or lower.
- 2. For baud rates above 230,400 bps, hardware flow control should be used to guarantee reception of all bytes across the UART. Also, sending data across multiple interfaces simultaneously will cause a reduction in the effective throughput for each interface.
- 3. UART 3 has lower throughput rates than UARTS 0-2. If the application is configured such that different interfaces will operate at different baud rates, the interface at the lowest baud rate should be put on UART 3. UART 3 throughput is 5% to 20% slower than the other interfaces.
- 4. The performance of UART 3 starts to become significantly slower than the other UART interfaces at baud rates greater than 230,400 bps.

Table 3.9. Throughput Guidelines Comparing UARTS in Operation at Different Set Baud Rates

| Set Baud Rate                    | 230,400 (bps) | 460,800 (bps) | 921,600 (bps) | 2M (bps)      |
|----------------------------------|---------------|---------------|---------------|---------------|
| 1 UART in operation: Throughput  | 196,900 (bps) | 387,200 (bps) | 694,200 (bps) | 760,000 (bps) |
| 2 UARTs in operation: Throughput | 200,400 (bps) | 381,600 (bps) | 463,700 (bps) | 537,400 (bps) |
| 3 UARTs in operation: Throughput | 200,300 (bps) | 259,800 (bps) | 314,800 (bps) | 388,000 (bps) |
| 4 UARTs in operation: Throughput | 180,300 (bps) | 208,900 (bps) | 234,000 (bps) | 288,200 (bps) |

### 4. Pin Definitions



Figure 4.1. CP2108 Pin Definitions

Table 4.1. Pin Definitions for CP2108 QFN64

| Pin Name | Туре   | Pin | Primary Function | Alternate Function |
|----------|--------|-----|------------------|--------------------|
| VSS      | Ground | 25  | Device Ground    | _                  |
|          |        | 59  |                  |                    |

| Pin Name | Туре                      | Pin | Primary Function                                                                                                                                                          | Alternate Function |
|----------|---------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| VSSHD    | Ground                    | 2   | High Drive Device Ground UART 3 pins 1–6. Connect to Device Ground.                                                                                                       | _                  |
| VDD      | Power (Core)              | 58  | Power Supply Voltage Input                                                                                                                                                | _                  |
|          |                           |     | Voltage Regulator Output                                                                                                                                                  |                    |
| VIO      | Power (I/O)               | 24  | Non High Drive I/O Supply Voltage Input                                                                                                                                   | _                  |
|          | Non High Drive            | 39  |                                                                                                                                                                           |                    |
| VIOHD    | Power (I/O)<br>High Drive | 3   | High Drive I/O Supply Voltage Input                                                                                                                                       | _                  |
| VREGIN   | Power (Regu-<br>lator)    | 60  | Voltage Regulator Input. This pin is the input to the on-chip voltage regulator.                                                                                          | _                  |
| RESET    | Active-low Reset          | 64  | Device Reset. Open-drain output of internal POR or VDD monitor. An external source can initiate a system reset by driving this pin low for the time specified in Table 5. | _                  |
| D-       | USB Data-                 | 63  | USB D-                                                                                                                                                                    | _                  |
| D+       | USB Data+                 | 62  | USB D+                                                                                                                                                                    | _                  |
| VBUS     | USB Bus<br>Sense          | 61  | VBUS Sense Input. This pin should be connected to the VBUS signal of a USB network.                                                                                       | _                  |
| TX0      | Digital Output            | 57  | UART 0 Transmit (TX)                                                                                                                                                      | _                  |
| RX0      | Digital Input             | 56  | UART 0 Receive (RX)                                                                                                                                                       | _                  |
| RTS0     | Digital Output            | 55  | UART 0 Ready to Send (RTS)                                                                                                                                                | _                  |
|          |                           |     | Indicates to the modem that the UART is ready to receive data.                                                                                                            |                    |
| CTS0     | Digital Input             | 54  | UART 0 Clear to Send (CTS)                                                                                                                                                | _                  |
|          |                           |     | Indicates the modem is ready to send data to the UART.                                                                                                                    |                    |
| DTR0     | Digital Output            | 53  | UART 0 Data Terminal Ready (DTR)                                                                                                                                          | _                  |
|          |                           |     | Informs the modem that the UART is ready to establish a communications link.                                                                                              |                    |
| DSR0     | Digital Input             | 52  | UART 0 Data Set Ready (DSR)                                                                                                                                               | _                  |
|          |                           |     | Indicates that the modem is ready to establish the communications link with the UART.                                                                                     |                    |
| DCD0     | Digital Input             | 51  | UART 0 Data Carrier Detect (DCD)                                                                                                                                          | _                  |
|          |                           |     | Indicates that the data carrier has been detected by the modem.                                                                                                           |                    |
| RI0      | Digital Input             | 50  | UART 0 Ring Indicator (RI)                                                                                                                                                | _                  |
|          |                           |     | Indicates that a telephone ringing signal has been detected by the modem.                                                                                                 |                    |
| TX1      | Digital Output            | 49  | UART 1 Transmit (TX)                                                                                                                                                      | _                  |
| RX1      | Digital Input             | 48  | UART 1 Receive (RX)                                                                                                                                                       | _                  |
| RTS1     | Digital Output            | 47  | UART 1 Ready to Send (RTS)                                                                                                                                                | _                  |
| CTS1     | Digital Input             | 46  | UART 1 Clear to Send (CTS)                                                                                                                                                | _                  |

| Pin Name | Туре           | Pin | Primary Function                      | Alternate Function |
|----------|----------------|-----|---------------------------------------|--------------------|
| DTR1     | Digital Output | 45  | UART 1 Data Terminal Ready (DTR)      | _                  |
| DSR1     | Digital Input  | 44  | UART 1 Data Set Ready (DSR)           | _                  |
| DCD1     | Digital Input  | 43  | UART 1 Data Carrier Detect (DCD)      | _                  |
| RI1      | Digital Input  | 42  | UART 1 Ring Indicator (RI)            | _                  |
| GPIO.0   | Digital I/O    | 41  | General Purpose I/O 0                 | UART 0 TX Toggle   |
| GPIO.1   | Digital I/O    | 40  | General Purpose I/O 1                 | UART 0 RX Toggle   |
| GPIO.2   | Digital I/O    | 38  | General Purpose I/O 2                 | UART 0 RS-485      |
| GPIO.3   | Digital I/O    | 37  | General Purpose I/O 3                 | Clock Output 0     |
| GPIO.4   | Digital I/O    | 34  | General Purpose I/O 4                 | UART 1 TX Toggle   |
| GPIO.5   | Digital I/O    | 33  | General Purpose I/O 5                 | UART 1 RX Toggle   |
| GPIO.6   | Digital I/O    | 32  | General Purpose I/O 6                 | UART 1 RS-485      |
| GPIO.7   | Digital I/O    | 31  | General Purpose I/O 7                 | Clock Output 1     |
| GPIO.8   | Digital I/O    | 30  | General Purpose I/O 8                 | UART 2 TX Toggle   |
| GPIO.9   | Digital I/O    | 29  | General Purpose I/O 9                 | UART 2 RX Toggle   |
| GPIO.10  | Digital I/O    | 28  | General Purpose I/O 10                | UART 2 RS-485      |
| GPIO.11  | Digital I/O    | 27  | General Purpose I/O 11                | Clock Output 2     |
| GPIO.12  | Digital I/O    | 26  | General Purpose I/O 12                | UART 3 TX Toggle   |
| GPIO.13  | Digital I/O    | 23  | General Purpose I/O 13                | UART 3 RX Toggle   |
| GPIO.14  | Digital I/O    | 22  | General Purpose I/O 14                | UART 3 RS-485      |
| GPIO.15  | Digital I/O    | 21  | General Purpose I/O 15                | Clock Output 3     |
| SUSPEND  | Digital Output | 20  | Suspend Indicator - Active High       | _                  |
| SUSPEND  | Digital Output | 19  | Suspend Indicator - Active Low        | _                  |
| DTR2     | Digital Output | 18  | UART 2 Data Terminal Ready (DTR)      | _                  |
| DSR2     | Digital Input  | 17  | UART 2 Data Set Ready (DSR)           | _                  |
| TX2      | Digital Output | 16  | UART 2 Transmit (TX)                  | _                  |
| RX2      | Digital Input  | 15  | UART 2 Receive (RX)                   | _                  |
| RTS2     | Digital Output | 14  | UART 2 Ready to Send (RTS)            | _                  |
| CTS2     | Digital Input  | 13  | UART 2 Clear to Send (CTS)            | _                  |
| DCD2     | Digital Input  | 12  | UART 2 Data Carrier Detect (DCD)      | _                  |
| RI2      | Digital Input  | 11  | UART 2 Ring Indicator (RI)            | _                  |
| DTR3     | Digital Output | 10  | UART 3 Data Terminal Ready (DTR)      | _                  |
| DSR3     | Digital Input  | 9   | UART 3 Data Set Ready (DSR)           | _                  |
| DCD3     | Digital Input  | 8   | UART 3 Data Carrier Detect (DCD)      | _                  |
| RI3      | Digital Input  | 7   | UART 3 Ring Indicator (RI)            | _                  |
| RTS3     | Digital Output | 6   | UART 3 Ready to Send (RTS) High Drive | _                  |
| CTS3     | Digital Input  | 5   | UART 3 Clear to Send (CTS) High Drive | _                  |
| TX3      | Digital Output | 4   | UART 3 Transmit (TX) High Drive       | _                  |

| Pin Name | Туре          | Pin | Primary Function               | Alternate Function |
|----------|---------------|-----|--------------------------------|--------------------|
| RX3      | Digital Input | 1   | UART 3 Receive (RX) High Drive | _                  |
| NC       | No Connect    | 35  | _                              | _                  |
|          |               | 36  |                                |                    |

# 5. QFN64 Package Specifications

# 5.1 QFN64 Package Dimensions



Figure 5.1. QFN64 Package Drawing

Table 5.1. QFN64 Package Dimensions

| Dimension | Min                                    | Тур      | Max  |
|-----------|----------------------------------------|----------|------|
| A         | 0.80                                   | 0.85     | 0.90 |
| A1        | 0.00                                   | 0.02     | 0.05 |
| b         | 0.18                                   | 0.25     | 0.30 |
| D         |                                        | 9.00 BSC |      |
| D2        | 3.95                                   | 4.10     | 4.25 |
| е         | 0.50 BSC<br>9.00 BSC<br>3.95 4.10 4.25 |          |      |
| E         |                                        |          |      |
| E2        |                                        |          | 4.25 |
| L         | 0.30                                   | 0.40     | 0.50 |
| aaa       | 0.10                                   |          |      |
| bbb       | 0.10                                   |          |      |
| ccc       | 0.08                                   |          |      |
| ddd       | 0.10                                   |          |      |
| eee       | 0.05                                   |          |      |

| Dimension | Min | Тур | Max |
|-----------|-----|-----|-----|
|           |     |     |     |

# Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This package outline conforms to JEDEC MO-220.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 5.2 QFN64 PCB Land Pattern



Figure 5.2. QFN64 Recommended PCB Land Pattern

Table 5.2. QFN64 PCB Land Pattern Dimensions

| Dimension | mm   |
|-----------|------|
| C1        | 8.90 |
| C2        | 8.90 |
| E         | 0.50 |
| X1        | 0.30 |
| Y1        | 0.85 |
| X2        | 4.25 |
| Y2        | 4.25 |

Dimension mm

#### Note:

#### General

- 1. All dimensions shown are in millimeters (mm).
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

#### Solder Mask Design

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

#### Stencil Design

- 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1 for all pads.
- 4. A 3x3 array of 1.0 mm square openings on a 1.5 mm pitch should be used for the center ground pad.

#### **Card Assembly**

- 1. A No-Clean, Type-3 solder paste is recommended.
- 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

#### 5.3 QFN64 Package Marking



Figure 5.3. QFN64 Package Marking

The package marking consists of:

- GM The package type.
- TTTTTT A trace or manufacturing code.
- YY The last two digits of the assembly year.
- WW The two-digit workweek when the device was assembled.
- · e3 Lead-free (RoHS compliance) designator.
- · TW Device origin (Taiwan) (ISO abbreviation).

## 6. Typical Connection Diagrams

The CP2108 includes an on-chip 5 to 3.3 V voltage regulator, which allows the CP2108 to be configured as either a USB bus-powered device or a USB self-powered device. The following figure shows a typical connection diagram of the device in a bus-powered application using the regulator. When used, the voltage regulator output appears on the VDD pin and can be used to power external devices. See 3.1.5 Voltage Regulator for the voltage regulator electrical characteristics.



- **Note 1**: Avalanche transient voltage suppression diodes compatible with Full-speed USB should be added at the connector for ESD protection. Use Littelfuse p/n SP0503BAHT or equivalent.
- Note 2 : An external pull-up is not required, but can be added for noise immunity.
- Note 3: VIO can be connected directly to VDD or to a supply in the range of 3.0-3.6 V.
- Note 4: There are 2 VIO pins. All should be connected together. Each pin requires a separate 1  $\mu$ F and a 0.1  $\mu$ F capacitor. VIO can also be connected to VIOHD if VIOHD is in the range of 3.0-3.6 V.
- Note 5: VIOHD can be connected directly to VDD or to a supply in the range of 3.0-6 V.

Figure 6.1. Typical Bus-Powered Connection Diagram

There are two configurations for self-powered applications: regulator used and regulator bypassed. To provide VDD in a self-powered application using the regulator, use the same connections from the previous figure, but connect VREGIN to an on-board 5 V supply and disconnect it from the VBUS pin. The typical self-powered connections with the regulator used is shown in the following figure.



- **Note 1**: Avalanche transient voltage suppression diodes compatible with Full-speed USB should be added at the connector for ESD protection. Use Littelfuse p/n SP0503BAHT or equivalent.
- Note 2: An external pull-up is not required, but can be added for noise immunity.
- Note 3: VIO can be connected directly to VDD or to a supply in the range of 3.0-3.6 V.
- **Note 4**: There are 2 VIO pins. All should be connected together. Each pin requires a separate 1  $\mu$ F and a 0.1  $\mu$ F capacitor. VIO can also be connected to VIOHD if VIOHD is in the range of 3.0-3.6 V.
- Note 5: VIOHD can be connected directly to VDD or to a supply in the range of 3.0-6 V.

Figure 6.2. Typical Self-Powered (Regulator Used) Connection Diagram

Alternatively, if 3.0 to 3.6 V power is supplied to the VDD pin, the CP2108 can function as a USB self-powered device with the voltage regulator bypassed. For this configuration, the VREGIN input should be tied to VDD to bypass the voltage regulator. The following figure shows a typical connection diagram showing the device in a self-powered application with the regulator bypassed.



- **Note 1**: Avalanche transient voltage suppression diodes compatible with Full-speed USB should be added at the connector for ESD protection. Use Littelfuse p/n SP0503BAHT or equivalent.
- Note 2: An external pull-up is not required, but can be added for noise immunity.
- Note 3: VIO can be connected directly to VDD or to a supply as low as 1.8 V to set the I/O interface voltage.
- Note 4: There are 2 VIO pins. All should be connected together. Each require a separate 1  $\mu$ F and a 0.1  $\mu$ F capacitor.

Figure 6.3. Typical Self-Powered Connection Diagram (Regulator Bypass)

#### 7. USB Function Controller and Transceiver

The Universal Serial Bus (USB) function controller in the CP2108 is a USB 2.0 compliant full-speed device with integrated transceiver and on-chip matching and pull-up resistors. The USB function controller manages all data transfers between the USB and the UARTs as well as command requests generated by the USB host controller and commands for controlling the function of the UARTs and GPIO pins.

Device pins for UART 0-2 are powered by VIO, while UART 3 pins 1-6 are powered through VIOHD and are high drive pins. These high drive pins have higher input voltage requirements than other pins which are noted in all the electrical tables.

The USB Suspend and Resume signals are supported for power management of both the CP2108 device as well as external circuitry. The CP2108 will enter Suspend mode when Suspend signaling is detected on the bus. Upon entering Suspend mode, the CP2108 asserts the SUSPEND and /SUSPEND and /SUSPEND and /SUSPEND signals are also asserted after a CP2108 reset until device configuration during USB enumeration is complete.

The CP2108 exits the Suspend mode when any of the following occur: resume signaling is detected or generated, a USB Reset signal is detected, or a device reset occurs. On exit of Suspend mode, the SUSPEND and /SUSPEND signals are de-asserted. SUSPEND and /SUSPEND are weakly pulled to VIO in a high impedance state during a CP2108 reset. If this behavior is undesirable, a strong pulldown (10  $k\Omega$ ) can be used to ensure /SUSPEND remains low during reset.

The logic level and output mode (push-pull or open-drain) of various pins during USB Suspend is configurable in the EEPROM. See TODO for more information.

The USB max power and power attributes descriptor must match the device power usage and configuration. See application note AN721: CP210x/CP211x Device Customization Guide on www.silabs.com/appnotes for information on how to customize USB descriptors for the CP2108.

# 8. Asynchronous Serial Data Bus (UART) Interfaces

The CP2108 contains four UART interfaces, each consisting of the TX (transmit) and RX (receive) data signals and RTS and CTS flow control signals. The UARTs also support modem flow control (DSR, DTR, DCD, RI).

The UARTs are programmable to support a variety of data formats and baud rates. The Virtual COM Port (VCP) drivers are used to set the data format and baud rate during COM port configuration on the PC. The data formats and baud rates available to each UART interface are listed in the following table.

Table 8.1. Data Formats and Baud Rates (All UART Interfaces)

| Parameter              | Value                                  |
|------------------------|----------------------------------------|
| Data Bits <sup>1</sup> | 5, 6, 7, 8 (normal mode or fixed mode) |
| Stop Bits              | 1, 1.5, 2                              |
| Parity Type            | Odd, Even, Set, Mark, None             |
| Baud Rate              | 300 bps to 2.0 Mbps <sup>1</sup>       |
| Note:                  |                                        |

1. Review 3.4 Throughput and Flow Control for expected throughput based on selected UART Interface(s) and Baud Rate.

#### 8.1 Baud Rate Generation

The baud rate generator for the interface is very flexible, allowing any baud rate in the range from 300 bps to 2.0 Mbps. If the baud rate cannot be directly generated from the 80 MHz oscillator, the device will choose the closest possible option. The actual baud rate is dictated by the following equations.

Clock Divider = 
$$\frac{80 \text{ MHz}}{2 \times \text{Requested Baud Rate}} - 1$$

Actual Baud Rate = 
$$\frac{80 \text{ MHz}}{2 \times \text{Clock Divider}}$$

Most baud rates can be generated with an error of less than 1.0%. A general rule of thumb for the majority of UART applications is to limit the baud rate error on both the transmitter and the receiver to no more than  $\pm 2\%$ . The clock divider value obtained in Equation 1 is rounded to the nearest integer, which may produce an error source. Another error source will be the 80 MHz oscillator, which is accurate to  $\pm 0.25\%$ . Knowing the actual and requested baud rates, the total baud rate error can be found using the following equation.

Baud Rate Error (%) = 
$$100 \times \left(1 - \frac{\text{Actual Baud Rate}}{\text{Requested Baud Rate}}\right) \pm 0.25\%$$

The UART interfaces support the transmission and reception of a line break. The CP2108 detects a line break when the RX line is held low for longer than one byte time at the configured baud rate. The length of a transmitted line break is application-specific: the application sends a SET\_BREAK command to set the TX line low, and the line stays low until the application sends a CLEAR\_BREAK command.

#### 9. GPIO and UART Pins

The CP2108 supports sixteen user-configurable GPIO pins for status and control information. Each of these GPIO pins are usable as inputs, open-drain outputs, or push-pull outputs. By default, all of the GPIO pins are configured as a GPIO input. A logic high, open-drain output pulls the pin to the VIO rail through an internal, pull-up resistor. A logic high, push-pull output directly connects the pin to the VIO voltage. Open-drain outputs and push-pull outputs are identical when driving a logic low.

The speed to read and write the GPIO pins from an application is subject to the timing of the USB bus. GPIO pins configured as inputs or outputs are not recommended for real-time signaling.

In addition to the primary GPIO function, each GPIO pin has an alternate function listed in the following table.

More information regarding the configuration and usage of the GPIO pins can be found in application note *AN721: CP210x/CP211x Customization Guide* available on the Silicon Labs website: www.silabs.com/appnotes.

Table 9.1. GPIO Mode Alternate Functions

| GPIO Pin | Alternate Functions |
|----------|---------------------|
| GPIO.0   | UART 0 TX Toggle    |
| GPIO.1   | UART 0 RX Toggle    |
| GPIO.2   | UART 0 RS-485       |
| GPIO.3   | Clock Output 0      |
| GPIO.4   | UART 1 TX Toggle    |
| GPIO.5   | UART 1 RX Toggle    |
| GPIO.6   | UART 1 RS-485       |
| GPIO.7   | Clock Output 1      |
| GPIO.8   | UART 2 TX Toggle    |
| GPIO.9   | UART 2 RX Toggle    |
| GPIO.10  | UART 2 RS-485       |
| GPIO.11  | Clock Output 2      |
| GPIO.12  | UART 3 TX Toggle    |
| GPIO.13  | UART 3 RX Toggle    |
| GPIO.14  | UART 3 RS-485       |
| GPIO.15  | Clock Output 3      |

#### 9.1 GPIO — Alternate Clock Outputs

There are four alternate clock outputs. The clock output frequency is shown in the following equation. Each clock has a 1-byte divider value. GPIO pins 3,7,11, and 15 can output a configurable CMOS clock output. The clock output appears at the pin at the same time the device completes enumeration and exits USB Suspend mode. The clock output is removed from the pin when the device enters USB Suspend mode.

The clocks are derived by dividing the CP2108 core clock, allowing external components to be clocked synchronously with the CP2108.

Clock Output Frequency = 
$$\frac{40 \text{ MHz}}{\text{Clock Divider}}$$

Note: A clock divider value of 1 is invalid, and a clock divider of 0 results in a frequency of 156 kHz.