# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







## 24-Bit Stereo Audio Codec with 3V Interface

### Features

- 100 dB Dynamic Range A/D Converters
- 100 dB Dynamic Range D/A Converters
- 105 dB DAC Signal-to-Noise Ratio (EIAJ)
- Analog Volume Control (CS4221 only)
- Differential Inputs / Outputs
- On-chip Anti-aliasing and Output Smoothing Filters
- De-emphasis for 32, 44.1 and 48 kHz
- Supports Master and Slave Modes
- Single +5 V power supply
- On-Chip Crystal Oscillator
- 3 5 V Digital Interface

#### Description

The CS4220/1 is a highly integrated, high performance, 24-bit, audio codec providing stereo analog-to-digital and stereo digital-to-analog converters using delta-sigma conversion techniques. The device operates from a single +5 V power supply, and features low power consumption. Selectable de-emphasis filter for 32, 44.1, and 48 kHz sample rates is also included.

The CS4221 also includes an analog volume control capable of 113.5 dB attenuation in 0.5 dB steps. The analog volume control architecture preserves dynamic range during attenuation. Volume control changes are implemented using a "soft" ramping or zero crossing technique.

Applications include digital effects processors, DAT, and multitrack recorders.

#### **ORDERING INFORMATION**

| CS4220-KS | -10 to +70 °C | 28-pin SSOP      |
|-----------|---------------|------------------|
| CS4221-KS | -10 to +70 °C | 28-pin SSOP      |
| CDB4220/1 |               | Evaluation Board |
|           |               |                  |



Preliminary Product Information

This document contains information for a new product. Cirrus Logic reserves the right to modify this product without notice.

CIRRUS LOGIC® P.O. Box 17847, Austin, Texas 78760 (512) 445 7222 FAX: (512) 445 7581 http://www.cirrus.com

Copyright © Cirrus Logic, Inc. 1999 (All Rights Reserved)



#### TABLE OF CONTENTS

| 1. | CHARACTERISTICS AND SPECIFICATIONS                                        | 4  |
|----|---------------------------------------------------------------------------|----|
|    | ANALOG CHARACTERISTICS                                                    | 4  |
|    | ABSOLUTE MAXIMUM RATINGS                                                  |    |
|    | RECOMMENDED OPERATING CONDITIONS                                          | 6  |
|    | SWITCHING CHARACTERISTICS                                                 |    |
|    | SWITCHING CHARACTERISTICS - CONTROL PORT - SPI MODE (CS4221)              | 8  |
|    | SWITCHING CHARACTERISTICS - CONTROL PORT - I <sup>2</sup> C MODE (CS4221) | 9  |
|    | TYPICAL CONNECTION DIAGRAM — CS4220                                       |    |
|    | TYPICAL CONNECTION DIAGRAM — CS4221                                       |    |
|    | REGISTER QUICK REFERENCE - CS4221                                         |    |
| 5. | REGISTER DESCRIPTIONS - CS4221                                            |    |
|    | 5.1 ADC Control (address 01h)                                             |    |
|    | 5.1.1 Power Down ADC (PDN)                                                |    |
|    | 5.1.2 Left and Right channel High Pass Filter Defeat (HPDR-HPDL)          |    |
|    | 5.1.3 Left and Right Channel ADC Muting (ADMR-ADML)                       |    |
|    | 5.1.4 Calibration Control (CAL)                                           |    |
|    | 5.1.5 Calibration Status (CALP) (Read Only)                               | 13 |
|    | 5.1.6 Clocking Error (CLKE) (Read Only)                                   |    |
|    | 5.2 DAC Control (address 02h)                                             |    |
|    | 5.2.1 Mute on Consecutive Zeros (MUTC)                                    |    |
|    | 5.2.2 Mute Control (MUTR-MUTL)                                            |    |
|    | 5.2.3 Soft RAMP Control (SOFT)                                            |    |
|    | 5.2.4 Soft RAMP Step Rate (RMP)                                           |    |
|    | 5.3 Left Channel Output Attenuator Level (address 03h)                    |    |
|    | 5.4 Right Channel Output Attenuator Level (address 04h)                   |    |
|    | 5.4.1 Attenuation level (ATT7-ATT0)                                       |    |
|    | 5.5 DSP Port Mode (address 05h)                                           |    |
|    | 5.5.1 De-emphasis Control (DEM)                                           |    |
|    | 5.5.2 Serial Input/Output Data SCLK Polarity Select (DSCK)                |    |
|    | 5.5.3 Serial Data Output Format (DOF)                                     |    |
|    | 5.5.4 Serial Data Input Format (DIF)                                      |    |
|    | 5.6 Converter Status Report (Read Only) (address 06h)                     |    |
|    | 5.6.1 Left and Right Channel Acceptance Bit (ACCR-ACCL)                   |    |
|    | 5.6.2 Left and Right Channel ADC Output Level (LVR and LVL)               |    |
|    | 5.7 Master Clock Control (address 07h)                                    | 17 |

#### Contacting Cirrus Logic Support For a complete listing of Direct Sales, Distributor, and Sales Representative contacts, visit the Cirrus Logic web site at: http://www.cirrus.com/corporate/contacts/

I2C is a registered trademark of Philips Semiconductor.

SPI is a registered trademark of International Business Machines Corporation.

Preliminary product information describes products which are in production, but for which full characterization data is not yet available. Advance product information describes products which are in development and subject to development changes. Cirrus Logic, Inc. has made best efforts to ensure that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). No responsibility is assumed by Cirrus Logic, Inc. for the use of this information, nor for infringements of patents or other rights of third parties. This document is the property of Cirrus Logic, Inc. and implies no license under patents, copyrights, trademarks, or trade secrets. No part of this publication may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc. Items from any Cirrus Logic or disk may be printed for use by the user. However, no part of the printout or electronic files may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc. Furthermore, no part of this publication may be used as a basis for manufacture or sale of any items without the prior written consent of Cirrus Logic, Inc. The names of products of Cirrus Logic, Inc. or other vendors and suppliers appearing in this document may be trademarks or service marks of their respective owners which may be registered in some jurisdictions. A list of Cirrus Logic, Inc. trademarks and service marks can be found at http://www.cirrus.com.



| 5.7.1 Master Clock Control (MCK)<br>6. PIN DESCRIPTIONS — CS4220 |    |
|------------------------------------------------------------------|----|
| 7. PIN DESCRIPTIONS — CS4221                                     |    |
| 8. APPLICATIONS                                                  | 22 |
| 8.1 Overview                                                     | 22 |
| 8.2 Grounding and Power Supply Decoupling                        |    |
| 8.3 High Pass Filter                                             | 22 |
| 8.4 Analog Outputs                                               |    |
| 8.5 Master vs. Slave Mode                                        | 22 |
| 8.6 De-emphasis                                                  | 22 |
| 8.7 Power-up / Reset / Power Down Calibration                    |    |
| 8.8 Control Port Interface (CS4221 only)                         | 23 |
| 8.8.1 SPI Mode                                                   | 23 |
| 8.8.2 I <sup>2</sup> C Mode                                      | 23 |
| 8.9 Memory Address Pointer (MAP)                                 | 24 |
| 8.9.1 Auto-Increment Control (INCR)                              | 24 |
| 8.9.2 Register Pointer (MAP)                                     | 24 |
| 9. ADC/DAC FILTER RESPONSE                                       |    |
| 10. PARAMETER DEFINITIONS                                        | 29 |
| 11. PACKAGE DIMENSIONS                                           | 30 |

## LIST OF FIGURES

| Figure 1. Serial Audio Port Data I/O Timing          | 7 |
|------------------------------------------------------|---|
| Figure 2. SPI Control Port Timing                    |   |
| Figure 3. I <sup>2</sup> C Control Port Timing       |   |
| Figure 4. CS4220 Recommended Connection Diagram      |   |
| Figure 5. CS4221 Recommended Connection Diagram      |   |
| Figure 6. Control Port Timing, SPI mode              |   |
| Figure 7. Control Port Timing, I <sup>2</sup> C mode |   |
| Figure 8. Serial Audio Format 0 (I2S)                |   |
| Figure 9. Serial Audio Format 1                      |   |
| Figure 10. Serial Audio Format 2                     |   |
| Figure 11. Serial Audio Format 3                     |   |
| Figure 12. Optional Input Buffer                     |   |
| Figure 13. Single-ended Input Application            |   |
| Figure 14. 2- and 3-Pole Butterworth Filters         |   |
| Figure 15. Hybrid Digital/Analog Attenuation         |   |
| Figure 16. De-emphasis Curve                         |   |
| Figure 17. Hybrid Analog/Digital Attenuation         |   |
| Figure 18. ADC Filter Response                       |   |
| Figure 19. ADC Passband Ripple                       |   |
| Figure 20. ADC Transition Band                       |   |
| Figure 21. DAC Filter Response                       |   |
| Figure 22. DAC Passband Ripple                       |   |
| Figure 23. DAC Transition Band                       |   |
|                                                      |   |

## LIST OF TABLES

| Table 1. Example Volume Settings                  | . 15 |
|---------------------------------------------------|------|
| Table 2. Common Clock Frequencies                 |      |
| Table 3. Digital Interface Format - DIF1 and DIF0 |      |
| Table 4. De-emphasis Control                      | . 19 |
| Table 5. Common Clock Frequencies                 | . 20 |



## 1. CHARACTERISTICS AND SPECIFICATIONS

**ANALOG CHARACTERISTICS** (T<sub>A</sub> = 25° C; VA, VD = +5 V; Full Scale Input Sine wave, 997 Hz;

Fs = 48 kHz; Measurement Bandwidth is 20 Hz to 20 kHz; Local components as shown in Figures 4 and 5; SPI<sup>®</sup> mode, Format 0, unless otherwise specified.)

|                                                   |                 | C   | CS4220/1 - KS |       |        |
|---------------------------------------------------|-----------------|-----|---------------|-------|--------|
| Parameter                                         | Symbol          | Min | Тур           | Max   | Unit   |
| Analog Input Characteristics                      |                 |     |               |       |        |
| ADC Resolution                                    |                 | -   | -             | 24    | Bits   |
| Total Harmonic Distortion                         | THD             | -   | 0.003         | -     | %      |
| Dynamic Range A-weighted                          |                 | 95  | 100           | -     | dB     |
| unweighted                                        |                 | 92  | 97            | -     |        |
| Total Harmonic Distortion + Noise (Note 1)        | THD+N           | -   | -92           | -87   | dB     |
| Interchannel Isolation (1 kHz)                    |                 | -   | 90            | -     | dB     |
| Interchannel Gain Mismatch                        |                 | -   | -             | 0.1   | dB     |
| Offset Error with High Pass Filter                |                 | -   | -             | 0     | LSB    |
| Full Scale Input Voltage (Differential)           |                 | 1.9 | 2.0           | 2.1   | Vrms   |
| Gain Drift                                        |                 | -   | 100           | -     | ppm/°C |
| Input Resistance                                  |                 | 10  | -             | -     | kΩ     |
| Input Capacitance                                 |                 | -   | -             | 15    | pF     |
| Common Mode Input Voltage                         |                 | -   | 2.3           | -     | V      |
| A/D Decimation Filter Characteristics             | ll              |     | 1             |       |        |
| Passband (Note 2)                                 |                 | 0   | -             | 21.8  | kHz    |
| Passband Ripple                                   |                 | -   | -             | ±0.01 | dB     |
| Stopband (Note 2)                                 |                 | 30  | -             | 6114  | kHz    |
| Stopband Attenuation (Note 3)                     |                 | 80  | -             | -     | dB     |
| Group Delay (Fs = Output Sample Rate)<br>(Note 4) | t <sub>gd</sub> | -   | 15/Fs         | -     | S      |
| Group Delay Variation vs. Frequency               | $\Delta t_{gd}$ | -   | -             | 0     | μs     |
| High Pass Filter Characteristics                  |                 |     | 1             |       |        |
| Frequency Response -3 dB (Note 2)                 |                 | -   | 3.7           | -     | Hz     |
| -0.1 dB                                           |                 | -   | 20            | -     |        |
| Phase Deviation @ 20 Hz (Note 2)                  |                 | -   | 10            | -     | Degree |
| Passband Ripple                                   |                 | -   | -             | 0     | dB     |

Notes: 1. Referenced to typical full-scale differential input voltage (2 Vrms).

- 2. Filter characteristics scale with output sample rate. For output sample rates, Fs, other than 48 kHz, the 0.01 dB passband edge is 0.4535x Fs and the stopband edge is 0.625x Fs.
- 3. The analog modulator samples the input at 6.144 MHz for an Fs equal to 48 kHz. There is no rejection of input signals which are multiples of the sampling frequency (n x 6.144 MHz ±21.8 kHz where n = 0,1,2,3...).
- 4. Group delay for Fs = 48 kHz,  $t_{ad}$  = 15/48 kHz = 312 µs.



## **ANALOG CHARACTERISTICS (CONTINUED)**

|                                                                         |                     | С           | S4220/1 - k  | (S            |            |
|-------------------------------------------------------------------------|---------------------|-------------|--------------|---------------|------------|
| Parameter                                                               | Symbol              | Min         | Тур          | Max           | Unit       |
| Analog Output Characteristics - Minimum Attenuation, 10                 | <b>) k</b> Ω, 100 j | pF load; ur | less other   | wise spec     | ified.     |
| DAC Resolution                                                          |                     | -           | -            | 24            | Bits       |
| Signal-to-Noise, Idle-Channel Noise (CS4221 only) DAC muted, A-weighted |                     | 97          | 105          | -             | dB         |
| Dynamic Range DAC not muted, A-weighted DAC not muted, unweighted       |                     | 95<br>92    | 100<br>97    | -             | dB         |
| Total Harmonic Distortion                                               | THD                 | -           | 0.003        | -             | %          |
| Total Harmonic Distortion + Noise                                       | THD+N               | -           | -92          | -87           | dB         |
| Interchannel Isolation (1 kHz)                                          |                     | -           | 90           | -             | dB         |
| Interchannel Gain Mismatch                                              |                     | -           | -            | 0.1           | dB         |
| Attenuation Step Size All Outputs                                       |                     | 0.35        | 0.5          | 0.65          | dB         |
| Programmable Output Attenuation Span                                    |                     | 110         | 113.5        | -             | dB         |
| Differential Offset Voltage                                             |                     | -           | ±10          | -             | mV         |
| Common Mode Output Voltage                                              |                     | -           | 2.4          | -             | V          |
| Full Scale Output Voltage                                               |                     | 1.8         | 1.9          | 2.0           | Vrms       |
| Gain Drift                                                              |                     | -           | 100          | -             | ppm/°<br>C |
| Out-of-Band Energy Fs/2 to 2 Fs                                         |                     | -           | -60          | -             | dBFs       |
| Analog Output Load Resistance<br>Capacitance                            |                     | 10<br>-     | -            | -<br>100      | kΩ<br>pF   |
| Combined Digital and Analog Filter Characteristics                      |                     |             |              |               |            |
| Frequency Response10 Hz to 20 kHz                                       |                     | -           | ±0.1         | -             | dB         |
| Deviation from Linear Phase                                             |                     | -           | ±0.5         | -             | Degree     |
| Passband: to 0.01 dB corner (Notes 5 and 6)                             |                     | 0           | -            | 21.8          | kHz        |
| Passband Ripple (Note 6)                                                |                     | -           | -            | ±0.01         | dB         |
| Stopband (Notes 5 and 6)                                                |                     | 26.2        | -            | -             | kHz        |
| Stopband Attenuation (Note 7)                                           |                     | 70          | -            | -             | dB         |
| Group Delay (Fs = Input Word Rate)                                      | t <sub>gd</sub>     | -           | 16/Fs        | -             | S          |
| Power Supply                                                            | <u> </u>            |             | I            |               |            |
| Power Supply Current VA<br>VD<br>VL                                     |                     | -<br>-      | 46<br>9<br>3 | 60<br>20<br>5 | mA         |
| Total Power Down                                                        |                     | -           | 0.4          | -             |            |
| Power Supply Rejection Ratio 1 kHz                                      |                     | -           | 65           | -             | dB         |
|                                                                         |                     |             |              |               |            |

Notes: 5. The passband and stopband edges scale with frequency. For input word rates, Fs, other than 48 kHz, the 0.01 dB passband edge is 0.4535x Fs and the stopband edge is 0.5465x Fs.

- 6. Digital filter characteristics.
- 7. Measurement bandwidth is 10 Hz to 3 Fs.



## **DIGITAL CHARACTERISTICS** (T<sub>A</sub> = 25° C; VA, VD = 4.75V - 5.25V)

| Parameter                                             | Symbol          | Min      | Max      | Unit |
|-------------------------------------------------------|-----------------|----------|----------|------|
| High-level Input Voltage VL = 5V                      | V <sub>IH</sub> | 2.8      | VL + 0.3 | V    |
| VL = 3V                                               | V <sub>IH</sub> | 2.0      | VL + 0.3 | V    |
| Low-level Input Voltage                               | V <sub>IL</sub> | -0.3     | 0.8      | V    |
| High-level Output Voltage at I <sub>O</sub> = -2.0 mA | V <sub>OH</sub> | VL - 1.0 | -        | V    |
| Low-level Output Voltage at I <sub>O</sub> = 2.0 mA   | V <sub>OL</sub> | -        | 0.5      | V    |
| Input Leakage Current Digital Inputs                  |                 | -        | 10       | μA   |
| Output Leakage Current High Impedance Digital Outputs |                 | -        | 10       | μA   |

## **ABSOLUTE MAXIMUM RATINGS** (AGND, DGND = 0 V, all voltages with respect to 0 V.)

| Paramet               | er            | Symbol | Min  | Max      | Unit |
|-----------------------|---------------|--------|------|----------|------|
| Power Supplies        | Digital       | VD     | -0.3 | 6.0      | V    |
|                       | Analog        | VA     | -0.3 | 6.0      |      |
| Input Current         | (Note 8)      |        | -    | ±10      | mA   |
| Analog Input Voltage  | (Note 9)      |        | -0.7 | VA + 0.7 | V    |
| Digital Input Voltage | (Note 9)      |        | -0.7 | VD + 0.7 | V    |
| Ambient Temperature   | Power Applied |        | -55  | +125     | °C   |
| Storage Temperature   |               |        | -65  | +150     | °C   |

## **RECOMMENDED OPERATING CONDITIONS**

(AGND, DGND = 0 V, all voltages with respect to 0 V.)

| Parameter                     |      | Symbol         | Min  | Тур | Max  | Unit |
|-------------------------------|------|----------------|------|-----|------|------|
| Power Supplies Dig            | ital | VD             | 4.75 | 5.0 | 5.25 | V    |
| Ana                           | log  | VA             | 4.75 | 5.0 | 5.25 |      |
| Dig                           | ital | VL             | 2.7  | 5.0 | 5.25 |      |
| VA - V                        | D    |                | -    | -   | 0.4  |      |
| Ambient Operating Temperature |      | T <sub>A</sub> | -10  | 25  | 70   | °C   |

Notes: 8. Any pin except supplies. Transient currents of up to 100 mA on the analog input pins will not cause SCR latch-up.

9. The maximum over or under voltage is limited by the input current.

WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

## SWITCHING CHARACTERISTICS ( $T_A = 25^{\circ}$ C; VA, VD = 4.75 V - 5.25 V; outputs loaded with

30 pF)

| Parameter                             |                         | Symbol             | Min                          | Тур | Max                       | Unit  |
|---------------------------------------|-------------------------|--------------------|------------------------------|-----|---------------------------|-------|
| Audio ADC's and DAC's Sample Rate     |                         | Fs                 | 4                            | -   | 50                        | kHz   |
| XTI Frequency XT                      | l = 256, 384, or 512 Fs |                    | 1.024                        | -   | 26                        | MHz   |
| XTI Pulse Width High                  | XTI = 512 Fs            |                    | 13                           | -   | -                         | ns    |
|                                       | XTI = 384 Fs            |                    | 21                           | -   | -                         |       |
|                                       | XTI = 256 Fs            |                    | 31                           | -   | -                         |       |
| XTI Pulse Width Low                   | XTI = 512 Fs            |                    | 13                           | -   | -                         | ns    |
|                                       | XTI = 384 Fs            |                    | 21                           | -   | -                         |       |
|                                       | XTI = 256 Fs            |                    | 31                           | -   | -                         |       |
| XTI Jitter Tolerance                  |                         |                    | -                            | 500 | -                         | psRMS |
| RST Low Time                          | (Note 10)               |                    | 10                           | -   | -                         | ms    |
| SCLK falling edge to SDOUT output va  | alid DSCK = 0           | t <sub>dpd</sub>   | -                            | -   | $\frac{1}{(384)}$ Fs + 20 | ns    |
| LRCK edge to MSB valid                |                         | t <sub>Irpd</sub>  | -                            | -   | 45                        | ns    |
| SDIN setup time before SCLK rising ed | dge DSCK = 0            | t <sub>ds</sub>    | 25                           | -   | -                         | ns    |
| SDIN hold time after SCLK rising edge | DSCK = 0                | t <sub>dh</sub>    | 25                           | -   | -                         | ns    |
| SCLK Period                           |                         | t <sub>sckw</sub>  | $\frac{1}{(128) \text{ Fs}}$ | -   | -                         | ns    |
| SCLK High Time                        |                         | t <sub>sckh</sub>  | 40                           | -   | -                         | ns    |
| SCLK Low Time                         |                         | t <sub>sckl</sub>  | 40                           | -   | -                         | ns    |
| SCLK rising to LRCK edge              | DSCK = 0                | t <sub>lrckd</sub> | 35                           | -   | -                         | ns    |
| LRCK edge to SCLK rising              | DSCK = 0                | t <sub>Ircks</sub> | 40                           | -   | -                         | ns    |

Notes: 10. After powering up the CS4220/1, PDN should be held low for 10 ms to allow the power supply to settle.



\*SCLK shown for DSCK = 0, SCLK inverted for DSCK = 1.

Figure 1. Serial Audio Port Data I/O Timing



## SWITCHING CHARACTERISTICS - CONTROL PORT - SPI MODE (CS4221)

(T<sub>A</sub> = 25° C; VA, VD = 4.75 V - 5.25 V; Inputs: Logic 0 = DGND, Logic 1 = VD; C<sub>L</sub> = 30 pF)

| Parameter                            |           | Symbol           | Min | Max | Unit |
|--------------------------------------|-----------|------------------|-----|-----|------|
| SPI Mode (SPI/I2C = 0)               |           |                  | L   |     |      |
| CCLK Clock Frequency                 |           | f <sub>sck</sub> | -   | 6   | MHz  |
| RST rising edge to CS falling        | (Note 11) | t <sub>srs</sub> | 41  | -   | μs   |
| CCLK edge to $\overline{CS}$ falling | (Note 12) | t <sub>spi</sub> | 500 | -   | ns   |
| CS High Time between transmissions   |           | t <sub>csh</sub> | 1.0 | -   | μs   |
| CS falling to CCLK edge              |           | t <sub>css</sub> | 20  | -   | ns   |
| CCLK Low Time                        |           | t <sub>scl</sub> | 66  | -   | ns   |
| CCLK High Time                       |           | t <sub>sch</sub> | 66  | -   | ns   |
| CDIN to CCLK rising setup time       |           | t <sub>dsu</sub> | 40  | -   | ns   |
| CCLK rising to DATA hold time        | (Note 13) | t <sub>dh</sub>  | 15  | -   | ns   |
| Rise time of CCLK and CDIN           | (Note 14) | t <sub>r2</sub>  | -   | 100 | ns   |
| Fall time of CCLK and CDIN           | (Note 14) | t <sub>f2</sub>  | -   | 100 | ns   |

Notes: 11. Not tested but guaranteed by design.

- 12.  $t_{spi}$  only needed before first falling edge of  $\overline{CS}$  after  $\overline{RST}$  rising edge.  $t_{spi} = 0$  at all other times.
- 13. Data must be held for sufficient time to bridge the transition time of CCLK.
- 14. For  $F_{SCK} < 1$  MHz.



Figure 2. SPI Control Port Timing



## SWITCHING CHARACTERISTICS - CONTROL PORT - I<sup>2</sup>C MODE (CS4221)

 $(T_A = 25^{\circ} \text{ C}; \text{ VA}, \text{ VD} = 4.75 \text{ V} - 5.25 \text{ V}; \text{ Inputs: Logic 0 = DGND, Logic 1 = VD; } C_L = 30 \text{ pF})$ 

| Parameter                                              | Symbol            | Min | Max | Unit |
|--------------------------------------------------------|-------------------|-----|-----|------|
| I <sup>2</sup> C <sup>®</sup> Mode (SPI/I2C = 1)       |                   |     |     |      |
| SCL Clock Frequency                                    | f <sub>scl</sub>  | -   | 100 | kHz  |
| RST rising edge to Start (Note 15)                     | t <sub>irs</sub>  | 50  | -   | μs   |
| Bus Free Time between transmissions                    | t <sub>buf</sub>  | 4.7 | -   | μs   |
| Start Condition Hold Time (prior to first clock pulse) | t <sub>hdst</sub> | 4.0 | -   | μs   |
| Clock Low Time                                         | t <sub>low</sub>  | 4.7 | -   | μs   |
| Clock High Time                                        | t <sub>high</sub> | 4.0 | -   | μs   |
| Setup time for repeated Start Condition                | t <sub>sust</sub> | 4.7 | -   | μs   |
| SDA hold time for SCL falling (Note 16)                | t <sub>hdd</sub>  | 0   | -   | μs   |
| SDA setup time to SCL rising                           | t <sub>sud</sub>  | 250 | -   | ns   |
| Rise time of SCL                                       | t <sub>rc</sub>   | -   | 25  | ns   |
| Fall time of SCL                                       | t <sub>fc</sub>   | -   | 25  | ns   |
| Rise time of SDA                                       | t <sub>rd</sub>   | -   | 1   | μs   |
| Fall time of SDA                                       | t <sub>fd</sub>   | -   | 300 | ns   |
| Setup time for Stop Condition                          | t <sub>susp</sub> | 4.7 | -   | μs   |

Notes: 15. Not tested but guaranteed by design.

16. Data must be held for sufficient time to bridge the 300 ns transition time of SCL.



Figure 3. I<sup>2</sup>C Control Port Timing



#### 2. TYPICAL CONNECTION DIAGRAM — CS4220







#### 3. TYPICAL CONNECTION DIAGRAM — CS4221



Figure 5. CS4221 Recommended Connection Diagram (Also see *Recommended Layout Diagram*)



## 4. REGISTER QUICK REFERENCE - CS4221

| Addr  | Function          | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|-------|-------------------|----------|----------|----------|----------|----------|----------|----------|----------|
| 0h    | Reserved          | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved |
|       | default           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 1h    | ADC Control       | PDN      | HPDR     | HPDL     | ADMR     | ADML     | CAL      | CALP     | CLKE     |
|       | default           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 2h    | DAC Control       | Reserved | MUTC     | MUTR     | MUTL     | SOFT     | Reserved | RMP1     | RMP0     |
|       | default           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 3h-4h | Output Attenuator | ATT7     | ATT6     | ATT5     | ATT4     | ATT3     | ATT2     | ATT1     | ATT0     |
|       | Level             |          |          |          |          |          |          |          |          |
|       | default           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 5h    | DSP Port Mode     | Reserved | DEM1     | DEM0     | DSCK     | DOF1     | DOF0     | DIF1     | DIF0     |
|       | default           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 6h    | Converter Status  | ACCR     | ACCL     | LVR2     | LVR1     | LVR0     | LVL2     | LVL1     | LVL0     |
|       | Report            |          |          |          |          |          |          |          |          |
|       | default           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 7h    | Master Clock Con- | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | MCK1     | MCK0     |
|       | trol              |          |          |          |          |          |          |          |          |
|       | default           | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |

#### 5. REGISTER DESCRIPTIONS - CS4221

Note: All registers are read/write in I<sup>2</sup>C mode and write-only in SPI mode, unless otherwise noted.

#### 5.1 ADC Control (address 01h)

| 7   | 6    | 5    | 4    | 3    | 2   | 1    | 0    |
|-----|------|------|------|------|-----|------|------|
| PDN | HPDR | HPDL | ADMR | ADML | CAL | CALP | CLKE |
| 0   | 0    | 0    | 0    | 0    | 0   | 0    | 0    |

#### 5.1.1 POWER DOWN ADC (PDN)

Default = 0

0 - Disabled

1 - Enabled

Function:

The ADC will enter a low-power state when this function is enabled.

#### 5.1.2 LEFT AND RIGHT CHANNEL HIGH PASS FILTER DEFEAT (HPDR-HPDL)

Default = 0

0 - Disabled

1 - Enabled

#### Function:

The internal high-pass filter is defeated when this function is enabled. Control of the internal highpass filter is independent for the left and right channel.

#### 5.1.3 LEFT AND RIGHT CHANNEL ADC MUTING (ADMR-ADML)

- Default = 0
- 0 Disabled
- 1 Enabled

#### Function:

The output for the selected ADC channel will be muted when this function is enabled.

#### 5.1.4 CALIBRATION CONTROL (CAL)

Default = 0 0 - Disabled 1 - Enabled

#### Function:

The device will automatically perform an offset calibration when brought out of reset, which last approximately 50 ms. When this function is enabled, a rising edge on the reset line will initiate an offset calibration.

#### 5.1.5 CALIBRATION STATUS (CALP) (READ ONLY)

Default = 0 0 - Calibration done 1 - Calibration in progress



#### 5.1.6 CLOCKING ERROR (CLKE) (READ ONLY)

Default = 0 0 - No error 1 - Error

#### 5.2 DAC Control (address 02h)

| 7        | 6    | 5    | 4    | 3    | 2        | 1    | 0    |
|----------|------|------|------|------|----------|------|------|
| Reserved | MUTC | MUTR | MUTL | SOFT | Reserved | RMP1 | RMP0 |
| 0        | 0    | 0    | 0    | 0    | 0        | 0    | 0    |

#### 5.2.1 MUTE ON CONSECUTIVE ZEROS (MUTC)

Default = 0

0 - Disabled

1 - Enabled

#### Function:

The DAC output will mute following the reception of 512 consecutive audio samples of static 0 or -1 when this function is enabled. A single sample of non-static data will release the mute. Detection and muting is done independently for each channel. The muting function is affected, similar to volume control changes, by the SOFT bit in the DAC Control register.

#### 5.2.2 MUTE CONTROL (MUTR-MUTL)

Default = 0 0 - Disabled 1 - Enabled

#### Function:

The output for the selected DAC channel will be muted when this function is enabled. The muting function is affected, similar to volume control changes, by the SOFT bit in the DAC Control register.

#### 5.2.3 SOFT RAMP CONTROL (SOFT)

Default = 0

0 - Soft Ramp level changes

1 - Zero Cross level changes

Function:

Soft Ramp level changes will be implemented by incrementally ramping, in 0.5 dB steps, from the current level to the new level. The rate of change defaults to 0.5 dB per 8 left/right clock periods and is adjustable through the RMP bits in the DAC Control register.

Zero Cross level changes will be implemented in a single step from the current level to the new level. The level change takes effect on a zero crossing to minimize audible artifacts. If the signal does not encounter a zero crossing, the level change will occur after a timeout period of 512 sample periods (10.7 ms at 48 kHz sample rate). Zero crossing is independently monitored and implemented for each channel. The ACCR and ACCL bits in the Converter Status Report register indicate when a level change has occurred for the right and left channel.



#### 5.2.4 SOFT RAMP STEP RATE (RMP)

Default = 00 00 - 1 step per 8 LRCK's 01 - 1 step per 4 LRCK's 10 - 1 step per 16 LRCK's 11 - 1 step per 32 LRCK's

Function:

The rate of change for the Soft Ramp function is adjustable through the RMP bits.

#### 5.3 Left Channel Output Attenuator Level (address 03h)

#### 5.4 Right Channel Output Attenuator Level (address 04h)

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| ATT7 | ATT6 | ATT5 | ATT4 | ATT3 | ATT2 | ATT1 | ATT0 |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### 5.4.1 ATTENUATION LEVEL (ATT7-ATT0)

Default = 00h

Function:

The Output Attenuator Level registers allow for attenuation of the DAC outputs in 0.5 dB increments from 0 to 113.5 dB. Level changes are implemented with an analog volume control until the residual output noise is equal to the noise floor in the mute state. At this point, volume changes are performed digitally. This technique is superior to purely digital volume control because the noise is attenuated by the same amount as the signal, thus preserving dynamic range, see Figure 16. Volume changes are performed as dictated by the SOFT bit in the DAC Control register. ATT0 represents 0.5 dB of attenuation and settings greater than 227 (decimal value) will mute the selected DAC output.

| Binary Code | Decimal Value | Volume Setting |  |  |
|-------------|---------------|----------------|--|--|
| 0000000     | 0             | 0 dB           |  |  |
| 11100011    | 227           | -113.5 dB      |  |  |
| 11100100    | 228           | Muted          |  |  |

Table 1. Example Volume Settings



#### 5.5 DSP Port Mode (address 05h)

| 7        | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------|------|------|------|------|------|------|------|
| Reserved | DEM1 | DEM0 | DSCK | DOF1 | DOF0 | DIF1 | DIF0 |
| 0        | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### 5.5.1 DE-EMPHASIS CONTROL (DEM)

Default = 00

00 - 44.1 kHz de-emphasis setting

01 - 48 kHz de-emphasis setting

10 - 32 kHz de-emphasis setting

11 - De-emphasis disabled

#### Function:

Selects the appropriate digital filter to maintain the standard 15  $\mu$ s/50  $\mu$ s digital de-emphasis filter response at 32, 44.1 or 48 kHz sample rates, see Figure 15.

#### 5.5.2 SERIAL INPUT/OUTPUT DATA SCLK POLARITY SELECT (DSCK)

Default = 0

0 - Data valid on rising edge of SCLK

1 - Data valid on falling edge of SCLK

#### Function:

This function selects the polarity of the SCLK edge used to clock data in and out of the serial audio port.

#### 5.5.3 SERIAL DATA OUTPUT FORMAT (DOF)

- Default = 00 $00 - I^2S$  compatible
- 01 Left justified
- 10 Right justified, 24-bit
- 11 Right justified, 20-bit

#### Function:

The required relationship between the left/right clock, serial clock and output serial data is defined by the Serial Data Output Format, and the options are detailed in Figures 8-11.

Note: If the format selected is Right-Justified, SCLK must be 64 Fs when operating in slave mode.

#### 5.5.4 SERIAL DATA INPUT FORMAT (DIF)

Default = 00

- 00 I<sup>2</sup>S compatible
- 01 Left justified

10 - Right justified, 24-bit

11- Right justified, 20-bit

#### Function:

The required relationship between the left/right clock, serial clock and input serial data is defined by the Serial Data Input Format, and the options are detailed in Figures 8-11.



#### 5.6 Converter Status Report (Read Only) (address 06h)

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| ACCR | ACCL | LVR2 | LVR1 | LVR0 | LVL2 | LVL2 | LVL0 |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### 5.6.1 LEFT AND RIGHT CHANNEL ACCEPTANCE BIT (ACCR-ACCL)

Default = 0

0 - Requested setting valid

1 - New setting loaded

#### Function:

The ACCR and ACCL bits indicate when a change in the Output Attenuator Level has occurred for the left and right channels, respectively. The value will be high when a new setting is loaded into the Output Attenuator Level registers. The value will return low when the requested attenuation setting has taken effect.

#### 5.6.2 LEFT AND RIGHT CHANNEL ADC OUTPUT LEVEL (LVR AND LVL)

Default = 000

000 - Normal output levels

- 001 -6 dB level
- 010 -5 dB level
- 011 -4 dB level
- 100 -3 dB level
- 101 -2 dB level
- 110 -1 dB level
- 111 Clipping

#### Function:

The analog-to-digital converter is continually monitoring the peak digital signal output for both the left and right channel, prior to the digital limiter. The maximum output value is stored in the LVL and LVR bits. The LVL and LVR bits are 'sticky', so they are reset after each read is performed.

#### 5.7 Master Clock Control (address 07h)

| 7        | 6        | 5        | 4        | 3        | 2        | 1    | 0    |
|----------|----------|----------|----------|----------|----------|------|------|
| Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | MCK1 | MCK0 |
| 0        | 0        | 0        | 0        | 0        | 0        | 0    | 0    |

#### 5.7.1 MASTER CLOCK CONTROL (MCK)

Default = 00

00 - XTI = 256 Fs for Master Mode 01 - XTI = 384 Fs for Master Mode

10 - XTI = 512 Fs for Master Mode

#### Function:

The MCK bits allow for control of the Master Clock, XTI, input frequency.

Note: These bits are not valid when operating in slave mode.



#### 6. PIN DESCRIPTIONS — CS4220



| NC       | 1,14,15, 28 | 3 No Connect - These pins are not connected internally and should be tied to DGND to min<br>mize noise coupling.                                                                                                                                                                                                                                                                                                                |                             |                       |                      |                                                                 |  |  |  |  |  |
|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|----------------------|-----------------------------------------------------------------|--|--|--|--|--|
| ΧΤΙ, ΧΤΟ | 2,3         | <b>Crystal Connections (Input/Output)</b> - Input and output connections for the crystal used to clock the CS4220. Alternatively, a clock may be input into XTI. This is the clock source for t delta-sigma modulator and digital filters. The frequency of this clock must be either 256x, 38 or 512x Fs in Slave Mode and 256x in Master Mode.                                                                                |                             |                       |                      |                                                                 |  |  |  |  |  |
|          |             | Fs (kHz)                                                                                                                                                                                                                                                                                                                                                                                                                        |                             | XTI (MHz)             |                      | 1                                                               |  |  |  |  |  |
|          |             |                                                                                                                                                                                                                                                                                                                                                                                                                                 | 256x                        | 384x                  | 512x                 | -                                                               |  |  |  |  |  |
|          |             | 32                                                                                                                                                                                                                                                                                                                                                                                                                              | 8.1920                      | 12.2880               | 16.3840              |                                                                 |  |  |  |  |  |
|          |             | 44.1                                                                                                                                                                                                                                                                                                                                                                                                                            | 11.2896                     | 16.9344               | 22.5792              |                                                                 |  |  |  |  |  |
|          |             | 48                                                                                                                                                                                                                                                                                                                                                                                                                              | 12.2880                     | 18.4320               | 24.5760              |                                                                 |  |  |  |  |  |
|          |             | Table 2. Common Clock Frequencies                                                                                                                                                                                                                                                                                                                                                                                               |                             |                       |                      |                                                                 |  |  |  |  |  |
|          |             | serial audio data pins SDIN/SDOUT. The frequency of the Left/Right clock must be equal to the input sample rate. Although the outputs for each ADC channel are transmitted at different times, Left/Right pairs represent simultaneously sampled analog inputs. The required relationship between the left/right clock, serial clock and serial data is defined by the DIF1-0 pins. The options are detailed in Figures 8 - 11. |                             |                       |                      |                                                                 |  |  |  |  |  |
| SCLK     | 5           |                                                                                                                                                                                                                                                                                                                                                                                                                                 | pin. The required           | I relationship betw   | een the left/right c | nto the SDIN pin and<br>lock, serial clock and<br>jures 8 - 11. |  |  |  |  |  |
| VD       | 6           | Digital Power (In                                                                                                                                                                                                                                                                                                                                                                                                               | <i>put</i> ) - Positive pov | ver supply for the    | digital section. Typ | vically 5.0 VDC.                                                |  |  |  |  |  |
| DGND     | 7           | Digital Ground (I                                                                                                                                                                                                                                                                                                                                                                                                               | nput) - Digital gro         | ound for the digital  | section.             |                                                                 |  |  |  |  |  |
| SDOUT    | 8           | <b>Serial Data Output (</b> <i>Output</i> <b>)</b> - Two's complement MSB-first serial data is output on this pin.<br>The required relationship between the left/right clock, serial clock and serial data is defined by the DIF1-0 pins. The options are detailed in Figures 8 - 11.                                                                                                                                           |                             |                       |                      |                                                                 |  |  |  |  |  |
| SDIN     | 9           | required relations                                                                                                                                                                                                                                                                                                                                                                                                              |                             | ft/right clock, seria | I clock and serial   | nput on this pin. The<br>data is defined by the                 |  |  |  |  |  |



| DIF0, DIF1        | 10,11  |              | serial da        | Format ( <i>Input</i> ) - The<br>ata is defined by the                     |                        |                |               |                  |
|-------------------|--------|--------------|------------------|----------------------------------------------------------------------------|------------------------|----------------|---------------|------------------|
|                   |        | DIF1         | DIF0             | DESCRIP                                                                    | TION                   | FORMAT         | FIGURE        |                  |
|                   |        | 0            |                  | <sup>2</sup> S, up to 24-bit data                                          |                        | 0              | 8             |                  |
|                   |        | 0            |                  | eft Justified, up to 24                                                    | 1-bit data             | 1              | 9             |                  |
|                   |        | 1            |                  | Right Justified, 24-bit                                                    |                        | 2              | 10            |                  |
|                   |        | 1            |                  | Right Justified, 20-bit                                                    |                        | 3              | 11            |                  |
|                   |        |              |                  | e 3. Digital Interfac                                                      |                        |                |               |                  |
| DEM0, DEM1        | 12,18  |              |                  | lect (Input) - Contro<br>48 kHz sample rate s                              |                        |                | rd 50/15 μs α | le-emphasis      |
|                   |        | DEM0         | DEM1             | De-Emphasis                                                                |                        |                |               |                  |
|                   |        | 0            | 0                | 32 kHz                                                                     |                        |                |               |                  |
|                   |        | 0            | 1                | 44.1 kHz                                                                   |                        |                |               |                  |
|                   |        | 1            | 0                | 48 kHz                                                                     |                        |                |               |                  |
|                   |        | 1            | 1                | Disabled                                                                   |                        |                |               |                  |
| VL                | 13     | Digital Lo   | ogic Pov         | nphasis Control wer ( <i>Input</i> ) - Positive                            | power supply for       | the digital ir | nterface sect | ion. Typically   |
|                   |        | 3.0 to 5.0   | VDC.             |                                                                            |                        |                |               |                  |
| AINR-, AINR+      | 16,17  | tial) is spe | ecified in       | t Channel Analog Ir<br>the Analog Characte<br>levice, see Figure 12        | eristics specification | on table and   |               |                  |
| AINL-, AINL+      | 19,20  | is specifie  | ed in the        | <b>Channel Analog Inp</b><br>Analog Characteristi<br>levice, see Figure 12 | cs specification ta    | able and may   |               |                  |
| VA                | 21     | Analog F     | ower ( <i>lı</i> | nput) - Positive pow                                                       | er supply for the a    | analog sectio  | on. Nominally | / +5 Volts.      |
| AGND              | 22     | Analog G     | Found (          | Input) - Analog grou                                                       | und reference.         |                |               |                  |
| AOUTR-,<br>AOUTR+ | 23, 24 |              |                  | t Channel Analog O<br>ied in the Analog Ch                                 |                        |                |               | put level (dif-  |
| AOUTL-, AOUTL+    | 25, 26 |              |                  | Channel Analog Ou<br>I in the Analog Chara                                 |                        |                | analog outp   | ut level (differ |
| RST               | 27     |              | luding th        | hen low, the device of control port. When                                  |                        |                |               |                  |



#### 7. PIN DESCRIPTIONS — CS4221



| NC       | 1,14,15, 28 | No Connect - The mize noise coupling                                                                                                                                                                                                                                                                      | •                                                                                                                             | onnected internally                                                                                                           | and should be tie                                                                                             | ed to DGND to mini-                                                                                 |  |
|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|
| ΧΤΙ, ΧΤΟ | 2,3         | clock the CS4221.<br>delta-sigma modula                                                                                                                                                                                                                                                                   | Alternatively a cleator and digital filte                                                                                     | ock may be input in<br>ers. The frequency                                                                                     | to XTI. This is th of this clock must                                                                         | r the crystal used to<br>le clock source for the<br>t be either 256x, 384x,<br>y be changed to 384x |  |
|          |             | Fs (kHz)                                                                                                                                                                                                                                                                                                  |                                                                                                                               | XTI (MHz)                                                                                                                     |                                                                                                               | 7                                                                                                   |  |
|          |             |                                                                                                                                                                                                                                                                                                           | 256x                                                                                                                          | 384x                                                                                                                          | 512x                                                                                                          | -                                                                                                   |  |
|          |             | 32                                                                                                                                                                                                                                                                                                        | 8.1920                                                                                                                        | 12.2880                                                                                                                       | 16.3840                                                                                                       | 1                                                                                                   |  |
|          |             | 44.1                                                                                                                                                                                                                                                                                                      | 11.2896                                                                                                                       | 16.9344                                                                                                                       | 22.5792                                                                                                       | 1                                                                                                   |  |
|          |             | 48                                                                                                                                                                                                                                                                                                        | 12.2880                                                                                                                       | 18.4320                                                                                                                       | 24.5760                                                                                                       |                                                                                                     |  |
| LRCK     | 4           | Left/Right Clock (<br>serial audio data pir<br>input sample rate.<br>times, Left/Right pa<br>ship between the le<br>(05h) register. The                                                                                                                                                                   | Input) - Determin<br>ns SDIN/SDOUT.<br>Although the outp<br>airs represent sim<br>off/right clock, seri<br>options are detail | The frequency of the trequency of the treat ADC outs for each ADC outtaneously sample al clock and serial ed in Figures 8 - 1 | s currently being<br>he Left/Right cloc<br>channel are trans<br>ed analog inputs.<br>data is defined by<br>1. | k must be equal to the<br>smitted at different<br>The required relation-<br>y the DSP Port Mode     |  |
| SCLK     | 5           | out of the SDOUT                                                                                                                                                                                                                                                                                          | pin. The required                                                                                                             | relationship betwe                                                                                                            | en the left/right c                                                                                           | nto the SDIN pin and<br>lock, serial clock and<br>are detailed in Figures                           |  |
| VD       | 6           | Digital Power (Inp                                                                                                                                                                                                                                                                                        | out) - Positive pow                                                                                                           | er supply for the d                                                                                                           | igital section. Typ                                                                                           | vically 5.0 VDC.                                                                                    |  |
| DGND     | 7           | Digital Ground (In                                                                                                                                                                                                                                                                                        | put) - Digital gro                                                                                                            | und for the digital s                                                                                                         | section.                                                                                                      |                                                                                                     |  |
| SDOUT    | 8           | <b>Serial Data Output (</b> <i>Output</i> <b>)</b> - Two's complement MSB-first serial data is output on this pin.<br>The required relationship between the left/right clock, serial clock and serial data is defined by<br>the DSP Port Mode (05h) register. The options are detailed in Figures 8 - 11. |                                                                                                                               |                                                                                                                               |                                                                                                               |                                                                                                     |  |



| SDIN              | 9      | <b>Serial Data Input (<i>Input</i>)</b> - Two's complement MSB-first serial data is input on this pin. The required relationship between the left/right clock, serial clock and serial data is defined by the DSP Port Mode (05h) register. The options are detailed in Figures 8 - 11. |  |
|-------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SCL/CCLK          | 10     | <b>Serial Control Port Clock (<i>Input</i>) -</b> Clocks the serial control bits into and out of the CS4221.<br>In I <sup>2</sup> C mode, SCL requires an external pull-up resistor according to the I <sup>2</sup> C specification.                                                    |  |
| SDA/CDIN          | 11     | <b>Serial Control Port Data (</b> <i>Input/Output</i> <b>)-</b> SDA is a data I/O line in I <sup>2</sup> C mode and requires an external pull-up resistor according to the I <sup>2</sup> C specification. CDIN in the input data line for the serial control port in SPI mode.         |  |
| AD0/CS            | 12     | Address Bit/Control Chip Select ( <i>Input</i> ) - In I <sup>2</sup> C mode, AD0 is a chip address bit. In SP mode, CS is used to enable the control port interface on the CS4221. The CS4221 control interface is defined by the SPI/I2C pin.                                          |  |
| VL                | 13     | <b>Logic Power (<i>Input</i>) -</b> Positive power supply for the digital interface section. Typically 3.0 to 5.0 VDC.                                                                                                                                                                  |  |
| AINR-, AINR+      | 16,17  | <b>Differential Right Channel Analog Input (Input)</b> - The full scale analog input level (differential) is specified in the Analog Characteristics specification table and may be AC coupled or D coupled into the device, see Figure 12 for optional line input buffer.              |  |
| I2C/SPI           | 18     | <b>Control Port Format (<i>Input</i>)</b> - When this pin is high, I <sup>2</sup> C mode is selected, when low, SPI is selected.                                                                                                                                                        |  |
| AINL-, AINL+      | 19,20  | <b>Differential Left Channel Analog Input (Input)</b> - The full scale analog input level (differenti is specified in the Analog Characteristics specification table and may be AC coupled or DC coupled into the device, see Figure 12 for optional line input buffer.                 |  |
| VA                | 21     | Analog Power (Input) - Positive power supply for the analog section. Typically 5.0 VDC.                                                                                                                                                                                                 |  |
| AGND              | 22     | Analog Ground (Input) - Analog ground reference.                                                                                                                                                                                                                                        |  |
| AOUTR-,<br>AOUTR+ | 23, 24 | <b>Differential Right Channel Analog Outputs (</b> <i>Output</i> <b>) -</b> The full scale analog output level (c ferential) is specified in the Analog Characteristics specification table.                                                                                            |  |
| AOUTL-,<br>AOUTL+ | 25, 26 | <b>Differential Left Channel Analog Outputs (</b> <i>Output</i> <b>)</b> - The full scale analog output level (<br>ferential) is specified in the Analog Characteristics specification table.                                                                                           |  |
| RST               | 27     | <b>Reset</b> ( <i>Input</i> ) - When low, the device enters a low power mode and all internal registers are reset, including the control port. When high, the control port becomes operational and normal operation will occur.                                                         |  |
|                   |        |                                                                                                                                                                                                                                                                                         |  |



#### 8. APPLICATIONS

#### 8.1 Overview

The CS4220 is a stand-alone device controlled through dedicated pins. The CS4221 is controlled with an external microcontroller using the serial control port.

#### 8.2 Grounding and Power Supply Decoupling

As with any high resolution converter, the CS4220/1 requires careful attention to power supply and grounding arrangements to optimize performance. Figures 4 and 5 shows the recommended power arrangement with VA, VD and VL connected to clean supplies. Decoupling capacitors should be located as close to the device package as possible. If desired, all supply pins may be connected to the same supply, but a decoupling capacitor should still be used on each supply pin.

#### 8.3 High Pass Filter

The operational amplifiers in the input circuitry driving the CS4220/1 may generate a small DC offset into the A/D converter. The CS4220/1 includes a high pass filter after the decimator to remove any DC offset which could result in recording a DC level, possibly yielding "clicks" when switching between devices in a multichannel system.

#### 8.4 Analog Outputs

The recommended off-chip analog filter is either a 2nd order Butterworth or a 3rd order Butterworth, if greater out-of-band noise filtering is desired. The CS4220/1 DAC interpolation filter has been precompensated for an external 2nd order Butterworth filter with a 3 dB corner at Fs, or a 3rd order Butterworth filter with a 3 dB corner at 0.75 Fs to provide a flat frequency response and linear phase over the passband (see Figure 14 for Fs = 48 kHz). If the recommended filter is not used, small frequency response magnitude and phase errors will occur. In addition to providing out-of-band noise attenua-

tion, the output filters shown in Figure 14 provide differential to single-ended conversion.

#### 8.5 Master vs. Slave Mode

The CS4220/1 may be operated in either master mode or slave mode. In master mode, SCLK and LRCK are outputs which are internally derived from MCLK. The device will operate in master mode when a 47 k $\Omega$  pulldown resistor is present on SDOUT at startup or after reset, see Figure 5. LRCK and SCLK are inputs to the CS4220/1 when operating in slave mode. See Figures 8-11 for the available clocking modes.

#### 8.6 De-emphasis

The CS4220/1 includes digital de-emphasis for 32, 44.1, or 48 kHz sample rates. The frequency response of the de-emphasis curve, as shown in Figure 15, will scale proportionally with changes in samples rate, Fs. The de-emphasis feature is included to accommodate older audio recordings that utilize pre-emphasis as a means of noise reduction.

De-emphasis control is achieved with the DEM1/0 pins on the CS4220 or through the DEM1-0 bits in the DSP Port Mode Byte (#5) on the CS4221.

#### 8.7 Power-up / Reset / Power Down Calibration

Upon power up, the user should hold  $\overline{\text{RST}} = 0$  for approximately 10 ms. In this state, the control port is reset to its default settings and the part remains in the power down mode. At the end of  $\overline{\text{RST}}$ , the device performs an offset calibration which lasts approximately 50 ms after which the device enters normal operation. In the CS4221, a calibration may also be initiated via the CAL bit in the ADC Control Byte (#1). The CALP bit in the ADC Control Byte is a read only bit indicating the status of the calibration.

Reset/Power Down is achieved by lowering the  $\overline{RST}$  pin causing the part to enter power down.



Once  $\overline{\text{RST}}$  goes high, the control port is functional and the desired settings should be loaded.

The CS4220/1 will also enter power down mode if the master clock source stops for approximately  $10 \,\mu s$  or if the LRCK is not synchronous to the master clock. The control port will retain its current settings.

The CS4220/1 will mute the analog outputs and enter the power down mode if the supply drops below approximately 4 volts.

## 8.8 Control Port Interface (CS4221 only)

The control port is used to load all the internal settings. The operation of the control port may be completely asynchronous with the audio sample rate. However, to avoid potential interference problems, the control port pins should remain static if no operation is required.

The control port has 2 modes:  $SPI^{\text{B}}$  and  $I^2C^{\text{B}}$ , with the CS4221 operating as a slave device. The control port interface format is selected by the  $\overline{SPI}/I2C$  pin.

## 8.8.1 SPI Mode

In SPI mode,  $\overline{CS}$  is the CS4221 chip select signal, CCLK is the control port bit clock, CDIN is the input data line from the microcontroller and the chip address is 0010000. All signals are inputs and data is clocked in on the rising edge of CCLK.

Figure 6 shows the operation of the control port in SPI mode. To write to a register, bring  $\overline{CS}$  low. The first 7 bits on CDIN form the chip address, and must be 0010000. The eighth bit is a read/write indicator ( $\overline{R/W}$ ), which must be low to write. Register reading from the CS4221 is not supported in the SPI mode. The next 8 bits form the Memory Address Pointer (MAP), which is set to the address of the register that is to be updated. The next 8 bits are the data which will be placed into a register designated by the MAP.

The CS4221 has a MAP auto increment capability, enabled by the INCR bit in the MAP register. If INCR is a zero, then the MAP will stay constant for successive writes. If INCR is set to a 1, then MAP will auto increment after each byte is written, allowing block writes of successive registers. Register reading from the CS4221 is not supported in the SPI mode.

## 8.8.2 $I^2 C Mode$

In I<sup>2</sup>C mode, SDA is a bidirectional data line. Data is clocked into and out of the part by the clock, SCL, with the clock to data relationship as shown in Figure 7. There is no  $\overline{CS}$  pin. Pin AD0 forms the partial chip address and should be tied to VD or DGND as desired. The upper 6 bits of the 7 bit address field must be 001000. In order to communicate with the CS4221, the LSB of the chip address field (first byte sent to the CS4221) should match the setting of the AD0 pin. The eighth bit of the address byte is the  $R/\overline{W}$  bit (high for a read, low for a write). If the operation is a write, the next byte is the Memory Address Pointer which selects the register to be read or written. If the operation is a read, the contents of the register pointed to by the Memory Address Pointer will be output. Setting the auto increment bit in MAP, allows successive reads or writes of consecutive registers. Each byte is separated by an acknowledge bit.





#### 8.9 Memory Address Pointer (MAP)

| 7    | 6        | 5        | 4        | 3        | 2    | 1    | 0    |
|------|----------|----------|----------|----------|------|------|------|
| INCR | Reserved | Reserved | Reserved | Reserved | MAP2 | MAP1 | MAP0 |
| 0    | 0        | 0        | 0        | 0        | 0    | 0    | 0    |

#### 8.9.1 AUTO-INCREMENT CONTROL (INCR)

Default = 0

0 - Disabled

1 - Enabled

#### 8.9.2 REGISTER POINTER (MAP)

Default = 000







Figure 7. Control Port Timing, I<sup>2</sup>C mode





| Master                                    | Slave                               |
|-------------------------------------------|-------------------------------------|
| I <sup>2</sup> S, up to 24-bit data       | I <sup>2</sup> S, up to 24-bit data |
| XTI=256, 384, 512 Fs (CS4223-256 Fs only) | XTI = 256, 384, 512 Fs              |
| LRCK = 4 to 50 kHz                        | LRCK = 4 to 50 kHz                  |
| SCLK = 64 Fs                              | SCLK = 48,64, 128 Fs                |





| Master                                    | Slave                             |
|-------------------------------------------|-----------------------------------|
| Left-justified, up to 24-bit data         | Left-justified, up to 24-bit data |
| XTI=256, 384, 512 Fs (CS4223-256 Fs only) | XTI = 256, 384, 512 Fs            |
| LRCK = 4 to 50 kHz                        | LRCK = 4 to 50 kHz                |
| SCLK = 64 Fs                              | SCLK = 48, 64, 128 Fs             |

#### Figure 9. Serial Audio Format 1



| Master                                    | Slave                        |
|-------------------------------------------|------------------------------|
| Right-justified, 24-bit data              | Right-justified, 24-bit data |
| XTI=256, 384, 512 Fs (CS4223-256 Fs only) | XTI = 256, 384, 512 Fs       |
| LRCK = 4 to 50 kHz                        | LRCK = 4 to 50 kHz           |
| SCLK = 64 Fs                              | SCLK = 64 Fs                 |

#### Figure 10. Serial Audio Format 2