

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









## 192 kHz Stereo DAC with 2 Vrms Line Out

#### **Features**

- ♦ Multi-bit Delta-Sigma Modulator
- ♦ 24-Bit Resolution
- Supports Sample Rates up to 192 kHz
- ♦ 106 dB A-wt Dynamic Range
- ◆ -93 dB THD+N
- Integrated Line Driver
- $\blacklozenge$  2 Vrms Output into 5 kΩ AC Load
- Analog Low-Pass Filter
- ♦ Stereo Mutes with Auto-Mute Function
- ♦ Low Clock-Jitter Sensitivity
- ♦ Low-Latency Digital Filtering
- Popguard<sup>®</sup> Technology for Control of Clicks and Pops
- Single-Ended Outputs
- +3.3 V Core, +9 to 12 V Analog, and +1.5 to 3.3 V Interface Power Supplies
- ♦ Low Power Consumption
- ♦ 20-pin TSSOP, Lead-Free Assembly

## **Description**

The CS4352 is a complete stereo digital-to-analog system including digital interpolation, fifth-order multi-bit delta-sigma digital-to-analog conversion, digital de-emphasis, analog filtering, and on-chip 2 Vrms line-level driver. The advantages of this architecture include ideal differential linearity, no distortion mechanisms due to resistor matching errors, no linearity drift over time and temperature, high tolerance to clock jitter, and a minimal set of external components.

The CS4352 is available in a 20-pin TSSOP package in both Commercial grade (-40°C to +85°C) and Automotive grade (-40°C to +105°C). The CDB4352 Customer Demonstration Board is also available for device evaluation and implementation suggestions. Please see "Ordering Information" on page 20 for complete details.

These features are ideal for cost-sensitive, 2-channel audio systems including video game consoles, DVD players, A/V receivers, set-top boxes, digital TVs and DVD Recorders, mini-component systems, and mixing consoles.





# TABLE OF CONTENTS

|     | 1. PIN DESCRIPTIONS                                                | 3  |
|-----|--------------------------------------------------------------------|----|
|     | 2. CHARACTERISTICS AND SPECIFICATIONS                              |    |
|     | RECOMMENDED OPERATING CONDITIONS                                   |    |
|     | ABSOLUTE MAXIMUM RATINGS                                           |    |
|     | DAC ANALOG CHARACTERISTICS - COMMERCIAL (-CZZ)                     |    |
|     | DAC ANALOG CHARACTERISTICS - AUTOMOTIVE (-DZZ)                     |    |
|     | COMBINED INTERPOLATION & ON-CHIP ANALOG FILTER RESPONSE            |    |
|     | SWITCHING SPECIFICATIONS - SERIAL AUDIO INTERFACE                  |    |
|     | DIGITAL CHARACTERISTICS POWER AND THERMAL CHARACTERISTICS          |    |
|     |                                                                    |    |
|     | 3. TYPICAL CONNECTION DIAGRAM4. APPLICATIONS                       |    |
|     | 4. 6.1 Capacitor Placement                                         |    |
|     | 4.7.1 Power-Up                                                     |    |
|     | 4.7.1 Power-Up                                                     |    |
|     | 4.7.3 Discharge Time                                               |    |
|     | 5. DIGITAL FILTER RESPONSE PLOTS                                   |    |
|     | 6. PARAMETER DEFINITIONS                                           |    |
|     | 7. PACKAGE DIMENSIONS                                              |    |
|     | 8. ORDERING INFORMATION                                            |    |
|     | 9. REVISION HISTORY                                                |    |
|     | 9. ILVIOIOIVIIIO IOITI                                             | 20 |
| _IS | T OF FIGURES                                                       |    |
|     | Fig. 10 A October 1 Timber                                         | 0  |
|     | Figure 1.Serial Input Timing                                       | 8  |
|     | Figure 2.Typical Connection Diagram                                |    |
|     | Figure 3.I <sup>2</sup> S, up to 24-Bit Data                       |    |
|     | Figure 4.Right-Justified Data                                      |    |
|     | Figure 5.Left-Justified up to 24-Bit Data                          |    |
|     | Figure 6.De-Emphasis CurveFigure 7.Single-Speed Stopband Rejection |    |
|     |                                                                    |    |
|     | Figure 8.Single-Speed Transition Band                              |    |
|     | Figure 9.5ingle-Speed Passband Ripple                              |    |
|     | Figure 11.Double-Speed Stopband Rejection                          |    |
|     | Figure 12.Double-Speed Transition Band                             |    |
|     | Figure 13.Double-Speed Transition Band (detail)                    |    |
|     | Figure 14.Double-Speed Passband Ripple                             |    |
|     | Figure 15.Quad-Speed Stopband Rejection                            |    |
|     | Figure 16.Quad-Speed Transition Band                               |    |
|     | Figure 17.Quad-Speed Transition Band (detail)                      |    |
|     | Figure 18.Quad-Speed Passband Ripple                               |    |
|     | rigure ro. Quad opera r associa rappie                             |    |
| _IS | T OF TABLES                                                        |    |
|     | Table 1. CS4352 Auto-Detect                                        | 11 |
|     | Table 2. Single-Speed Mode Standard Frequencies                    |    |
|     | Table 3. Double-Speed Mode Standard Frequencies                    |    |
|     | Table 4. Quad-Speed Mode Standard Frequencies                      |    |
|     | Table 5. Digital Interface Format                                  |    |
|     | •                                                                  |    |



## 1. PIN DESCRIPTIONS



| Pin Name | Pin#    | Pin Description                                                                                                                                 |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| SDIN     | 1       | Serial Audio Data Input (Input) - Input for two's complement serial audio data.                                                                 |
| SCLK     | 2       | Serial Clock (Input) - Serial clock for the serial audio interface.                                                                             |
| LRCK     | 3       | <b>Left</b> / <b>Right Clock</b> ( <i>Input</i> ) - Determines which channel, Left or Right, is currently active on the serial audio data line. |
| MCLK     | 4       | Master Clock (Input) - Clock source for the delta-sigma modulator and digital filters.                                                          |
| VD       | 5       | Digital Power (Input) - Positive power supply for the digital section.                                                                          |
| GND      | 6<br>16 | Ground (Input) - Ground reference.                                                                                                              |
| DIF0     | 8       | <b>Digital Interface Format</b> ( <i>Input</i> ) - Defines the required relationship between the Left/Right Clock, Serial                       |
| DIF1     | 7       | Clock, and Serial Audio Data.                                                                                                                   |
| DEM      | 9       | <b>De-emphasis</b> ( <i>Input</i> ) - Selects the standard 15 $\mu$ s/50 $\mu$ s digital de-emphasis filter response for 44.1 kHz sample rates  |
| RST      | 10      | <b>Reset</b> ( <i>Input</i> ) - Powers down the device and resets all internal registers to their default settings when enabled.                |
| VA       | 11      | Low Voltage Analog Power (Input) - Positive power supply for the analog section.                                                                |
| VBIAS    | 12      | Positive Voltage Reference (Output) - Positive reference voltage for the internal DAC.                                                          |
| VQ       | 13      | Quiescent Voltage (Output) - Filter connection for internal quiescent voltage.                                                                  |
| VA_H     | 17      | High Voltage Analog Power (Input) - Positive power supply for the analog section.                                                               |
| VL       | 20      | Serial Audio Interface Power (Input) - Positive power for the serial audio interface                                                            |
| BMUTEC   | 14      | Muto Control (Output) Control signal for antional muto signal                                                                                   |
| AMUTEC   | 19      | Mute Control (Output) - Control signal for optional mute circuit.                                                                               |
| AOUTB    | 15      | Analog Outputs (Output) - The full-scale analog line output level is specified in the Analog Characteris-                                       |
| AOUTA    | 18      | tics table.                                                                                                                                     |



## 2. CHARACTERISTICS AND SPECIFICATIONS

## RECOMMENDED OPERATING CONDITIONS

(GND = 0 V; all voltages with respect to ground.)

| P                                                  | Symbol                    | Min              | Тур  | Max | Units |    |
|----------------------------------------------------|---------------------------|------------------|------|-----|-------|----|
| DC Power Supply                                    | High Voltage Analog power | V <sub>A H</sub> | 8.40 | 9   | 12.6  | V  |
|                                                    | Low Voltage Analog power  |                  | 3.13 | 3.3 | 3.47  | V  |
|                                                    | Digital power             |                  | 3.13 | 3.3 | 3.47  | V  |
|                                                    | Interface power           | $V_{L}^{-}$      | 1.43 | 1.5 | 3.47  | V  |
| Ambient Operating Temperature (power applied) -CZZ |                           |                  | -40  | -   | +85   | °C |
|                                                    | -DZZ                      | 'A               | -40  | -   | +105  | °C |

## **ABSOLUTE MAXIMUM RATINGS**

(GND = 0 V; all voltages with respect to ground.)

| Pa                            | rameters                  | Symbol                                        | Min  | Max                  | Units |
|-------------------------------|---------------------------|-----------------------------------------------|------|----------------------|-------|
| DC Power Supply               | High Voltage Analog power | V <sub>A H</sub>                              | -0.3 | 14.0                 | V     |
|                               | Low Voltage Analog power  | $egin{array}{c} V_{A\_H} \ V_{A} \end{array}$ | -0.3 | 3.63                 | V     |
|                               | Digital power             | $V_{D}$                                       | -0.3 | 3.63                 | V     |
|                               | Interface power           | $V_{L}^{-}$                                   | -0.3 | 3.63                 | V     |
| Input Current, Any Pin Except | Supplies                  | l <sub>in</sub>                               | -    | ±10                  | mA    |
| Digital Input Voltage         | Digital Interface         | $V_{IN-L}$                                    | -0.3 | V <sub>L</sub> + 0.4 | V     |
| Ambient Operating Temperatu   | T <sub>A</sub>            | -55                                           | +125 | °C                   |       |
| Storage Temperature           |                           | T <sub>stg</sub>                              | -65  | +150                 | °C    |

Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.



## DAC ANALOG CHARACTERISTICS - COMMERCIAL (-CZZ)

Test conditions (unless otherwise specified):  $T_A = 25$  °C,  $VA_H = 9$  V, VA = 3.3 V, VD = 3.3 V GND = 0 V; VBIAS+ and VQ capacitors as shown in Figure 2 on page 10; input test signal is a 997 Hz sine wave at 0 dBFS; measurement bandwidth 10 Hz to 20 kHz.

| Parameter                      |              |            | Symbol              | Min  | Тур  | Max  | Unit   |
|--------------------------------|--------------|------------|---------------------|------|------|------|--------|
| All Speed Modes                | Fs =         | 48, 96, an | d 192 kHz           |      |      |      |        |
| Dynamic Range (Note 1)         | 24-bit       | A-Weighted |                     | 100  | 106  | -    | dB     |
|                                |              | unweighted |                     | 97   | 103  | -    | dB     |
|                                |              | A-Weighted |                     | -    | 98   | -    | dB     |
|                                |              | unweighted |                     | -    | 95   | -    | dB     |
| Total Harmonic Distortion + N  | oise         | (Note 1)   |                     | -    |      |      |        |
|                                | 24-bit       | 0 dB       |                     | -    | -93  | -89  | dB     |
|                                |              | -20 dB     |                     | -    | -83  | -77  | dB     |
|                                |              | -60 dB     | THD+N               | -    | -43  | -37  | dB     |
|                                | 16-bit       | 0 dB       |                     | -    | -93  | -    | dB     |
|                                |              | -20 dB     |                     | -    | -75  | -    | dB     |
|                                |              | -60 dB     |                     | -    | -35  | -    | dB     |
| Idle Channel Noise / Signal-to | -noise ratio | (A-wt)     |                     | -    | 106  | -    | dB     |
| Interchannel Isolation         |              | (1 kHz)    |                     | -    | 99   | -    | dB     |
| Analog Output - All Mode       | es           |            |                     |      |      |      |        |
| Full Scale Output Voltage      |              |            |                     | 1.84 | 2.00 | 2.11 | Vrms   |
| Common Mode Voltage            |              |            | $V_Q$               | -    | 4    | -    | Vdc    |
| Max Current draw from an AC    | OUT pin      |            | I <sub>OUTmax</sub> | -    | 575  | -    | μΑ     |
| Max Current draw from VQ       |              |            | I <sub>Qmax</sub>   | -    | 1    | -    | μΑ     |
| Interchannel Gain Mismatch     |              |            |                     | -    | 0.1  | -    | dB     |
| Gain Drift                     |              |            |                     | -    | 100  | -    | ppm/°C |
| Output Impedance               |              |            | Z <sub>OUT</sub>    | -    | 50   | -    | Ω      |
| AC-Load Resistance             |              |            | $R_{L}$             | 5    | -    | -    | kΩ     |
| Load Capacitance               |              |            | C <sub>L</sub>      | -    | -    | 100  | pF     |

#### Notes:

1. One-half LSB of triangular PDF dither is added to data.



## **DAC ANALOG CHARACTERISTICS - AUTOMOTIVE (-DZZ)**

Test conditions (unless otherwise specified):  $T_A = -40^{\circ}C$  to 85°C,  $VA_H = 9$  V, VA = 3.3 V, VD = 3.3 V GND = 0 V; VBIAS+ and VQ capacitors as shown in Figure 2 on page 10; input test signal is a 997 Hz sine wave at 0 dBFS; measurement bandwidth 10 Hz to 20 kHz.

| Parameter                      |              |            | Symbol              | Min  | Тур  | Max  | Unit   |
|--------------------------------|--------------|------------|---------------------|------|------|------|--------|
| All Speed Modes                | Fs =         | 48, 96, an | d 192 kHz           |      |      |      |        |
| Dynamic Range (Note 2)         | 24-bit       | A-Weighted |                     | 96   | 106  | -    | dB     |
|                                |              | unweighted |                     | 93   | 103  | -    | dB     |
|                                |              | A-Weighted |                     | -    | 98   | -    | dB     |
|                                |              | unweighted |                     | -    | 95   | -    | dB     |
| Total Harmonic Distortion + N  | oise         | (Note 2)   |                     | -    |      |      |        |
|                                | 24-bit       | 0 dB       |                     | -    | -93  | -89  | dB     |
|                                |              | -20 dB     |                     | -    | -83  | -73  | dB     |
|                                |              | -60 dB     | THD+N               | -    | -43  | -33  | dB     |
|                                | 16-bit       | 0 dB       |                     | -    | -93  | -    | dB     |
|                                |              | -20 dB     |                     | -    | -75  | -    | dB     |
|                                |              | -60 dB     |                     | -    | -35  | -    | dB     |
| Idle Channel Noise / Signal-to | -noise ratio | (A-wt)     |                     | -    | 106  | -    | dB     |
| Interchannel Isolation         |              | (1 kHz)    |                     | -    | 99   | -    | dB     |
| Analog Output - All Mode       | es           |            |                     |      |      |      |        |
| Full Scale Output Voltage      |              |            |                     | 1.81 | 2.00 | 2.17 | Vrms   |
| Common Mode Voltage            |              |            | $V_Q$               | -    | 4    | -    | Vdc    |
| Max Current draw from an AC    | OUT pin      |            | I <sub>OUTmax</sub> | -    | 575  | -    | μΑ     |
| Max Current draw from VQ       |              |            | I <sub>Qmax</sub>   | -    | 1    | -    | μΑ     |
| Interchannel Gain Mismatch     |              |            |                     | -    | 0.1  | -    | dB     |
| Gain Drift                     |              |            |                     | -    | 100  | -    | ppm/°C |
| Output Impedance               |              |            | Z <sub>OUT</sub>    | -    | 50   | -    | Ω      |
| AC-Load Resistance             |              |            | $R_{L}$             | 5    | -    | -    | kΩ     |
| Load Capacitance               |              |            | $C_L$               | -    | -    | 100  | pF     |

#### Notes:

2. One-half LSB of triangular PDF dither is added to data.



## **COMBINED INTERPOLATION & ON-CHIP ANALOG FILTER RESPONSE**

(The filter characteristics have been normalized to the sample rate (Fs) and can be referenced to the desired sample rate by multiplying the given characteristic by Fs. Amplitude vs. frequency plots of the data in the table below are available in "Digital Filter Response Plots" on page 16.)

| Parameter                                     |                      | Min         | Тур         | Max      | Unit |
|-----------------------------------------------|----------------------|-------------|-------------|----------|------|
| Combined Digital and On-chip Analog Filte     | er Response - Single | e-Speed Mod | de - 48 kHz |          |      |
| Passband (Note 3)                             | to -0.01 dB corner   | 0           | -           | .454     | Fs   |
|                                               | to -3 dB corner      | 0           | -           | .499     | Fs   |
| Frequency Response 10 Hz to 20 kHz            |                      | -0.01       | -           | +0.01    | dB   |
| StopBand                                      |                      | 0.547       | -           | -        | Fs   |
| StopBand Attenuation                          | (Note 4)             | 102         | -           | -        | dB   |
| Total Group Delay (Fs = Output Sample Rate)   |                      | -           | 9.4/Fs      | -        | S    |
| Intra-channel Phase Deviation                 |                      | -           | -           | ±0.56/Fs | S    |
| Inter-channel Phase Deviation                 |                      | -           | -           | 0        | S    |
| De-emphasis Error (Note 5)(Relative to 1 kHz) | Fs = 44.1 kHz        | -           | -           | ±0.14    | dB   |
| Combined Digital and On-chip Analog Filte     | er Response - Doubl  | e-Speed Mo  | de - 96 kHz |          |      |
| Passband (Note 3)                             | to -0.01 dB corner   | 0           | -           | .430     | Fs   |
|                                               | to -3 dB corner      | 0           | -           | .499     | Fs   |
| Frequency Response 10 Hz to 20 kHz            |                      | -0.01       | -           | 0.01     | dB   |
| StopBand                                      |                      | .583        | -           | -        | Fs   |
| StopBand Attenuation                          | (Note 4)             | 80          | -           | -        | dB   |
| Total Group Delay (Fs = Output Sample Rate)   |                      | -           | 4.6/Fs      | -        | S    |
| Intra-channel Phase Deviation                 |                      | -           | -           | ±0.03/Fs | S    |
| Inter-channel Phase Deviation                 |                      | -           | -           | 0        | S    |
| Combined Digital and On-chip Analog Filte     | er Response - Quad-  | Speed Mod   | e - 192 kHz |          |      |
| Passband (Note 3)                             | to -0.01 dB corner   | 0           | -           | .105     | Fs   |
|                                               | to -3 dB corner      | 0           | -           | .490     | Fs   |
| Frequency Response 10 Hz to 20 kHz            |                      | -0.01       | -           | 0.01     | dB   |
| StopBand                                      |                      | .635        | -           | -        | Fs   |
| StopBand Attenuation                          | (Note 4)             | 90          | -           | -        | dB   |
| Total Group Delay (Fs = Output Sample Rate)   |                      | -           | 4.7/Fs      | -        | S    |
| Intra-channel Phase Deviation                 |                      | -           | -           | ±0.01/Fs | S    |
| Inter-channel Phase Deviation                 |                      | -           | -           | 0        | S    |

#### Notes:

- 3. Response is clock-dependent and will scale with Fs.
- 4. For Single-Speed Mode, the Measurement Bandwidth is from stopband to 3 Fs. For Double-Speed Mode, the Measurement Bandwidth is from stopband to 3 Fs. For Quad-Speed Mode, the Measurement Bandwidth is from stopband to 1.34 Fs.
- 5. De-emphasis is available only in Single-Speed Mode.



# **SWITCHING SPECIFICATIONS - SERIAL AUDIO INTERFACE**

| Parameters                           |                                                           | Symbol             | Min                  | Max              | Units             |
|--------------------------------------|-----------------------------------------------------------|--------------------|----------------------|------------------|-------------------|
| MCLK Frequency                       |                                                           |                    | 1.024                | 48.0             | MHz               |
| MCLK Duty Cycle                      |                                                           |                    | 45                   | 55               | %                 |
| Input Sample Rate (Auto selection)   | Single-Speed Mode<br>Double-Speed Mode<br>Quad-Speed Mode | Fs<br>Fs<br>Fs     | 4<br>84<br>170       | 54<br>108<br>216 | kHz<br>kHz<br>kHz |
| LRCK Duty Cycle                      |                                                           |                    | 40                   | 60               | %                 |
| SCLK Pulse Width Low                 |                                                           | t <sub>sclkl</sub> | 20                   | -                | ns                |
| SCLK Pulse Width High                |                                                           | t <sub>sclkh</sub> | 20                   | -                | ns                |
| SCLK Period                          | Single-Speed Mode                                         | t <sub>sclkw</sub> | 1<br>(128) <i>Fs</i> | -                | -                 |
|                                      | Double-Speed Mode                                         | t <sub>sclkw</sub> | 1<br>(64) <i>Fs</i>  | -                | -                 |
|                                      | Quad-Speed Mode                                           | t <sub>sclkw</sub> | 2<br>MCLK            | -                | -                 |
| SCLK rising to LRCK edge delay       |                                                           | t <sub>slrd</sub>  | 20                   |                  | ns                |
| SCLK rising to LRCK edge setup time  |                                                           | t <sub>slrs</sub>  | 20                   | -                | ns                |
| SDIN valid to SCLK rising setup time |                                                           | t <sub>sdlrs</sub> | 20                   | -                | ns                |
| SCLK rising to SDIN hold time        |                                                           | t <sub>sdh</sub>   | 20                   | -                | ns                |



Figure 1. Serial Input Timing



## **DIGITAL CHARACTERISTICS**

| Parameters                      |                         | Symbol          | Min  | Тур  | Max  | Units |
|---------------------------------|-------------------------|-----------------|------|------|------|-------|
| High-Level Input Voltage        | $V_{L} = 3.3 \text{ V}$ | V <sub>IH</sub> | 2.0  | -    | -    | V     |
|                                 | $V_1 = 2.5 V$           | $V_{IH}$        | 1.7  | -    | -    | V     |
|                                 | $V_{L} = 1.5 \text{ V}$ |                 | 1.05 | -    | -    | V     |
| Low-Level Input Voltage         | $V_{L} = 3.3 \text{ V}$ | V <sub>IL</sub> | -    | -    | 0.8  | V     |
|                                 | $V_1 = 2.5 V$           | $V_{IL}$        | -    | -    | 0.7  | V     |
|                                 | $V_{L} = 1.5 \text{ V}$ | \ /             | -    | -    | 0.38 | V     |
| Input Leakage Current           |                         | l <sub>in</sub> | -    | -    | ±10  | μΑ    |
| Input Capacitance               |                         |                 | -    | 8    | -    | pF    |
| Maximum MUTEC Drive Current     |                         |                 | -    | 2    | -    | mA    |
| MUTEC High-Level Output Voltage |                         | V <sub>OH</sub> | -    | VA_H | -    | V     |
| MUTEC Low-Level Output Voltage  |                         | V <sub>OL</sub> | -    | 0    | -    | V     |

## **POWER AND THERMAL CHARACTERISTICS**

| Parai                            | Symbol                                    | Min              | Тур | Max  | Units |    |
|----------------------------------|-------------------------------------------|------------------|-----|------|-------|----|
| Power Supplies                   |                                           | l .              |     |      |       |    |
| Power Supply Current             | normal operation, $V_{AH} = 12 \text{ V}$ | I <sub>A_H</sub> | -   | 12   | 21    | mA |
| (Note 6)                         | $V_{A H}^{-} = 9 V$                       | $I_{A_{-}H}^{-}$ | -   | 10   | 16    | mA |
|                                  | V <sub>A</sub> = 3.3 V                    | $I_A^-$          | -   | 3    | 4     | mA |
|                                  | V <sub>D</sub> = 3.3 V                    |                  | -   | 12   | 16    | mA |
|                                  |                                           | Ι <sub>L</sub>   | -   | 0.02 | 0.09  | mA |
|                                  | Interface current V <sub>L</sub> = 3.3 V  | $I_{pd}$         | -   | 380  | -     | μΑ |
| pow                              | ver-down state, all supplies (Note 7)     | į.               |     |      |       |    |
| Power Dissipation (all supplies) | (Note 6)                                  |                  |     |      |       |    |
| VA_H = 12 V                      | normal operation                          |                  | -   | 121  | 158   | mW |
|                                  | power-down (Note 7)                       |                  | -   | 1    | -     | mW |
| $VA_H = 9 V$                     | normal operation                          |                  | -   | 91   | 122   | mW |
|                                  | power-down (Note 7)                       |                  | -   | 1    | -     | mW |
| Power Supply Rejection Ratio (No | ote 8) (1 kHz)                            | PSRR             | -   | 60   | -     | dB |
|                                  | (60 Hz)                                   |                  | -   | 60   | -     | dB |

#### Notes:

- 6. Current consumption increases with increasing FS and increasing MCLK. Typ and Max values are based on highest FS and highest MCLK. Variance between speed modes is small.
- 7. Power down mode is defined as  $\overline{\text{RST}}$  pin = Low with all clock and data lines held static low. All digital inputs have a weak pull-down which is only present during reset. Opposing this pull-down will slightly increase the power-down current (pull-down is equivalent to a 50 k $\Omega$  resistor per pin).
- 8. Valid with the recommended capacitor values on VQ and  $V_{BIAS}$  as shown in the typical connection diagram in Section 3.

## 3. TYPICAL CONNECTION DIAGRAM



Figure 2. Typical Connection Diagram



### 4. APPLICATIONS

## 4.1 Sample Rate Range/Operational Mode Detect

The device operates in one of three operational modes. The allowed sample rate range in each mode is auto-detected.

The CS4352 will auto-detect the correct mode when the input sample rate (Fs), defined by the LRCK frequency, falls within one of the ranges illustrated in Table 1. Sample rates outside the specified range for each mode are not supported.

| Input Sample Rate (F <sub>S</sub> ) | Mode              |
|-------------------------------------|-------------------|
| 4 kHz - 54 kHz                      | Single-Speed Mode |
| 84 kHz - 108 kHz                    | Double-Speed Mode |
| 170 kHz - 216 kHz                   | Quad-Speed Mode   |

Table 1. CS4352 Auto-Detect

## 4.2 System Clocking

The device requires external generation of the master (MCLK), left/right (LRCK) and serial (SCLK) clocks. The left/right clock, defined also as the input sample rate ( $F_s$ ), must be synchronously derived from the MCLK according to specified ratios. The specified ratios of MCLK to LRCK, along with several standard audio sample rates and the required MCLK frequency, are illustrated in Tables 2-4.

Refer to Section 4.3 for the required SCLK timing associated with the selected Digital Interface Format and to "Switching Specifications - Serial Audio Interface" on page 8 for the maximum allowed clock frequencies.

| Sample Rate | MCLK (MHz) |         |         |         |         |  |  |  |
|-------------|------------|---------|---------|---------|---------|--|--|--|
| (kHz)       | 256x       | 384x    | 512x    | 768x    | 1024x   |  |  |  |
| 32          | 8.1920     | 12.2880 | 16.3840 | 24.5760 | 32.7680 |  |  |  |
| 44.1        | 11.2896    | 16.9344 | 22.5792 | 33.8688 | 45.1584 |  |  |  |
| 48          | 12.2880    | 18.4320 | 24.5760 | 36.8640 | 49.1520 |  |  |  |

Table 2. Single-Speed Mode Standard Frequencies

| Sample Rate | MCLK (MHz) |         |         |         |         |  |  |
|-------------|------------|---------|---------|---------|---------|--|--|
| (kHz)       | 128x       | 512x    |         |         |         |  |  |
| 88.2        | 11.2896    | 16.9344 | 22.5792 | 33.8688 | 45.1584 |  |  |
| 96          | 12.2880    | 18.4320 | 24.5760 | 36.8640 | 49.1520 |  |  |

**Table 3. Double-Speed Mode Standard Frequencies** 

| Sample Rate | MCLK (MHz) |         |         |  |  |  |
|-------------|------------|---------|---------|--|--|--|
| (kHz)       | 128x       | 192x    | 256x    |  |  |  |
| 176.4       | 22.5792    | 33.8688 | 45.1584 |  |  |  |
| 192         | 24.5760    | 36.8640 | 49.1520 |  |  |  |

**Table 4. Quad-Speed Mode Standard Frequencies** 



### 4.3 Digital Interface Format

The device will accept audio samples in 1 of 4 digital interface formats, as illustrated in Table 5.

The desired format is selected via the DIF1 and DIF0 pins. For an illustration of the required relationship between the LRCK, SCLK and SDIN, see Figures 3-5. For all formats, SDIN is valid on the rising edge of SCLK. Also, SCLK must have at least 32 cycles per LRCK period in format 2 and 48 cycles per LRCK period in format 3.

For more information about serial audio formats, refer to Cirrus Logic Application Note AN282: *The 2-Channel Serial Audio Interface: A Tutorial*, available at www.cirrus.com.

| DIF1 | DIF0 | DESCRIPTION                         | FORMAT | FIGURE |
|------|------|-------------------------------------|--------|--------|
| 0    | 0    | I <sup>2</sup> S, up to 24-bit Data | 0      | 3      |
| 0    | 1    | Right-Justified, 24-bit Data        | 1      | 4      |
| 1    | 0    | Left-Justified, up to 24-bit Data   | 2      | 5      |
| 1    | 1    | Right-Justified, 16-bit Data        | 3      | 4      |

**Table 5. Digital Interface Format** 



Figure 3. I2S, up to 24-Bit Data



Figure 4. Right-Justified Data



Figure 5. Left-Justified up to 24-Bit Data



### 4.4 De-Emphasis Control

The device includes on-chip digital de-emphasis. Figure 6 shows the de-emphasis curve for Fs equal to 44.1 kHz. The frequency response of the de-emphasis curve scales with changes in sample rate, Fs. The De-emphasis error will increase for sample rates other than 44.1 kHz

When pulled to VL, the DEM pin activates the 44.1 kHz de-emphasis filter. When pulled to GND, the DEM pin turns off the de-emphasis filter.



Figure 6. De-Emphasis Curve

**Note:** De-emphasis is only available in Single-Speed Mode.

## 4.5 Recommended Power-Up Sequence

- 1. Hold RST low until the power supplies and configuration pins are stable, and the master and left/right clocks are locked to the appropriate frequencies, as discussed in Section 4.2. In this state, VQ will remain low and VBIAS will be connected to VA.
- Bring RST high. The device will remain in a low power state with VQ low and will initiate the power-up sequence after approximately 512 LRCK cycles in Single-Speed Mode (1024 LRCK cycles in Double-Speed Mode, and 2048 LRCK cycles in Quad-Speed Mode).

### 4.6 Grounding and Power Supply Arrangements

As with any high-resolution converter, the CS4352 requires careful attention to power supply and grounding arrangements if its potential performance is to be realized. Figure 2 shows the recommended power arrangements, with VA\_H, VA, VD, and VL connected to clean supplies. If the ground planes are split between digital ground and analog ground, the GND pins of the CS4352 should be connected to the analog ground plane.

All signals, especially clocks, should be kept away from the VBIAS and VQ pins in order to avoid unwanted coupling into the DAC.

## 4.6.1 Capacitor Placement

Decoupling capacitors should be placed as close to the DAC as possible, with the low-value ceramic capacitor being the closest. To further minimize impedance, these capacitors should be located on the same layer as the DAC. If desired, all supply pins may be connected to the same supply, but a decoupling capacitor should still be placed on each supply pin.

**Note:** All decoupling capacitors should be referenced to analog ground.

The CDB4352 evaluation board demonstrates the optimum layout and power supply arrangements.



## 4.7 Popguard Transient Control

The CS4352 uses a novel technique to minimize the effects of output transients during power-up and power-down. This technology, when used with external DC-blocking capacitors in series with the audio outputs, minimizes the audio transients commonly produced by single-ended, single-supply converters. It is activated inside the DAC when the RST pin is toggled and requires no other external control, aside from choosing the appropriate DC-blocking capacitors.

### 4.7.1 Power-Up

When the device is initially powered-up, the audio outputs, AOUTA and AOUTB, are clamped to GND. Following a delay of approximately 1000 sample periods, each output begins to ramp toward the quiescent voltage. Approximately 10,000 LRCK cycles later, the outputs reach  $V_Q$  and audio output begins. This gradual voltage ramping allows time for the external DC-blocking capacitors to charge to the quiescent voltage, minimizing audible power-up transients.

### 4.7.2 Power-Down

To prevent audible transients at power-down, the device must first enter its power-down state. When this occurs, audio output ceases, and the internal output buffers are disconnected from AOUTA and AOUTB. In their place, a soft-start current sink is substituted that allows the DC-blocking capacitors to slowly discharge. Once this charge is dissipated, the power to the device may be turned off, and the system is ready for the next power-on.

## 4.7.3 Discharge Time

To prevent an audio transient at the next power-on, the DC-blocking capacitors must fully discharge before turning on the power or exiting the power-down state. If full discharge does not occur, a transient will occur when the audio outputs are initially clamped to GND. The time that the device must remain in the power-down state is related to the value of the DC-blocking capacitance and the output load. For example, with a  $3.3~\mu F$  capacitor, the minimum power-down time will be approximately 0.4~seconds.

### 4.8 Mute Control

The Mute Control pins go active during power-up initialization, reset, muting, or if the MCLK to LRCK ratio is incorrect. These pins are intended to be used as control for external mute circuits to prevent the clicks and pops that can occur in any single-ended, single-supply system.

Use of the Mute Control function is not mandatory but recommended for designs requiring the absolute minimum in extraneous clicks and pops. Also, use of the Mute Control function can enable the system designer to achieve idle channel noise/signal-to-noise ratios which are only limited by the external mute circuit. Please see the CDB4352 data sheet for a suggested mute circuit for dual-supply systems. Alternately, the FET muting circuit from the CS4351 data sheet may be used as well. This FET circuit must be placed in series after the RC filter; otherwise noise may occur during muting conditions. Further ESD protection will need to be taken into consideration for the FET used.



## 4.9 Initialization and Power-Down Sequence Diagram





## 5. DIGITAL FILTER RESPONSE PLOTS



Figure 7. Single-Speed Stopband Rejection



Figure 9. Single-Speed Transition Band (detail)



Figure 11. Double-Speed Stopband Rejection



Figure 8. Single-Speed Transition Band



Figure 10. Single-Speed Passband Ripple



Figure 12. Double-Speed Transition Band



Figure 13. Double-Speed Transition Band (detail)





Figure 15. Quad-Speed Stopband Rejection



Figure 16. Quad-Speed Transition Band



Figure 17. Quad-Speed Transition Band (detail)



Figure 18. Quad-Speed Passband Ripple



### 6. PARAMETER DEFINITIONS

#### Total Harmonic Distortion + Noise (THD+N)

The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels.

#### **Dynamic Range**

The ratio of the full-scale rms value of the signal to the rms sum of all other spectral components over the specified bandwidth. Dynamic range is a signal-to-noise measurement over the specified bandwidth made with a -60 dBFS signal. 60 dB is then added to the resulting measurement to refer the measurement to full scale. This technique ensures that the distortion components are below the noise level and do not effect the measurement. This measurement technique has been accepted by the Audio Engineering Society, AES17-1991, and the Electronic Industries Association of Japan, EIAJ CP-307.

#### Interchannel Isolation

A measure of crosstalk between the left and right channels. Measured for each channel at the converter's output with all zeros to the input under test and a full-scale signal applied to the other channel. Units in decibels.

#### **Interchannel Gain Mismatch**

The gain difference between left and right channels. Units in decibels.

#### **Gain Error**

The deviation from the nominal full-scale analog output for a full-scale digital input.

#### **Gain Drift**

The change in gain value with temperature. Units in ppm/°C.

#### **Intra-channel Phase Deviation**

The deviation from linear phase within a given channel.

#### **Inter-channel Phase Deviation**

The difference in phase between channels.



## 7. PACKAGE DIMENSIONS

## 20L TSSOP (4.4 mm BODY) PACKAGE DRAWING





|     | INCHES  |        |       |      | NOTE  |      |     |
|-----|---------|--------|-------|------|-------|------|-----|
| DIM | MIN     | NOM    | MAX   | MIN  | NOM   | MAX  |     |
| Α   |         |        | 0.043 |      |       | 1.10 |     |
| A1  | 0.002   | 0.004  | 0.006 | 0.05 |       | 0.15 |     |
| A2  | 0.03346 | 0.0354 | 0.037 | 0.85 | 0.90  | 0.95 |     |
| b   | 0.00748 | 0.0096 | 0.012 | 0.19 | 0.245 | 0.30 | 2,3 |
| D   | 0.252   | 0.256  | 0.259 | 6.40 | 6.50  | 6.60 | 1   |
| E   | 0.248   | 0.2519 | 0.256 | 6.30 | 6.40  | 6.50 |     |
| E1  | 0.169   | 0.1732 | 0.177 | 4.30 | 4.40  | 4.50 | 1   |
| е   |         |        | 0.026 |      |       | 0.65 |     |
| L   | 0.020   | 0.024  | 0.028 | 0.50 | 0.60  | 0.70 |     |
| μ   | 0°      | 4°     | 8°    | 0°   | 4°    | 8°   |     |

#### JEDEC #: MO-153

Controlling Dimension is Millimeters.

- 1. "D" and "E1" are reference datums and do not included mold flash or protrusions, but do include mold mismatch and are measured at the parting line, mold flash or protrusions shall not exceed 0.20 mm per side.
- 2. Dimension "b" does not include dambar protrusion/intrusion. Allowable dambar protrusion shall be 0.13 mm total in excess of "b" dimension at maximum material condition. Dambar intrusion shall not reduce dimension "b" by more than 0.07 mm at least material condition.
- 3. These dimensions apply to the flat section of the lead between 0.10 and 0.25 mm from lead tips.

| Parameters                 | Symbol    | Min               | Тур | Max | Units |         |
|----------------------------|-----------|-------------------|-----|-----|-------|---------|
| Package Thermal Resistance | 20L TSSOP | $\theta_{\sf JA}$ | -   | 72  | -     | °C/Watt |



### 8. ORDERING INFORMATION

| Product | Description                                    | Package         | Pb-Free | Grade      | Temp Range      | Container   | Order #     |
|---------|------------------------------------------------|-----------------|---------|------------|-----------------|-------------|-------------|
|         | 20 min 100 kl la Ctoron                        | 20-pin<br>TSSOP | YES     | Commercial | -40° to +85° C  | Rail        | CS4352-CZZ  |
| CS4352  | 20-pin, 192 kHz Stereo<br>DAC with 2 Vrms Line |                 |         |            | -40 to +65 C    | Tape & Reel | CS4352-CZZR |
| 034332  | Out                                            |                 |         | Automotive | -40° to +105° C | Rail        | CS4352-DZZ  |
|         | Out                                            |                 |         | Automotive | -40 10 +105 C   | Tape & Reel | CS4352-DZZR |
| CDB4352 | CS4352 Evaluation Board                        |                 | 1       | -          | -               | -           | CDB4352     |

#### 9. REVISION HISTORY

| Release | Changes                                                                                                                                                                                                                                                       |  |  |  |  |  |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PP1     | Lowered $V_{A\_H}$ minimum specification.  Updated Idle channel noise specification to A-wt.  Updated AOUT current draw specification.  Updated $V_{IL}$ for $VL=1.5V$ .                                                                                      |  |  |  |  |  |
| F1      | Updated performance specifications and limits based on statistical data.                                                                                                                                                                                      |  |  |  |  |  |
| F2      | Added Automotive grade specifications and ordering information.  Updated Commercial grade idle channel noise specification.  Lowered V <sub>IL</sub> maximum specification.  Updated power supply current specification.  Updated MCLK maximum specification. |  |  |  |  |  |

### **Contacting Cirrus Logic Support**

For all product questions and inquiries, contact a Cirrus Logic Sales Representative. To find the one nearest you, go to www.cirrus.com.

#### IMPORTANT NOTICE

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN AIRCRAFT SYSTEMS, MILITARY APPLICATIONS, PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, the Cirrus Logic logo designs, and Popguard are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.