

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









#### **FEATURES**

- 32-bit Post-Processor Audio DSP supports Multichannel Dolby<sup>®</sup> Volume
- Programmable through DSP Composer<sup>™</sup>
- CS49DV8, supports up to 7.1 Channels of Dolby Volume processing at 48 kHz, 44.1 kHz or 32 kHz.
  - Input Configurable for all input/output digital audio types (I<sup>2</sup>S, LJ/RJ, and TDM)
  - 32-bit data path delivers uncompromised dynamic range
  - 192 kHz capable integrated S/PDIF transmitter
  - DAO can operate in master or slave mode (SCLK & LRCLK)
- Integrated Clock Manager/PLL
  - Capable of operating from a wide variety of external crystals or external oscillators
- · Input Fs Auto Detection, Reporting and Handling
- · Sample rate conversion.
- · Master & Slave Host Boot Capability via Serial Interface
- SPI interface capable of running up to 25 MHz during run time
- 1.8V Core and a 3.3V I/O that is tolerant to 5V input

# 32-bit Dual Audio DSP Engine featuring Multichannel Dolby® Volume

The new CS49DV8C is the fastest time-to-market, mass-production ready Multichannel Dolby Volume solution available. The target applications for the CS49DV8C DSP are:

- Soundbars
- DTVs with Integrated Soundbars
- HDTV Stands/Furniture with Integrated Soundbars
- Automotive Head Units
- Automotive Outboard Amplifiers
- Blu-ray Disc<sup>®</sup> & DVD Receivers / HTiBs

All of these applications and many more that use volume control and are subject to playback from sources that do not have consistent volume levels will benefit from the CS49DV8C Dolby Volume solution.



#### **Ordering Information**

See page 27 for ordering information.



Preliminary Product Information

This document contains information for a new product. Cirrus Logic reserves the right to modify this product without notice.





## **Contacting Cirrus Logic Support**

For all product questions and inquiries contact a Cirrus Logic Sales Representative. To find the one nearest to you go to <a href="www.cirrus.com">www.cirrus.com</a>.

#### IMPORTANT NOTICE

"Preliminary" product information describes products that are in production, but for which full characterization data is not yet available. Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, the Cirrus Logic logo designs, DSP Composer, and Cirrus Framework are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.

Dolby is a registered trademarks of Dolby Laboratories, Inc. Dolby Volume is a trademark of Dolby Laboratories, Inc. Supply of an implementation of Dolby Technology does not convey a license nor imply a right under any patent, or any other industrial or Intellectual Property Right of Dolby Laboratories, to use the Implementation in any finished end-user or ready-to-use final product. It is hereby notified that a license for such use is required from Dolby Laboratories.

Motorola and SPI are trademarks of Motorola, Inc.

I<sup>2</sup>C is a registered trademark of Philips Semiconductor.

Logic7 is a registered trademark of Harmon International Industries, Inc.

iPod is a registered trademark of Apple Computer, Inc.

Blu-ray and Blu-ray Disc are trademarks of SONY KABUSHIKI KAISHA CORPORATION .



# **Table of Contents**

| 1. Documentation Strategy                                                            | 5  |
|--------------------------------------------------------------------------------------|----|
| 2. Overview                                                                          | 5  |
| 2.1 Licensing                                                                        |    |
| 3. Firmware Supported                                                                |    |
| 4. Hardware Functional Description                                                   |    |
| 4.1 DSP Core                                                                         |    |
| 4.1.1 DSP Memory                                                                     |    |
| 4.1.2 DMA Controller                                                                 |    |
| 4.2 On-chip DSP Peripherals                                                          |    |
| 4.2.1 Digital Audio Input Port (DAI)                                                 |    |
| 4.2.2 Digital Audio Output Port (DAO)                                                |    |
| 4.2.3 Serial Control Port 1 & 2 (I <sup>2</sup> C <sup>®</sup> or SPI <sup>™</sup> ) |    |
| 4.2.4 External Memory Interface                                                      |    |
| 4.2.5 GPIO                                                                           |    |
| 4.2.6 PLL-based Clock Generator                                                      |    |
| 4.3 DSP I/O Description                                                              |    |
| 4.3.1 Multiplexed Pins                                                               |    |
| 4.3.2 Termination Requirements                                                       |    |
| 4.3.3 Pads                                                                           |    |
| 4.4 Application Code Security                                                        |    |
| 5. Characteristics and Specifications                                                |    |
| 5.1 Absolute Maximum Ratings                                                         |    |
| 5.2 Recommended Operating Conditions                                                 |    |
| 5.3 Digital DC Characteristics                                                       |    |
| 5.4 Power Supply Characteristics                                                     |    |
| 5.5 Thermal Data (128-Pin LQFP)                                                      |    |
| 5.6 Switching Characteristics— RESET                                                 |    |
| 5.7 Switching Characteristics — XTI                                                  |    |
| 5.8 Switching Characteristics — Internal Clock                                       |    |
| 5.9 Switching Characteristics — Serial Control Port - SPI Slave Mode                 |    |
| 5.10 Switching Characteristics — Serial Control Port - SPI Master Mode               |    |
| 5.11 Switching Characteristics — Serial Control Port - I <sup>2</sup> C Slave Mode   |    |
| 5.13 Switching Characteristics — Serial Control Port - 1-C Master Mode               |    |
| 5.14 Switching Characteristics — Digital Audio Slave Input Port                      |    |
| 5.15 Switching Characteristics — Digital Addio Output Port                           |    |
| 5.16 Switching Characteristics — SDRAM Interface                                     |    |
| 6. Ordering Information                                                              |    |
| 7. Environmental, Manufacturing, and Handling Information                            |    |
| ,                                                                                    |    |
| 8. Device Pin-Out Diagram                                                            |    |
| 8.1 128-Pin LQFP Pin-Out Diagram                                                     |    |
| 9. Package Mechanical Drawings                                                       |    |
| 9.1 128-Pin LQFP Package                                                             |    |
| 10. Revision History                                                                 | 30 |



# **List of Figures**

| Figure 1. RESET Timing                                                          | 12 |
|---------------------------------------------------------------------------------|----|
| Figure 2. XTI Timing                                                            | 13 |
| Figure 3. Serial Control Port - SPI Slave Mode Timing                           | 14 |
| Figure 4. Serial Control Port - SPI Master Mode Timing                          |    |
| Figure 5. Serial Control Port - I <sup>2</sup> C Slave Mode Timing              | 16 |
| Figure 6. Serial Control Port - I <sup>2</sup> C Master Mode Timing             |    |
| Figure 7. UART Timing                                                           |    |
| Figure 8. Digital Audio Input (DAI) Port Timing Diagram                         |    |
| Figure 9. Digital Audio Port Timing Master Mode                                 | 20 |
| Figure 10. Digital Audio Output Timing, Slave Mode (Relationship LRCLK to SCLK) | 21 |
| Figure 11. External Memory Interface - SDRAM Burst Read Cycle                   | 23 |
| Figure 12. External Memory Interface - SDRAM Burst Write Cycle                  | 24 |
| Figure 13. External Memory Interface - SDRAM Auto Refresh Cycle                 | 25 |
| Figure 14. External Memory Interface - SDRAM Load Mode Register Cycle           |    |
| Figure 15. 128-Pin LQFP Pin-Out                                                 |    |
| Figure 16. 128-Pin LQFP Package Drawing                                         | 29 |
| List of Tables                                                                  |    |
| Table 1. CS49DV8C Related Documentation                                         | 5  |
| Table 2. Device and Firmware Selection Guide                                    |    |
| Table 3. CS49DV8C DSP Memory Sizes                                              | 7  |
| Table 4. Ordering Information                                                   | 27 |
| Table 5. Environmental, Manufacturing, and Handling Information                 | 27 |
| Table 6, 128-Pin LQFP Package Characteristics                                   | 29 |



## 1. Documentation Strategy

The CS49DV8C data sheet describes the CS49DV8C family of multichannel audio DSPs. This document should be used in conjunction with the following documents when evaluating or designing a system around the CS49DV8C family of processors.

Table 1. CS49DV8C Related Documentation

| Document Name                                | Description                                                                                                                                              |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS49DV8C Data Sheet                          | This document                                                                                                                                            |
| CS4953xx Hardware User's Manual              | Detailed system design information including Typical Connection Diagrams, boot-procedures, pin descriptions, and other system configuration information. |
| AN288PPH, "Dolby <sup>®</sup> Volume Module" | Application note contains an Application Programming Interface (API) used to control the Dolby Volume firmware.                                          |
| DSP Composer <sup>™</sup> User's Manual      | Includes detailed configuration and usage information for the GUI development tool.                                                                      |

The scope of the *CS49DV8C Data Sheet* is primarily the hardware specifications of the CS49DV8C devices. This includes hardware functionality, characteristic data, pinout, and packaging information.

The intended audience for the *CS49DV8C Data Sheet* is the system PCB designer, MCU programmer, and the quality control engineer.

#### 2. Overview

The CS49DV8C DSP is designed to provide high-performance volume control using the Dolby Volume algorithm. The CS49DV8, supports up to 7.1 Channels of Dolby Volume processing at 48 kHz, 44.1 kHz or 32 kHz while leaving the 2nd core of the DSP completely available for even further processing functions such as Quadruple Crossover Bass Management, Tone Control, and Multiband Parametric EQ.

The CS49DV8C DSP, together with Cirrus Logic's comprehensive library of audio processing algorithms, enables the development of next-generation high-definition audio solutions. Cirrus Logic also provides a broad array of digital interface products, and audio converters, to meet your audio system-level design requirements.

The CS49DV8C is available in a 128-pin LQFP package.

Please refer to Table 2 on page 6 for the processor speed and available firmware for the CS49DV8C product family.

**Table 2. Device and Firmware Selection Guide** 

| Device                      | Pre-<br>Process | Decode Processor A <sup>1</sup>                                                              | Mid-processor A <sup>1</sup>                                                                                          | Mid-processor B <sup>1</sup>                                                                                 | Post-processor <sup>1</sup>                                                                                                                                           |
|-----------------------------|-----------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS49DV8C<br><b>300 MIPS</b> | None            | Stereo PCM     Multi-Channel PCM     (2:1 Downsampling Option)     (4:1 Downsampling Option) | Dolby <sup>®</sup> Volume<br>(Runs on either DSP A or B)<br>See Section 3. for additional<br>concurrency information. | Dolby <sup>®</sup> Volume (Runs on either DSP A or B) See Section 3. for additional concurrency information. | <ul> <li>Tone Control</li> <li>Re-EQ</li> <li>PEQ (up to 11 bands)</li> <li>Delay</li> <li>7.1 Bass Manager</li> <li>Audio Manager</li> <li>1:2 Upsampling</li> </ul> |

1. Processing may be restricted and dependent on firmware selected. Contact your Cirrus Logic FAE for concurrency matrix.



#### 2.1 Licensing

Licenses are required for Dolby Volume and for all of the third party audio processing algorithms. Please contact your local Cirrus Sales representative for more information.

## 3. Firmware Supported

The suite of software available for the CS49DV8C family consists of operating systems (OS) and a library of overlays. The overlays have been divided into three main groups called Decoders, Midprocessors, and Post-processors. All software components are defined as follows:

- OS/Kernel Encompasses all non-audio processing tasks, including loading data from external memory, processing host messages, calling audio-processing subroutines, auto-detection, error concealment, etc.
- Dolby Volume The CS49DV8C can run Dolby Volume on either DSP A or DSP B. On the DSP that
  is not running Dolby Volume, it can run the firmware currently available on the CS4953xx family for
  that DSP (A or B).

# 4. Hardware Functional Description

#### 4.1 DSP Core

The CS49DV8C is a dual-core DSP with separate X and Y data and P code memory spaces. Each core is a high-performance, 32-bit, user-programmable, fixed-point DSP that is capable of performing two memory access control (MAC) operations per clock cycle. Each core has eight 72-bit accumulators, four X- and four Y-data registers, and 12 index registers.

Both DSP cores are coupled to a flexible DMA engine. The DMA engine can move data between peripherals such as the digital audio input (DAI) and digital audio output (DAO), external memory, or any DSP core memory, all without the intervention of the DSP. The DMA engine offloads data move instructions from the DSP core, leaving more MIPS available for signal processing instructions.

CS49DV8C functionality is controlled by application codes that are stored in on-board ROM or downloaded to the CS49DV8C from a host MCU or external FLASH/EEPROM. Users can choose to use standard audio post-processor modules which are available from Cirrus Logic.

#### 4.1.1 DSP Memory

The memory maps for the DSPs are as follows. All memory sizes are composed of 32-bit words.

 Memory Type
 DSP A
 DSP B

 X
 16k SRAM, 32k ROM
 10k SRAM, 8k ROM

 Y
 24k SRAM, 32k ROM
 16k SRAM, 16k ROM

 P
 8k SRAM, 32k ROM
 8k SRAM, 24k ROM

Table 3. CS49DV8C DSP Memory Sizes

#### 4.1.2 DMA Controller

The powerful 12-channel DMA controller can move data between 8 on-chip resources. Each resource has its own arbiter: X, Y, and P RAM/ROMs on DSP A; X, Y, and P RAM/ROMs on DSP B; external



memory; and the peripheral bus. Modulo and linear addressing modes are supported, with flexible start address and increment controls. The service interval for each DMA channel as well as up to 6 interrupt events, is programmable.

## 4.2 On-chip DSP Peripherals

#### 4.2.1 Digital Audio Input Port (DAI)

The 12-channel (6 line) DAI port supports a wide variety of data input formats. The port is capable of accepting PCM or IEC61937. Up to 32-bit word lengths are supported. Additionally support is provided for audio data input to the DSP via the DAI from an HDMI receiver.

The port has two independent slave-only clock domains. Each data input can be independently assigned to a clock domain. The sample rate of the input clock domains can be determined automatically by the DSP, which off-loads the task of monitoring the SPDIF receiver from the host. A time-stamping feature allows the input data to be sample-rate converted via software.

#### 4.2.2 Digital Audio Output Port (DAO)

There are two DAO ports. Each port can output 8 channels of up to 32-bit PCM data. The port supports data rates from 32 kHz to 192 kHz. Each port can be configured as an independent clock domain in slave mode, or the ratio of the two clocks can be set to even multiples of each other in master mode. The two ports can also be ganged together into a single clock domain. Each port has one serial audio pin that can be configured as a 192 kHz SPDIF transmitter (data with embedded clock on a single line).

# 4.2.3 Serial Control Port 1 & 2 (I<sup>2</sup>C<sup>®</sup> or SPI<sup>™</sup>)

There are two on-chip serial control ports that are capable of operating as master or slave in either I<sup>2</sup>C or SPI modes. SCP1 defaults to slave operation. It is dedicated for external host-control and supports an external clock up to 25MHz in SPI mode. This high clock speed enables very fast code download, control or data delivery. SCP2 defaults to master mode and is dedicated for booting from external serial Flash memory or for audio sub-system control.

#### 4.2.4 External Memory Interface

The external memory interface controller supports up to 128 Mbits of SDRAM, using a 16-bit data bus.

#### 4.2.5 GPIO

Many of the CS49DV8C peripheral pins are multiplexed with GPIO. Each GPIO can be configured as an output, an input, or an input with interrupt. Each input-pin interrupt can be configured as rising edge, falling edge, active-low, or active-high.

#### 4.2.6 PLL-based Clock Generator

The low-jitter PLL generates integer or fractional multiples of a reference frequency which are used to clock the DSP core and peripherals. Through a second PLL divider chain, a dependent clock domain can be output on the DAO port for driving audio converters. The CS49DV8C defaults to running from the external reference frequency and can be switched to use the PLL output after overlays have been loaded and configured, either through master boot from an external FLASH or through host control. A built-in crystal oscillator circuit with a buffered output is provided. The buffered output frequency ratio is selectable between 1:1 (default) or 2:1.



### 4.3 DSP I/O Description

#### 4.3.1 Multiplexed Pins

Many of the CS49DV8C pins are multi-functional. For details on pin functionality please refer to the CS4953xx Hardware User's Manual.

#### 4.3.2 Termination Requirements

Open-drain pins on the CS49DV8C must be pulled high for proper operation. Please refer to the *CS4953xx Hardware User's Manual* to identify which pins are open-drain and what value of pull-up resistor is required for proper operation.

Mode select pins on the CS49DV8C are used to select the boot mode upon the rising edge of reset. A detailed explanation of termination requirements for each communication mode select pin can be found in the CS4953xx Hardware User's Manual.

#### 4.3.3 Pads

The CS49DV8C I/O operates from the 3.3 V supply and is 5 V tolerant.

#### 4.4 Application Code Security

The external program code may be encrypted by the programmer to protect any intellectual property it may contain. A secret, customer-specific key is used to encrypt the program code that is to be stored external to the device.



# 5. Characteristics and Specifications

**Note:** All data sheet minimum and maximum timing parameters are guaranteed over the rated voltage and temperature. All data sheet typical parameters are measured under the following conditions: T = 25 °C, C<sub>L</sub> = 20 pF, VDD = 1.8 V, VDDA = VDDIO = 3.3 V, GNDD = GNDIO = GNDA = 0 V.

#### 5.1 Absolute Maximum Ratings

(GNDD = GNDIO = GNDA = 0 V; all voltages with respect to 0 V)

| Parameter                                  |              | Symbol            | Min  | Max    | Unit |
|--------------------------------------------|--------------|-------------------|------|--------|------|
| DC power supplies:                         | Core supply  | VDD               | -0.3 | 2.0    | V    |
|                                            | PLL supply   | VDDA              | -0.3 | 3.6    | V    |
|                                            | I/O supply   | VDDIO             | -0.3 | 3.6    | V    |
|                                            | VDDA – VDDIO |                   | -    | 0.3    | V    |
| Input pin current, any pin except supplies |              | l <sub>in</sub>   | -    | +/- 10 | mA   |
| Input voltage on PLL_REF_RES               |              | $V_{filt}$        | -0.3 | 3.6    | V    |
| Input voltage on I/O pins                  |              | V <sub>inio</sub> | -0.3 | 5.0    | V    |
| Storage temperature                        |              | T <sub>stg</sub>  | -65  | 150    | °C   |

**Caution:** Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

#### 5.2 Recommended Operating Conditions

(GNDD = GNDIO = GNDA = 0 V; all voltages with respect to 0 V)

| Parameter                      | Symbol         | Min  | Тур | Max  | Unit |
|--------------------------------|----------------|------|-----|------|------|
| DC power supplies: Core supply | VDD            | 1.71 | 1.8 | 1.89 | V    |
| PLL supply                     | VDDA           | 3.13 | 3.3 | 3.46 | V    |
| I/O supply                     | VDDIO          | 3.13 | 3.3 | 3.46 | V    |
| VDDA – VDDIO                   |                |      | 0   |      | V    |
| Ambient operating temperature  | T <sub>A</sub> |      |     |      |      |
| Commercial Grade (CVZ/CVZR)    |                | 0    | +25 | + 70 | °C   |

Note: It is recommended that the 3.3 V IO supply come up ahead of or simultaneously with the 1.8 V core supply.

### 5.3 Digital DC Characteristics

(Measurements performed under static conditions.)

| Parameter                                                                         | Symbol          | Min         | Тур | Max         | Unit |
|-----------------------------------------------------------------------------------|-----------------|-------------|-----|-------------|------|
| High-level input voltage                                                          | $V_{IH}$        | 2.0         | -   | -           | V    |
| Low-level input voltage, except XTI                                               | $V_{IL}$        | -           | -   | 0.8         | V    |
| Low-level input voltage, XTI                                                      | $V_{ILXTI}$     | -           | -   | 0.6         | V    |
| Input Hysteresis                                                                  | $V_{hys}$       |             | 0.4 |             | V    |
| High-level output voltage ( $I_O = -4mA$ ), except XTI, SDRAM pins                | V <sub>OH</sub> | VDDIO * 0.9 | -   | -           | V    |
| Low-level output voltage (I <sub>O</sub> = 4mA), except XTI, SDRAM pins           | V <sub>OL</sub> | -           | -   | VDDIO * 0.1 | V    |
| SDRAM High-level output voltage (I <sub>O</sub> = -8mA)                           | V <sub>OH</sub> | VDDIO * 0.9 | -   | -           | V    |
| SDRAM Low-level output voltage (I <sub>O</sub> = 8mA)                             | V <sub>OL</sub> | -           | -   | VDDIO * 0.1 | V    |
| Input leakage current (all digital pins with internal pull-up resistors disabled) | I <sub>IN</sub> | -           | -   | 5           | μΑ   |



| Parameter                                                                                 | Symbol             | Min | Тур | Max | Unit |
|-------------------------------------------------------------------------------------------|--------------------|-----|-----|-----|------|
| Input leakage current (all digital pins with internal pull-up resistors enabled, and XTI) | I <sub>IN-PU</sub> | -   | -   | 50  | μΑ   |

#### 5.4 Power Supply Characteristics

(Measurements performed under operating conditions.)

| Parameter                                            | Min | Тур | Max | Unit |
|------------------------------------------------------|-----|-----|-----|------|
| Power supply current:                                |     |     |     |      |
| Core and I/O operating: VDD <sup>1</sup>             | -   | 500 | -   | mA   |
| PLL operating: VDDA                                  | -   | 3.5 | -   | mA   |
| With external memory and most ports operating: VDDIO | -   | 120 | -   | mA   |

<sup>1.</sup>Dependent on application firmware and DSP clock speed.

#### 5.5 Thermal Data (128-Pin LQFP)

| Parameter                                       | Symbol        | Min | Тур | Max | Unit      |
|-------------------------------------------------|---------------|-----|-----|-----|-----------|
| Thermal Resistance (Junction to Ambient)        | $\theta_{ja}$ |     |     |     | °C / Watt |
| Two-layer Board <sup>1</sup>                    |               | -   | 48  | -   |           |
| Four-layer Board <sup>2</sup>                   |               | -   | 40  | -   |           |
| Thermal Resistance (Junction to Top of Package) | $\Psi_{it}$   |     |     |     | °C / Watt |
| Two-layer Board <sup>1</sup>                    |               | -   | .39 | -   |           |
| Four-layer Board <sup>2</sup>                   |               | -   | .33 | -   |           |

- **Notes:** 1.Two-layer board is specified as a 76 mm X 114 mm, 1.6 mm thick FR-4 material with 1-oz copper covering 20% of the top and bottom layers.
  - 2. Four-layer board is specified as a 76 mm X 114 mm, 1.6 mm thick FR-4 material with 1-oz copper covering 20% of the top and bottom layers and 0.5-oz copper covering 90% of the internal power plane and ground plane layers.
  - 3. To calculate the die temperature for a given power dissipation  $T_{i}$  = Ambient Temperature + [ (Power Dissipation in Watts) \*  $\theta_{ia}$  ]
  - 4. To calculate the case temperature for a given power dissipation
    - $T_c = T_i$  [ (Power Dissipation in Watts) \*  $\psi_{it}$ ]



# 5.6 Switching Characteristics— RESET

| Parameter                                     | Symbol              | Min | Max | Unit |
|-----------------------------------------------|---------------------|-----|-----|------|
| RESET minimum pulse width low                 | T <sub>rstl</sub>   | 1   | -   | μs   |
| All bidirectional pins high-Z after RESET low | T <sub>rst2z</sub>  | -   | 100 | ns   |
| Configuration pins setup before RESET high    | T <sub>rstsu</sub>  | 50  | -   | ns   |
| Configuration pins hold after RESET high      | T <sub>rsthld</sub> | 20  | -   | ns   |



Figure 1. RESET Timing



#### 5.7 Switching Characteristics — XTI

| Parameter                                                          | Symbol             | Min     | Max | Unit |
|--------------------------------------------------------------------|--------------------|---------|-----|------|
| External Crystal operating frequency <sup>1</sup>                  | F <sub>xtal</sub>  | 11.2896 | 27  | MHz  |
| XTI period                                                         | T <sub>clki</sub>  | 33.3    | 100 | ns   |
| XTI high time                                                      | T <sub>clkih</sub> | 13.3    | -   | ns   |
| XTI low time                                                       | T <sub>clkil</sub> | 13.3    | -   | ns   |
| External Crystal Load Capacitance (parallel resonant) <sup>2</sup> | C <sub>L</sub>     | 10      | 18  | pF   |
| External Crystal Equivalent Series Resistance                      | ESR                |         | 50  | W    |

- 1. Part characterized with the following crystal frequency values: 11.2896, 12.288, 18.432, 24.576, and 27 MHz.
- 2. C<sub>L</sub> refers to the total load capacitance as specified by the crystal manufacturer. Crystals which require a C<sub>L</sub> outside this range should be avoided. The crystal oscillator circuit design should follow the crystal manufacturer's recommendation for load capacitor selection.



Figure 2. XTI Timing

## 5.8 Switching Characteristics — Internal Clock

| Parameter                            |                               | Symbol            | Min               | Max                 | Unit |
|--------------------------------------|-------------------------------|-------------------|-------------------|---------------------|------|
| Internal DCLK frequency <sup>1</sup> | CS49DV8C-CVZ<br>CS49DV8C-CVZR | F <sub>dclk</sub> | F <sub>xtal</sub> | 150                 | MHz  |
| Internal DCLK period <sup>1</sup>    | CS49DV8C-CVZ<br>CS49DV8C-CVZR | DCLKP             | 6.7               | 1/F <sub>xtal</sub> | ns   |

<sup>1.</sup> After initial power-on reset,  $F_{dclk} = F_{xtal}$ . After initial kickstart commands, the PLL is locked to max  $F_{dclk}$  and remains locked until the next power-on reset.



# 5.9 Switching Characteristics — Serial Control Port - SPI Slave Mode

.

| Parameter                               | Symbol                | Min | Typical    | Max | Units |
|-----------------------------------------|-----------------------|-----|------------|-----|-------|
| SCP_CLK frequency <sup>1</sup>          | f <sub>spisck</sub>   | -   |            | 25  | MHz   |
| SCP_CS falling to SCP_CLK rising        | t <sub>spicss</sub>   | 24  |            | -   | ns    |
| SCP_CLK low time                        | t <sub>spickl</sub>   | 20  |            | -   | ns    |
| SCP_CLK high time                       | t <sub>spickh</sub>   | 20  |            | -   | ns    |
| Setup time SCP_MOSI input               | t <sub>spidsu</sub>   | 5   |            | -   | ns    |
| Hold time SCP_MOSI input                | t <sub>spidh</sub>    | 5   |            | -   | ns    |
| SCP_CLK low to SCP_MISO output valid    | t <sub>spidov</sub>   | -   |            | 11  | ns    |
| SCP_CLK falling to SCP_IRQ rising       | t <sub>spiirqh</sub>  | -   |            | 20  | ns    |
| SCP_CS rising to SCP_IRQ falling        | t <sub>spiirql</sub>  | 0   |            |     | ns    |
| SCP_CLK low to SCP_CS rising            | t <sub>spicsh</sub>   | 24  |            | -   | ns    |
| SCP_CS rising to SCP_MISO output high-Z | t <sub>spicsdz</sub>  | -   | 20         |     | ns    |
| SCP_CLK rising to SCP_BSY falling       | t <sub>spicbsyl</sub> | -   | 3*DCLKP+20 |     | ns    |

The specification f<sub>spisck</sub> indicates the maximum speed of the hardware. The system designer should be aware that the
actual maximum speed of the communication port may be limited by the firmware application. Flow control using the
SCP\_BSY pin should be implemented to prevent overflow of the input data buffer. At boot the maximum speed is
Fxtal/3.



Figure 3. Serial Control Port - SPI Slave Mode Timing



# 5.10 Switching Characteristics — Serial Control Port - SPI Master Mode

| Parameter                                     | Symbol              | Min | Typical                          | Max                                      | Units |
|-----------------------------------------------|---------------------|-----|----------------------------------|------------------------------------------|-------|
| SCP_CLK frequency <sup>1</sup>                | f <sub>spisck</sub> | -   |                                  | F <sub>xtal</sub> /2 (See<br>Footnote 2) | MHz   |
| SCP_CS falling to SCP_CLK rising <sup>3</sup> | t <sub>spicss</sub> | -   | 11*DCLKP +<br>(SCP_CLK PERIOD)/2 | -                                        | ns    |
| SCP_CLK low time                              | t <sub>spickl</sub> | 18  |                                  | -                                        | ns    |
| SCP_CLK high time                             | t <sub>spickh</sub> | 18  |                                  | -                                        | ns    |
| Setup time SCP_MISO input                     | t <sub>spidsu</sub> | 11  |                                  | -                                        | ns    |
| Hold time SCP_MISO input                      | t <sub>spidh</sub>  | 5   |                                  | -                                        | ns    |
| SCP_CLK low to SCP_MOSI output valid          | t <sub>spidov</sub> | -   |                                  | 11                                       | ns    |
| SCP_CLK low to SCP_CS falling                 | t <sub>spicsl</sub> | 7   |                                  | -                                        | ns    |
| SCP_CLK low to SCP_CS rising                  | t <sub>spicsh</sub> | -   | 11*DCLKP +<br>(SCP_CLK PERIOD)/2 | -                                        | ns    |
| Bus free time between active SCP_CS           | t <sub>spicsx</sub> |     | 3*DCLKP                          | -                                        | ns    |
| SCP_CLK falling to SCP_MOSI output high-Z     | t <sub>spidz</sub>  | -   |                                  | 20                                       | ns    |

- 1. The specification f<sub>spisck</sub> indicates the maximum speed of the hardware. The system designer should be aware that the actual maximum speed of the communication port may be limited by the firmware application.
- 2. See Section 5.7.
- 3. SCP\_CLK PERIOD refers to the period of SCP\_CLK as being used in a given application. It does not refer to a tested parameter.



Figure 4. Serial Control Port - SPI Master Mode Timing



# 5.11 Switching Characteristics — Serial Control Port - I<sup>2</sup>C Slave Mode

| Parameter                                                               | Symbol                | Min  | Typical      | Max          | Units |
|-------------------------------------------------------------------------|-----------------------|------|--------------|--------------|-------|
| SCP_CLK frequency <sup>1</sup>                                          | f <sub>iicck</sub>    | -    |              | 400          | kHz   |
| SCP_CLK low time                                                        | t <sub>iicckl</sub>   | 1.25 |              | -            | μs    |
| SCP_CLK high time                                                       | t <sub>iicckh</sub>   | 1.25 |              | -            | μs    |
| SCP_SCK rising to SCP_SDA rising or falling for START or STOP condition | t <sub>iicckcmd</sub> | 1.25 |              |              | μs    |
| START condition to SCP_CLK falling                                      | t <sub>iicstscl</sub> | 1.25 |              | -            | μs    |
| SCP_CLK falling to STOP condition                                       | t <sub>iicstp</sub>   | 2.5  |              | -            | μs    |
| Bus free time between STOP and START conditions                         | t <sub>iicbft</sub>   | 3    |              | -            | μs    |
| Setup time SCP_SDA input valid to SCP_CLK rising                        | t <sub>iicsu</sub>    | 100  |              |              | ns    |
| Hold time SCP_SDA input after SCP_CLK falling                           | t <sub>iich</sub>     | 20   |              | -            | ns    |
| SCP_CLK low to SCP_SDA out valid                                        | t <sub>iicdov</sub>   | -    |              | 18           | ns    |
| SCP_CLK falling to SCP_IRQ rising                                       | t <sub>iicirqh</sub>  | -    |              | 3*DCLKP + 40 | ns    |
| NAK condition to SCP_IRQ low                                            | t <sub>iicirql</sub>  |      | 3*DCLKP + 20 |              | ns    |
| SCP_CLK rising to SCB_BSY low                                           | t <sub>iicbsyl</sub>  | -    | 3*DCLKP + 20 |              | ns    |

The specification f<sub>iicck</sub> indicates the maximum speed of the hardware. The system designer should be aware that the actual maximum speed of the communication port may be limited by the firmware application. Flow control using the SCP\_BSY pin should be implemented to prevent overflow of the input data buffer.



Figure 5. Serial Control Port - I<sup>2</sup>C Slave Mode Timing



# 5.12 Switching Characteristics — Serial Control Port - I<sup>2</sup>C Master Mode

| Parameter                                                               | Symbol                | Min  | Max | Units |
|-------------------------------------------------------------------------|-----------------------|------|-----|-------|
| SCP_CLK frequency <sup>1</sup>                                          | f <sub>iicck</sub>    | -    | 400 | kHz   |
| SCP_CLK low time                                                        | t <sub>iicckl</sub>   | 1.25 | -   | μs    |
| SCP_CLK high time                                                       | t <sub>iicckh</sub>   | 1.25 | -   | μs    |
| SCP_SCK rising to SCP_SDA rising or falling for START or STOP condition | t <sub>iicckcmd</sub> | 1.25 |     | μs    |
| START condition to SCP_CLK falling                                      | t <sub>iicstscl</sub> | 1.25 | -   | μs    |
| SCP_CLK falling to STOP condition                                       | t <sub>iicstp</sub>   | 2.5  | -   | μs    |
| Bus free time between STOP and START conditions                         | t <sub>iicbft</sub>   | 3    | -   | μs    |
| Setup time SCP_SDA input valid to SCP_CLK rising                        | t <sub>iicsu</sub>    | 100  |     | ns    |
| Hold time SCP_SDA input after SCP_CLK falling                           | t <sub>iich</sub>     | 20   | -   | ns    |
| SCP_CLK low to SCP_SDA out valid                                        | t <sub>iicdov</sub>   | -    | 18  | ns    |

<sup>1.</sup> The specification f<sub>iicck</sub> indicates the maximum speed of the hardware. The system designer should be aware that the actual maximum speed of the communication port may be limited by the firmware application.



Figure 6. Serial Control Port - I<sup>2</sup>C Master Mode Timing



# 5.13 Switching Characteristics — UART

| Parameter                                   | Symbol               | Min | Max | Unit |
|---------------------------------------------|----------------------|-----|-----|------|
| UART_CLK period <sup>1</sup>                | t <sub>uclki</sub>   | 266 | -   | ns   |
| UART_CLK duty cycle                         | -                    | 40  | 60  | %    |
| Setup time for UART_RXD                     | t <sub>uckrxsu</sub> | 5   | -   |      |
| Hold time for UART_RXD                      | t <sub>uckrxdv</sub> | 5   | -   | ns   |
| Delay from CLK transition to TXD transition | t <sub>ucktxdv</sub> | -   | 29  | ns   |

<sup>1.</sup> The minimum clock period is limited to DCLKP/32 or the minimum value, whichever is larger.



Figure 7. UART Timing



# 5.14 Switching Characteristics — Digital Audio Slave Input Port

| Parameter            | Symbol               | Min | Max | Unit |
|----------------------|----------------------|-----|-----|------|
| DAI_SCLK period      | T <sub>daiclkp</sub> | 40  | -   | ns   |
| DAI_SCLK duty cycle  | -                    | 45  | 55  | %    |
| Setup time DAI_DATAn | t <sub>daidsu</sub>  | 10  | -   | ns   |
| Hold time DAI_DATAn  | t <sub>daidh</sub>   | 5   | -   | ns   |



Figure 8. Digital Audio Input (DAI) Port Timing Diagram



# 5.15 Switching Characteristics — Digital Audio Output Port

| Parameter                                                                | Symbol                | Min | Max | Unit |
|--------------------------------------------------------------------------|-----------------------|-----|-----|------|
| DAO_MCLK period                                                          | T <sub>daomclk</sub>  | 40  | -   | ns   |
| DAO_MCLK duty cycle                                                      | -                     | 45  | 55  | %    |
| DAO_SCLK period for Master or Slave mode <sup>1</sup>                    | T <sub>daosclk</sub>  | 40  | -   | ns   |
| DAO_SCLK duty cycle for Master or Slave mode <sup>1</sup>                | -                     | 40  | 60  | %    |
| Master Mode (Output A1 Mode) <sup>1,2</sup>                              |                       |     |     |      |
| DAO_SCLK delay from DAO_MCLK rising edge, DAO_MCLK as an input           | t <sub>daomsck</sub>  | -   | 19  | ns   |
| DAO_LRCLK delay from DAO_SCLK transition, respectively <sup>3</sup>      | t <sub>daomstlr</sub> | -   | 8   | ns   |
| DAO_SCLK delay from DAO_LRCLK transition, respectively <sup>3</sup>      | t <sub>daomlrts</sub> | -   | 8   | ns   |
| DAO1_DATA[30], DAO2_DATA[10] delay from DAO_SCLK transition <sup>3</sup> | t <sub>daomdv</sub>   | -   | 10  | ns   |
| Slave Mode (Output A0 Mode) <sup>4</sup>                                 |                       |     |     |      |
| DAO1_DATA[30], DAO2_DATA[10] delay from DAO_SCLK transition <sup>3</sup> | t <sub>daosdv</sub>   | -   | 15  | ns   |
| DAO_LRCLK delay from DAO_SCLK transition, respectively <sup>3</sup>      | t <sub>daosstlr</sub> | -   | 30  | ns   |
| DAO_SCLK delay from DAO_LRCLK transition, respectively <sup>3</sup>      | t <sub>daoslrts</sub> | -   | 15  | ns   |

<sup>1.</sup>Master mode timing specifications are characterized, not production tested.

<sup>4.</sup> Slave mode is defined as DAO\_SCLK, DAO\_LRCLK driven by an external source.



Note: In these diagrams, Falling edge is the inactive edge of DAO\_SCLK

Figure 9. Digital Audio Port Timing Master Mode

<sup>2.</sup>Master mode is defined as the CS49DVxx driving both DAO\_SCLK, DAO\_LRCLK. When MCLK is an input, it is divided to produce DAO\_SCLK, DAO\_LRCLK.

<sup>3.</sup> This timing parameter is defined from the non-active edge of DAO\_SCLK. The active edge of DAO\_SCLK is the point at which the data is valid.





Note: In these diagrams, Falling edge is the inactive edge of DAO\_SCLK

Figure 10. Digital Audio Output Timing, Slave Mode (Relationship LRCLK to SCLK)



# 5.16 Switching Characteristics — SDRAM Interface

Refer to Figure 11 through Figure 14.

(SD\_CLKOUT = SD\_CLKIN)

| Parameter                                   | Symbol               | Min  | Typical | Max | Unit |
|---------------------------------------------|----------------------|------|---------|-----|------|
| SD_CLKIN high time                          | t <sub>sdclkh</sub>  | 2.3  |         | -   | ns   |
| SD_CLKIN low time                           | t <sub>sdclkl</sub>  | 2.3  |         | -   | ns   |
| SD_CLKOUT rise/fall time                    | t <sub>sdclkrf</sub> | -    |         | 1   | ns   |
| SD_CLKOUT Frequency                         |                      |      | 150     |     | MHz  |
| SD_CLKOUT duty cycle                        | -                    | 45   |         | 55  | %    |
| SD_CLKOUT rising edge to signal valid       | t <sub>sdcmdv</sub>  | -    |         | 3.8 | ns   |
| Signal hold from SD_CLKOUT rising edge      | t <sub>sdcmdh</sub>  |      | 1.1     | -   | ns   |
| SD_CLKOUT rising edge to SD_DQMn valid      | t <sub>sddqv</sub>   | -    | 3.8     | -   | ns   |
| SD_DQMn hold from SD_CLKOUT rising edge     | t <sub>sddqh</sub>   | 1.38 |         | -   | ns   |
| SD_DATA valid setup to SD_CLKIN rising edge | t <sub>sddsu</sub>   | 1.3  |         | -   | ns   |
| SD_DATA valid hold to SD_CLKIN rising edge  | t <sub>sddh</sub>    | 1.38 |         | -   | ns   |
| SD_CLKOUT rising edge to ADDRn valid        | t <sub>sdav</sub>    | -    | 3.8     | -   | ns   |

SD\_CLKIN

 $t_{\text{sdclkl}} \\$ 



Figure 11. External Memory Interface - SDRAM Burst Read Cycle

t<sub>sdclkh</sub>

SD\_DQMn

00

t<sub>sddqv</sub>

**→** t<sub>sddqh</sub>



Figure 12. External Memory Interface - SDRAM Burst Write Cycle

11





Figure 13. External Memory Interface - SDRAM Auto Refresh Cycle