## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## 16-bit or 24-bit, 2/4/8-channel ADCs with PGIA

## Features

- Low Input Current (100 pA), Chopperstabilized Instrumentation Amplifier
- Scalable Input Span (Bipolar/Unipolar)
- 2.5V VREF: 25 mV , 55 mV , $100 \mathrm{mV}, 1 \mathrm{~V}$, $2.5 \mathrm{~V}, 5 \mathrm{~V}$
- External: $10 \mathrm{~V}, 100 \mathrm{~V}$
- Wide $\mathrm{V}_{\text {REF }}$ Input Range ( +1 to +5 V )
- Fourth Order Delta-Sigma A/D Converter
- Easy to Use Three-wire Serial Interface Port
- Programmable/Auto Channel Sequencer with Conversion Data FIFO
- Accessible Calibration Registers per Channel
- Compatible with SPI ${ }^{T M}$ and Microwire ${ }^{T M}$
- System and Self Calibration
- Eight Selectable Word Rates
- Up to 617 Sps (XIN = 200 kHz )
- Single Conversion Settling
- $50 / 60 \mathrm{~Hz} \pm 3 \mathrm{~Hz}$ Simultaneous Rejection
- Single +5 V Power Supply Operation
- Charge Pump Drive for Negative Supply
- +3 to +5 V Digital Supply Operation
- Low Power Consumption: 6.0 mW


## General Description

The CS5521/22/23/24/28 are highly integrated $\Delta \Sigma$ ana-log-to-digital converters (ADCs) which use chargebalance techniques to achieve 16-bit (CS5521/23) and 24-bit (CS5522/24/28) performance. The ADCs come as either two-channel (CS5521/22), four-channel (CS5523/24), or eight-channel (CS5528) devices and include a low-input-current, chopper-stabilized instrumentation amplifier. To permit selectable input spans of $25 \mathrm{mV}, 55 \mathrm{mV}$, $100 \mathrm{mV}, 1 \mathrm{~V}, 2.5 \mathrm{~V}$, and 5 V , the ADCs include a PGA (programmable gain amplifier). To accommodate ground-based thermocouple applications, the devices include a charge pump drive which provides a negative bias voltage to the on-chip amplifiers.

These devices also include a fourth-order $\Delta \Sigma$ modulator followed by a digital filter which provides eight selectable output word rates. The digital filters are designed to settle to full accuracy within one conversion cycle and when operated at word rates below 30 Sps , they reject both 50 Hz and 60 Hz interference.

These single-supply products are ideal solutions for measuring isolated and non-isolated, low-level signals in process control applications.

## ORDERING INFORMATION

See page 53.


## TABLE OF CONTENTS

ANALOG CHARACTERISTICS ..... 5
TYPICAL RMS NOISE, CS5521/23 ..... 7
TYPICAL NOISE FREE RESOLUTION (BITS), CS5521/23 ..... 7
TYPICAL RMS NOISE, CS5522/24/28 ..... 8
TYPICAL NOISE FREE RESOLUTION (BITS), CS5522/24/28 ..... 8
5 V DIGITAL CHARACTERISTICS. ..... 9
3 V DIGITAL CHARACTERISTICS. ..... 9
DYNAMIC CHARACTERISTICS ..... 10
RECOMMENDED OPERATING CONDITIONS ..... 10
ABSOLUTE MAXIMUM RATINGS ..... 10
SWITCHING CHARACTERISTICS ..... 11

1. GENERAL DESCRIPTION ..... 13
1.1 Analog Input ..... 13
1.1.1 Instrumentation Amplifier ..... 14
1.1.2 Coarse/Fine Charge Buffers ..... 14
1.1.3 Analog Input Span Considerations ..... 15
1.1.4 Measuring Voltages Higher than 5 V ..... 15
1.1.5 Voltage Reference ..... 16
1.2 Overview of ADC Register Structure and Operating Modes ..... 16
1.2.1 System Initialization ..... 18
1.2.2 Command Register Quick Reference ..... 19
1.2.3 Command Register Descriptions ..... 20
1.2.4 Serial Port Interface ..... 25
1.2.5 Reading/Writing the Offset, Gain, and Configuration Registers ..... 26
1.2.6 Reading/Writing the Channel-Setup Registers ..... 26
1.2.6.1 Latch Outputs ..... 28
1.2.6.2 Channel Select Bits ..... 28
1.2.6.3 Output Word Rate Selection ..... 28
1.2.6.4 Gain Bits ..... 28
1.2.6.5 Unipolar/Bipolar Bit ..... 28
1.2.7 Configuration Register ..... 28
1.2.7.1 Chop Frequency Select ..... 28
1.2.7.2 Conversion/Calibration Control Bits ..... 28
1.2.7.3 Power Consumption Control Bits ..... 28
1.2.7.4 Charge Pump Disable ..... 29
1.2.7.5 Reset System Control Bits ..... 29
1.2.7.6 Data Conversion Error Flags ..... 29
1.3 Calibration ..... 31
1.3.1 Self Calibration ..... 31
1.3.2 System Calibration ..... 32
1.3.3 Calibration Tips ..... 34
1.3.4 Limitations in Calibration Range ..... 34
1.4 Performing Conversions and Reading the Data Conversion FIFO ..... 34
1.4.1 Conversion Protocol ..... 35
1.4.1.1 Single, One-Setup Conversion ..... 35
1.4.1.2 Repeated One-Setup Conversions without Wait ..... 35
1.4.1.3 Repeated One-Setup Conversions with Wait ..... 36
1.4.1.4 Single, Multiple-Setup Conversions ..... 36
1.4.1.5 Repeated Multiple-Setup Conversions without Wait ..... 37
1.4.1.6 Repeated Multiple-Setup Conversions with Wait ..... 37
1.4.2 Calibration Protocol ..... 38
1.4.3 Example of Using the CSRs to Perform Conversions and Calibrations ..... 38
1.5 Conversion Output Coding ..... 40
1.5.1 Conversion Data FIFO Descriptions ..... 41
1.6 Digital Filter ..... 42
1.7 Clock Generator ..... 42
1.8 Power Supply Arrangements ..... 43
1.8.1 Charge Pump Drive Circuits ..... 45
1.9 Digital Gain Scaling ..... 45
1.10 Getting Started ..... 46
1.11 PCB Layout ..... 48
2. PIN DESCRIPTIONS ..... 49
2.1 Clock Generator ..... 50
2.2 Control Pins and Serial Data I/O ..... 50
2.3 Measurement and Reference Inputs ..... 50
2.4 Power Supply Connections ..... 51
3. SPECIFICATION DEFINITIONS ..... 52
4. ORDERING INFORMATION ..... 53
5. ENVIRONMENTAL, MANUFACTURING, \& HANDLING INFORMATION ..... 53
6. PACKAGE DIMENSION DRAWINGS ..... 54
7. REVISION HISTORY ..... 56

## LIST OF FIGURES

Figure 1. Continuous Running SCLK Timing (Not to Scale) ....................................................... 12
Figure 2. SDI Write Timing (Not to Scale)................................................................................. 12
Figure 3. SDO Read Timing (Not to Scale) ................................................................................. 12
Figure 4. Multiplexer Configurations.......................................................................................... 13
Figure 5. Input Models for AIN+ and AIN- pins, $\leq 100 \mathrm{mV}$ Input Ranges...................................... 14
Figure 6. Input Models for AIN+ and AIN- pins, $>100 \mathrm{mV}$ input ranges ....................................... 14
Figure 7. Input Ranges Greater than 5 V .................................................................................. 16
Figure 8. Input Model for VREF+ and VREF- Pins..................................................................... 16
Figure 9. CS5523/24 Register Diagram ..................................................................................... 17
Figure 10. Command and Data Word Timing............................................................................. 25
Figure 11. Self Calibration of Offset (Low Ranges).................................................................... 32
Figure 12. Self Calibration of Offset (High Ranges) .................................................................... 32
Figure 13. Self Calibration of Gain (All Ranges) ........................................................................ 32
Figure 14. System Calibration of Offset (Low Ranges) ............................................................... 32
Figure 15. System Calibration of Offset (High Ranges) .............................................................. 33
Figure 16. System Calibration of Gain (Low Ranges) ................................................................. 33
Figure 17. System Calibration of Gain (High Ranges) ................................................................ 33
Figure 18. Filter Response (Normalized to Output Word Rate = 15 Sps) .................................... 42
Figure 19. Typical Linearity Error for CS5521/23 ....................................................................... 42
Figure 20. Typical Linearity Error for CS5522/24/28 .................................................................. 42
Figure 21. CS5522 Configured to use on-chip charge pump to supply NBV ............................... 43
Figure 22. CS5522 Configured for ground-referenced Unipolar Signals...................................... 44
Figure 23. CS5522 Configured for Single Supply Bridge Measurement...................................... 44
Figure 24. Charge Pump Drive Circuit for VD+ = 3 V................................................................. 45
Figure 25. Alternate NBV Circuits ............................................................................................ 45

## LIST OF TABLES

Table 1. Relationship between Full Scale Input, Gain Factors, and Internal Analog Signal Limitations ..... 15
Table 2. Command Register Quick Reference. ..... 19
Table 3. Channel-Setup Registers ..... 27
Table 4. Configuration Register. ..... 30
Table 5. Offset and Gain Registers ..... 31
Table 6. Output Coding for 16-bit CS5521/23 and 24-bit CS5522/24/28 ..... 40

## CHARACTERISTICS AND SPECIFICATIONS

ANALOG CHARACTERISTICS $\left(T_{A}=25^{\circ} \mathrm{C} ; \mathrm{VA}+, \mathrm{VD}+=5 \mathrm{~V} \pm 5 \%\right.$; VREF $+=2.5 \mathrm{~V}$, VREF- $=$ AGND, NBV = -2.1 V, XIN = $32.768 \mathrm{kHz}, \mathrm{CFS} 1-\mathrm{CFSO}=‘ 00^{\prime}$, OWR (Output Word Rate) $=15 \mathrm{Sps}$, Bipolar Mode, Input Range $= \pm 100 \mathrm{mV}$; See Notes 1 and 2.)

| Parameter | CS5521/23 |  |  | CS5522/24/28 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |
| Accuracy |  |  |  |  |  |  |  |
| Resolution | - | - | 16 | - | - | 24 | Bits |
| Linearity Error | - | $\pm 0.0015$ | $\pm 0.003$ | - | $\pm 0.0007$ | $\pm 0.0015$ | \%FS |
| Bipolar Offset (Note 3) | - | $\pm 1$ | $\pm 2$ | - | $\pm 16$ | $\pm 32$ | $\mathrm{LSB}_{N}$ |
| Unipolar Offset (Note 3) | - | $\pm 2$ | $\pm 4$ | - | $\pm 32$ | $\pm 64$ | $\mathrm{LSB}_{\mathrm{N}}$ |
| Offset Drift (Notes 3 and 4) | - | 20 | - | - | 20 | - | $\mathrm{nV} /{ }^{\circ} \mathrm{C}$ |
| Bipolar Gain Error | - | $\pm 8$ | $\pm 31$ | - | $\pm 8$ | $\pm 31$ | ppm |
| Unipolar Gain Error | - | $\pm 16$ | $\pm 62$ | - | $\pm 16$ | $\pm 62$ | ppm |
| Gain Drift (Note 4) | - | 1 | 3 | - | 1 | 3 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Power Supplies |  |  |  |  |  |  |  |
| Power Supply Currents (Normal Mode) $I_{A_{+}}$ (Note 5) $\left.\begin{array}{l}I_{D+} \\ I_{\text {NBV }}\end{array}\right)$ | - | $\begin{aligned} & 1.2 \\ & 110 \\ & 400 \end{aligned}$ | $\begin{aligned} & 1.6 \\ & 150 \\ & 570 \end{aligned}$ | - | $\begin{aligned} & 1.5 \\ & 110 \\ & 525 \end{aligned}$ | $\begin{aligned} & 2.1 \\ & 150 \\ & 700 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Power Consumption (Note 6) <br>  Normal Mode <br> Low Power Mode  <br> Sleep  | $\stackrel{-}{\mathrm{N} / \mathrm{A}}$ | $\begin{aligned} & 7.0 \\ & \mathrm{~N} / \mathrm{A} \\ & 500 \end{aligned}$ | $\begin{gathered} 10 \\ \text { N/A } \end{gathered}$ | - | $\begin{gathered} 10.1 \\ 5.5 \\ 500 \end{gathered}$ | $\begin{gathered} 14.8 \\ 7.5 \end{gathered}$ | $\begin{gathered} \mathrm{mW} \\ \mathrm{~mW} \\ \mu \mathrm{~W} \end{gathered}$ |
| Power Supply Rejection Positive Supplies dc NBV | - | $\begin{aligned} & 120 \\ & 110 \end{aligned}$ | - | - | $\begin{aligned} & 120 \\ & 110 \end{aligned}$ | - | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |

Notes: 1. Applies after system calibration at any temperature within $-40^{\circ} \mathrm{C} \sim+85^{\circ} \mathrm{C}$.
2. Specifications guaranteed by design, characterization, and/or test.
3. Specification applies to the device only and does not include any effects by external parasitic thermocouples. $\mathrm{LSB}_{\mathrm{N}}$ : N is 16 for the CS5521/23 and N is 24 for the CS5522/24/28
4. Drift over specified temperature range after calibration at power-up at $25^{\circ} \mathrm{C}$.
5. Measured with Charge Pump Drive off.
6. All outputs unloaded. All input CMOS levels and the CS5521/23 do not have a low power mode.

## ANALOG CHARACTERISTICS (Continued)

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Analog Input |  |  |  |  |
| Common Mode + Signal on AIN+ or AIN- Bipolar/Unipolar Mode |  |  |  |  |
| $\mathrm{NBV}=-1.8$ to $-2.5 \mathrm{~V} \quad$ Range $=25 \mathrm{mV}, 55 \mathrm{mV}$, or 100 mV | -0.150 | - | 0.950 | V |
| Range $=1 \mathrm{~V}, 2.5 \mathrm{~V}$, or 5 V | NBV |  | VA+ | V |
| NBV = AGND $\quad$ Range $=25 \mathrm{mV}, 55 \mathrm{mV}$, or 100 mV (Note 7) | 1.85 | - | 2.65 | V |
| Range $=1 \mathrm{~V}, 2.5 \mathrm{~V}$, or 5 V | 0.0 | - | VA+ | V |
| CVF Current on AIN+ or AIN- (Note 8) |  |  |  |  |
| Range $=25 \mathrm{mV}$, 55 mV , or 100 mV | - | 100 | 300 | pA |
| Range $=1 \mathrm{~V}, 2.5 \mathrm{~V}$, or 5 V | - | 10 | - | nA |
| Input Current Drift (Note 8) |  |  |  |  |
| Range $=25 \mathrm{mV}$, 55 mV , or 100 mV | - | 1 | - | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Leakage for Multiplexer when Off | - | 10 | - | pA |
| $\begin{array}{ll}\text { Common Mode Rejection } & \mathrm{dc} \\ & 50,60 \mathrm{~Hz}\end{array}$ | - | 120 | - | dB |
|  | - | 120 | - | dB |
| Input Capacitance | - | 10 | - | pF |
| Voltage Reference Input |  |  |  |  |
| Range (VREF+) - (VREF-) | 1 | 2.5 | VA+ | V |
| VREF+ | (VREF-)+1 | - | VA+ | V |
| VREF- | NBV | - | (VREF+)-1 | V |
| CVF Current (Note 8) | - | 5.0 | - | nA |
| Common Mode Rejection dc$50,60 \mathrm{~Hz}$ | - | 110 | - | dB |
|  | - | 130 | - | dB |
| Input Capacitance | - | 16 | - | pF |
| System Calibration Specifications |  |  |  |  |
| Full Scale Calibration Range (VREF $=2.5 \mathrm{~V}$ ) $\begin{gathered}\text { (Vipolar/Unipolar Mode } \\ 25 \mathrm{mV}\end{gathered}$ |  |  |  |  |
|  | 10 | - | 32.5 | mV |
| 55 mV | 25 | - | 71.5 | mV |
| 100 mV | 40 | - | 105 | mV |
| 1 V | 0.40 | - | 1.30 | V |
| 2.5 V | 1.0 | - | 3.25 | V |
| 5 V | 2.0 | - | VA+ | V |
| $\begin{array}{lll}\text { Offset Calibration Range } & & \text { Bipolar/Unipolar Mode } \\ & 25 \mathrm{mV} & \\ & 55 \mathrm{mV} & \\ 100 \mathrm{mV} & \\ & 1 \mathrm{~V} & \\ & 2.5 \mathrm{~V} & \\ & 5 \mathrm{~V} & \\ & \text { (Note 9) }\end{array}$ |  |  |  |  |
|  | - | - | $\pm 12.5$ | mV |
|  | - | - | $\pm 27.5$ | mV |
|  | - | - | $\pm 50$ | mV |
|  | - | - | $\pm 0.5$ | V |
|  | - | - | $\pm 1.25$ | V |
|  | - | - | $\pm 2.50$ | V |

Notes: 7. For the CS5528, the $25 \mathrm{mV}, 55 \mathrm{mV}$ and 100 mV ranges cannot be used unless NBV is powered at -1.8 to -2.5 V
8. See the section of the data sheet which discusses input models. Chop clock is $256 \mathrm{~Hz}(\mathrm{XIN} / 128)$ for PGIA (programmable gain instrumentation amplifier). XIN $=32.768 \mathrm{kHz}$.
9. The maximum full scale signal can be limited by saturation of circuitry within the internal signal path.

TYPICAL RMS NOISE, CS5521/23 (Notes 10 and 11)

| Output Rate (Sps) | -3 dB Filter Frequency | Input Range, (Bipolar/Unipolar Mode) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 25 mV | 55 mV | 100 mV | 1 V | 2.5 V | 5 V |
| 1.88 | 1.64 | 90 nV | 148 nV | 220 nV | $1.8 \mu \mathrm{~V}$ | $3.9 \mu \mathrm{~V}$ | $7.8 \mu \mathrm{~V}$ |
| 3.76 | 3.27 | 122 nV | 182 nV | 310 nV | $2.6 \mu \mathrm{~V}$ | $5.7 \mu \mathrm{~V}$ | $11.3 \mu \mathrm{~V}$ |
| 7.51 | 6.55 | 180 nV | 267 nV | 435 nV | $3.7 \mu \mathrm{~V}$ | $8.5 \mu \mathrm{~V}$ | $18.1 \mu \mathrm{~V}$ |
| 15.0 | 12.7 | 280 nV | 440 nV | 810 nV | $5.7 \mu \mathrm{~V}$ | $14 \mu \mathrm{~V}$ | $28 \mu \mathrm{~V}$ |
| 30.0 | 25.4 | 580 nV | $1.1 \mu \mathrm{~V}$ | 2.1 HV | $18.2 \mu \mathrm{~V}$ | $48 \mu \mathrm{~V}$ | $96 \mu \mathrm{~V}$ |
| 61.6 (Note 12) | 50.4 | $2.6 \mu \mathrm{~V}$ | $4.9 \mu \mathrm{~V}$ | $8.5 \mu \mathrm{~V}$ | $92 \mu \mathrm{~V}$ | $238 \mu \mathrm{~V}$ | $390 \mu \mathrm{~V}$ |
| 84.5 (Note 12) | 70.7 | $11 \mu \mathrm{~V}$ | $27 \mu \mathrm{~V}$ | $43 \mu \mathrm{~V}$ | $458 \mu \mathrm{~V}$ | 1.1 mV | 2.4 mV |
| 101.1 (Note 12) | 84.6 | $41 \mu \mathrm{~V}$ | $72 \mu \mathrm{~V}$ | $130 \mu \mathrm{~V}$ | 1.2 mV | 3.4 mV | 6.7 mV |

Notes: 10. Wideband noise aliased into the baseband. Referred to the input. Typical values shown for $25^{\circ} \mathrm{C}$.
11. To estimate Peak-to-Peak Noise, multiply RMS noise by 6.6 for all ranges and output rates.
12. For input ranges $<100 \mathrm{mV}$ and output rates $\geq 60 \mathrm{Sps}, 16.384 \mathrm{kHz}$ chopping frequency is used.

## TYPICAL NOISE FREE RESOLUTION (BITS), CS5521/23 (Note 13)

| Output Rate (Sps) | -3 dB Filter Frequency | Input Range, (Bipolar Mode) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 25 mV | 55 mV | 100 mV | 1 V | 2.5 V | 5 V |
| 1.88 | 1.64 | 16 | 16 | 16 | 16 | 16 | 16 |
| 3.76 | 3.27 | 16 | 16 | 16 | 16 | 16 | 16 |
| 7.51 | 6.55 | 15 | 16 | 16 | 16 | 16 | 16 |
| 15.0 | 12.7 | 15 | 15 | 15 | 16 | 16 | 16 |
| 30.0 | 25.4 | 14 | 14 | 14 | 14 | 14 | 14 |
| 61.6 (Note 12) | 50.4 | 12 | 12 | 12 | 12 | 12 | 12 |
| 84.5 (Note 12) | 70.7 | 9 | 9 | 9 | 9 | 9 | 9 |
| 101.1 (Note 12) | 84.6 | 8 | 8 | 8 | 8 | 8 | 8 |

Notes: 13. For bipolar mode, the number of bits of Noise Free Resolution is LOG((2XInput Range)/(6.6xRMS Noise))/LOG(2) rounded to the nearest bit. For unipolar mode, the number of bits of Noise Free Resolution is LOG((Input Range)/(6.6xRMS Noise))/LOG(2) rounded to the nearest bit. Also, the CS5521/23's output conversions are 16 bits. Noise free Resolution numbers are based upon VREF $=2.5 \mathrm{~V}$ and $\mathrm{XIN}=32.768 \mathrm{kHz}$. The values will be affected directly by changes in VREF, but the effects due to changes in the XIN frequency will be minor.

TYPICAL RMS NOISE, CS5522/24/28 (Notes 14 and 15)

| Output Rate (Sps) | -3 dB Filter Frequency | Input Range, (Bipolar/Unipolar Mode) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 25 mV | 55 mV | 100 mV | 1 V | 2.5 V | 5 V |
| 1.88 | 1.64 | 90 nV | 95 nV | 140 nV | $1.5 \mu \mathrm{~V}$ | $3 \mu \mathrm{~V}$ | $6 \mu \mathrm{~V}$ |
| 3.76 | 3.27 | 110 nV | 130 nV | 190 nV | $2 \mu \mathrm{~V}$ | $4 \mu \mathrm{~V}$ | $8 \mu \mathrm{~V}$ |
| 7.51 | 6.55 | 170 nV | 200 nV | 275 nV | $2.5 \mu \mathrm{~V}$ | $6 \mu \mathrm{~V}$ | $11.5 \mu \mathrm{~V}$ |
| 15.0 | 12.7 | 250 nV | 330 nV | 580 nV | $4.5 \mu \mathrm{~V}$ | $10 \mu \mathrm{~V}$ | $20 \mu \mathrm{~V}$ |
| 30.0 | 25.4 | 500 nV | $1 \mu \mathrm{~V}$ | $1.5 \mu \mathrm{~V}$ | $16 \mu \mathrm{~V}$ | $45 \mu \mathrm{~V}$ | $85 \mu \mathrm{~V}$ |
| 61.6 (Note 16) | 50.4 | $2 \mu \mathrm{~V}$ | $4 \mu \mathrm{~V}$ | $8 \mu \mathrm{~V}$ | $72 \mu \mathrm{~V}$ | $195 \mu \mathrm{~V}$ | $350 \mu \mathrm{~V}$ |
| 84.5 (Note 16) | 70.7 | $10 \mu \mathrm{~V}$ | $20 \mu \mathrm{~V}$ | $35 \mu \mathrm{~V}$ | $340 \mu \mathrm{~V}$ | $900 \mu \mathrm{~V}$ | 2 mV |
| 101.1 (Note 16) | 84.6 | $30 \mu \mathrm{~V}$ | $60 \mu \mathrm{~V}$ | $105 \mu \mathrm{~V}$ | 1.1 mV | 3 mV | 5.3 mV |

Notes: 14. Wideband noise aliased into the baseband. Referred to the input. Typical values shown for $25^{\circ} \mathrm{C}$.
15. To estimate Peak-to-Peak Noise, multiply RMS noise by 6.6 for all ranges and output rates.
16. For input ranges $<100 \mathrm{mV}$ and output rates $\geq 60 \mathrm{Sps}, 16.384 \mathrm{kHz}$ chopping frequency is used.

TYPICAL NOISE FREE RESOLUTION (BITS), CS5522/24/28 (Note 17)

| Output Rate (Sps) | -3 dB Filter Frequency | Input Range, (Bipolar Mode) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 25 mV | 55 mV | 100 mV | 1 V | 2.5 V | 5 V |
| 1.88 | 1.64 | 16 | 17 | 18 | 18 | 18 | 18 |
| 3.76 | 3.27 | 16 | 17 | 17 | 17 | 18 | 18 |
| 7.51 | 6.55 | 15 | 16 | 17 | 17 | 17 | 17 |
| 15.0 | 12.7 | 15 | 16 | 16 | 16 | 16 | 16 |
| 30.0 | 25.4 | 14 | 14 | 14 | 14 | 14 | 14 |
| 61.6 (Note 16) | 50.4 | 12 | 12 | 12 | 12 | 12 | 12 |
| 84.5 (Note 16) | 70.7 | 10 | 10 | 10 | 10 | 10 | 10 |
| 101.1 (Note 16) | 84.6 | 8 | 8 | 8 | 8 | 8 | 8 |

Notes: 17. For bipolar mode, the number of bits of Noise Free Resolution is LOG((2XInput Range)/(6.6xRMS Noise))/LOG(2) rounded to the nearest bit. For unipolar mode, the number of bits of Noise Free Resolution is LOG((Input Range)/(6.6xRMS Noise))/LOG(2) rounded to the nearest bit. Also, the CS5522/24/28's output conversions are 24 bits. Noise free Resolution numbers are based upon VREF $=2.5 \mathrm{~V}$ and $\mathrm{XIN}=32.768 \mathrm{kHz}$. The values will be affected directly by changes in VREF, but the effects due to changes in the XIN frequency will be minor.

5 V DIGITAL CHARACTERISTICS $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{VA}+\mathrm{VD}+=5 \mathrm{~V} \pm 5 \% ; \mathrm{GND}=0\right.$;
See Notes 2 and 18.))

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| High-level Input Voltage $\quad$ All Pins Except XIN and SCLK XIN SCLK | $\mathrm{V}_{\mathrm{IH}}$ | $\begin{gathered} 0.6 \text { VD+ } \\ \left(V D_{+}\right)-0.5 \\ \left(V D_{+}\right)-0.45 \end{gathered}$ | - - - | - | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Low-level Input Voltage All Pins Except XIN and SCLK <br> XIN  <br> SCLK  | VIL |  | - | $\begin{aligned} & \hline 0.8 \\ & 1.5 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| ```High-level Output Voltage All Pins Except CPD and SDO (Note 19) CPD, \(I_{\text {out }}=-4.0 \mathrm{~mA}\) SDO, \(\mathrm{I}_{\text {out }}=-5.0 \mathrm{~mA}\)``` | $\mathrm{V}_{\mathrm{OH}}$ | $\begin{gathered} (V A+)-1.0 \\ (V D+)-1.0 \\ (V D+)-1.0 \end{gathered}$ | - | - | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { V } \end{aligned}$ |
| Low-level Output Voltage $\begin{array}{r} \text { All Pins Except CPD and SDO, } I_{\text {out }}=1.6 \mathrm{~mA} \\ \text { CPD, } I_{\text {out }}=2 \mathrm{~mA} \\ \text { SDO, } I_{\text {out }}=5.0 \mathrm{~mA} \end{array}$ | $\mathrm{V}_{\text {OL }}$ |  | - | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { V } \end{aligned}$ |
| Input Leakage Current | $1{ }_{\text {in }}$ | - | $\pm 1$ | $\pm 10$ | $\mu \mathrm{A}$ |
| 3-state Leakage Current | loz | - | - | $\pm 10$ | $\mu \mathrm{A}$ |
| Digital Output Pin Capacitance | $\mathrm{C}_{\text {out }}$ | - | 9 | - | pF |

Notes: 18. All measurements performed under static conditions.
19. $\mathrm{I}_{\text {out }}=-100 \mu \mathrm{~A}$ unless stated otherwise. $\left(\mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V} @ \mathrm{I}_{\text {out }}=-40 \mu \mathrm{~A}.\right)$

3 V DIGITAL CHARACTERISTICS $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{VA}+=5 \mathrm{~V} \pm 5 \% ; \mathrm{VD}+=3.0 \mathrm{~V} \pm 10 \% ; \mathrm{GND}=0\right.$;
See Notes 2 and 18.)

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| High-level Input Voltage $\quad$ All Pins Except XIN and SCLK  <br>  XIN <br> SCLK  | $\mathrm{V}_{\mathrm{IH}}$ | $\begin{gathered} 0.6 \text { VD+ } \\ (V D+)-0.5 \\ (V D+)-0.45 \end{gathered}$ | - - - | - | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Low-level Input Voltage $\quad$ All Pins Except XIN and SCLK  <br>  XIN <br>  SCLK | $\mathrm{V}_{\text {IL }}$ |  | - | $\begin{array}{\|c} \hline 0.16 \mathrm{VD}+ \\ 0.3 \\ 0.6 \end{array}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| High-level Output Voltage $\begin{aligned} & \text { All Pins Except CPD and SDO, } I_{\text {out }}=-400 \mu \mathrm{~A} \\ & \text { CPD, } \\ & \text { SDO, } I_{\text {out }}=-4.0 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\mathrm{V}_{\mathrm{OH}}$ | $\begin{gathered} (V A+)-0.3 \\ (V D+)-1.0 \\ (V D+)-1.0 \end{gathered}$ | - | - | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { V } \end{aligned}$ |
| Low-level Output Voltage $\begin{array}{r} \text { All Pins Except CPD and SDO, } I_{\text {out }}=400 \mu \mathrm{~A} \\ \text { CPD, } I_{\text {out }}=2 \mathrm{~mA} \\ \text { SDO, } I_{\text {out }}=5.0 \mathrm{~mA} \end{array}$ | $\mathrm{V}_{\text {OL }}$ | - - - | - | $\begin{aligned} & 0.3 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
| Input Leakage Current | $\mathrm{l}_{\text {in }}$ | - | $\pm 1$ | $\pm 10$ | $\mu \mathrm{A}$ |
| 3-state Leakage Current | $\mathrm{l}_{\mathrm{Oz}}$ | - | - | $\pm 10$ | $\mu \mathrm{A}$ |
| Digital Output Pin Capacitance | $\mathrm{C}_{\text {out }}$ | - | 9 | - | pF |

## DYNAMIC CHARACTERISTICS

| Parameter | Symbol | Ratio | Unit |
| :--- | :---: | :---: | :---: |
| Modulator Sampling Frequency | $\mathrm{f}_{\mathrm{s}}$ | XIN $/ 4$ | Hz |
| Filter Settling Time to $1 / 2$ LSB (Full-scale Step) | $\mathrm{t}_{\mathrm{s}}$ | $1 / \mathrm{f}_{\text {out }}$ | s |

RECOMMENDED OPERATING CONDITIONS (AGND, DGND = 0 V; See Note 20.)

| Parameter |  | Symbol | Min | Typ | Max | Unit |
| :--- | ---: | :---: | :---: | :---: | :---: | :---: |
| DC Power Supplies | Positive Digital | VD + | 2.7 | 5.0 | 5.25 | V |
|  | Positive Analog | VA + | 4.75 | 5.0 | 5.25 | V |
| Analog Reference Voltage | (VREF+) - (VREF-) | VRef ${ }_{\text {diff }}$ | 1.0 | 2.5 | VA+ | V |
| Negative Bias Voltage |  | NBV | -1.8 | -2.1 | -2.5 | V |

Notes: 20. All voltages with respect to ground.
ABSOLUTE MAXIMUM RATINGS (AGND, DGND = 0 V; See Note 20.)

| Parameter |  | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC Power Supplies | (Note 21) <br> Positive Digital <br> Positive Analog | $\begin{aligned} & \text { VD+ } \\ & \text { VA+ } \end{aligned}$ | $\begin{aligned} & -0.3 \\ & -0.3 \end{aligned}$ |  | $\begin{array}{r} +6.0 \\ +6.0 \end{array}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| Negative Bias Voltage | Negative Potential | NBV | +0.3 | -2.1 | -3.0 | V |
| Input Current, Any Pin Except Supplies | (Note 22 and 23) | In | - |  | $\pm 10$ | mA |
| Output Current |  | Iout | - | - | $\pm 25$ | mA |
| Power Dissipation | (Note 24) | PDN | - | - | 500 | mW |
| Analog Input Voltage | VREF pins AIN Pins | $\begin{aligned} & \hline V_{\text {INR }} \\ & V_{\text {INA }} \end{aligned}$ | $\begin{aligned} & \hline \text { NBV - } 0.3 \\ & \text { NBV -0.3 } \end{aligned}$ | - | $\begin{aligned} & (V A+)+0.3 \\ & (V A+)+0.3 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Digital Input Voltage |  | $\mathrm{V}_{\text {IND }}$ | -0.3 | - | (VD+) + 0.3 | V |
| Ambient Operating Temperature |  | $\mathrm{T}_{\mathrm{A}}$ | -40 | - | 85 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature |  | $\mathrm{T}_{\text {stg }}$ | -65 | - | 150 | ${ }^{\circ} \mathrm{C}$ |

Notes: 21. No pin should go more negative than NBV-0.3 V.
22. Applies to all pins including continuous overvoltage conditions at the analog input (AIN) pins.
23. Transient current of up to 100 mA will not cause SCR latch-up. Maximum input current for a power supply pin is $\pm 50 \mathrm{~mA}$.
24. Total power dissipation, including all input currents and output currents.

WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

SWITCHING CHARACTERISTICS $\left(T_{A}=25^{\circ} \mathrm{C} ; \mathrm{VA}+=5 \mathrm{~V} \pm 5 \%\right.$; $\mathrm{VD}+=3.0 \mathrm{~V} \pm 10 \%$ or $5 \mathrm{~V} \pm 5 \%$;
Levels: Logic $0=0 \mathrm{~V}$, Logic $1=\mathrm{VD}+; \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$.))

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Master Clock Frequency (Note 25) <br> External Clock or Internal Oscillator (CS5522/24/28)  <br> (CS5521/23)  | XIN | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | $\begin{aligned} & 32.768 \\ & 32.768 \end{aligned}$ | $\begin{aligned} & 200 \\ & 130 \end{aligned}$ | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
| Master Clock Duty Cycle |  | 40 | - | 60 | \% |
| Rise Times (Note 26) <br> Any Digital Input Except SCLK  <br> SCLK  <br> Any Digital Output  | $\mathrm{t}_{\text {rise }}$ | - | $50$ | $\begin{aligned} & 1.0 \\ & 100 \end{aligned}$ |  |
| Fall Times (Note 26) <br>  Any Digital Input Except SCLK <br> SCLK  <br>  Any Digital Output | $\mathrm{t}_{\text {fall }}$ | - | $50$ | $\begin{gathered} 1.0 \\ 100 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mathrm{~ns} \end{aligned}$ |
| Start-up |  |  |  |  |  |
| Oscillator Start-up Time $\quad$ XTAL $=32.768 \mathrm{kHz} \quad$ (Note 27) | $\mathrm{t}_{\text {ost }}$ | - | 500 | - | ms |
| Serial Port Timing |  |  |  |  |  |
| Serial Clock Frequency | SCLK | 0 | - | 2 | MHz |
| SCLK Falling to $\overline{\mathrm{CS}}$ Falling for continuous running SCLK <br> (Note 28) | $\mathrm{t}_{0}$ | 100 | - | - | ns |
| Serial Clock Pulse Width High <br> Pulse Width Low  | $\begin{aligned} & \mathrm{t}_{1} \\ & \mathrm{t}_{2} \end{aligned}$ | $\begin{aligned} & 250 \\ & 250 \end{aligned}$ |  | - | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| SDI Write Timing |  |  |  |  |  |
| $\overline{\mathrm{CS}}$ Enable to Valid Latch Clock | $t_{3}$ | 50 | - | - | ns |
| Data Set-up Time prior to SCLK rising | $\mathrm{t}_{4}$ | 50 | - | - | ns |
| Data Hold Time After SCLK Rising | $t_{5}$ | 100 | - | - | ns |
| SCLK Falling Prior to $\overline{\mathrm{CS}}$ Disable | $\mathrm{t}_{6}$ | 100 | - | - | ns |
| SDO Read Timing |  |  |  |  |  |
| $\overline{\mathrm{CS}}$ to Data Valid | $\mathrm{t}_{7}$ | - | - | 150 | ns |
| SCLK Falling to New Data Bit | $\mathrm{t}_{8}$ | - | - | 150 | ns |
| $\overline{\mathrm{CS}}$ Rising to SDO Hi-Z | $\mathrm{t}_{9}$ | - | - | 150 | ns |

Notes: 25. Device parameters are specified with a 32.768 kHz clock; however, clocks up to 200 kHz (CS5522/24/28) or 130 kHz (CS5521/23) can be used for increased throughput.
26. Specified using $10 \%$ and $90 \%$ points on waveform of interest. Output loaded with 50 pF .
27. Oscillator start-up time varies with crystal parameters. This specification does not apply when using an external clock source.
28. Applicable when SCLK is continuously running.

Specifications are subject to change without notice.


Figure 1. Continuous Running SCLK Timing (Not to Scale)


Figure 2. SDI Write Timing (Not to Scale)


Figure 3. SDO Read Timing (Not to Scale)

## 1. GENERAL DESCRIPTION

The CS5521/22/23/24/28 are highly integrated $\Delta \Sigma$ Analog-to-Digital Converters (ADCs) which use charge-balance techniques to achieve 16-bit (CS5521/23) and 24-bit (CS5522/24/28) performance. The ADCs come as either two-channel (CS5521/22), four-channel (CS5523/24), or eightchannel (CS5528) devices, and include a low input current, chopper-stabilized instrumentation amplifier. To permit selectable input spans of 25 mV , $55 \mathrm{mV}, 100 \mathrm{mV}, 1 \mathrm{~V}, 2.5 \mathrm{~V}$, and 5 V , the ADCs include a PGA (programmable gain amplifier). To accommodate ground-based thermocouple applications, the devices include a CPD (Charge Pump Drive) which provides a negative bias voltage to the on-chip amplifiers.
These devices also include a fourth order DS modulator followed by a digital filter which provides eight selectable output word rates of 1.88 Sps , 3.76 Sps, 7.51 Sps , $15 \mathrm{Sps}, 30 \mathrm{Sps}, ~ 61.6 \mathrm{Sps}$, 84.5 Sps, and 101.1 Sps (XIN $=32.768 \mathrm{kHz}$ ). The devices are capable of producing output update rates up to 617 Sps when a 200 kHz clock is used (CS5522/24/28) or up to 401 Sps using a 130 kHz clock (CS5521/23). Further note that the digital fil-
ters are designed to settle to full accuracy within one conversion cycle and simultaneously reject both 50 Hz and 60 Hz interference when operated at word rates below 30 Sps (assuming a XIN clock frequency of 32.768 kHz ).

To ease communication between the ADCs and a micro-controller, the converters include an easy to use three-wire serial interface which is $\mathrm{SPI}^{\mathrm{TM}}$ and Microwire ${ }^{\mathrm{TM}}$ compatible.

### 1.1 Analog Input

Figure 4 illustrates a block diagram of the analog input signal path inside the CS5521/22/23/24/28. The front end consists of a multiplexer (break before make configuration), a chopper-stabilized instrumentation amplifier with fixed gain of 20X, coarse/fine charge buffers, and a programmable gain section. For the $25 \mathrm{mV}, 55 \mathrm{mV}$, and 100 mV input ranges, the input signals are amplified by the 20X instrumentation amplifier. For the $1 \mathrm{~V}, 2.5 \mathrm{~V}$, and 5 V input ranges, the instrumentation amplifier is bypassed and the input signals are connected to the Programmable Gain block via coarse/fine charge buffers.


Figure 4. Multiplexer Configurations

### 1.1.1 Instrumentation Amplifier

The instrumentation amplifier is chopper stabilized and is activated any time conversions are performed with the low-level input ranges, $\leq 100 \mathrm{mV}$. The amplifier is powered from VA+ and from the NBV (Negative Bias Voltage) pin allowing the CS5521/22/23/24/28 to be operated in either of two analog input configurations. The NBV pin can be biased to a negative voltage between -1.8 V and -2.5 V , or tied to AGND (for the CS5528, NBV has to be between -1.8 V and -2.5 V for the ranges below 100 mV when the amplifier is engaged). The com-mon-mode-plus-signal range of the instrumentation amplifier is 1.85 V to 2.65 V with NBV grounded. The common-mode-plus-signal range of the instrumentation amplifier is -0.150 V to 0.950 V with NBV between -1.8 V to -2.5 V . Whether NBV is tied between -1.8 V and -2.5 V or tied to AGND, the (Common Mode + Signal) input on AIN+ and AIN- must stay between NBV and VA+.
Figure 5 illustrates an analog input model for the ADCs when the instrumentation amplifier is engaged. The CVF (sampling) input current for each of the analog input pins depends on the CFS1 and CFS0 (Chop Frequency Select) bits in the configuration register (see Configuration Register for details). Note that the CVF current is lowest with the

CFS bits in their default states (cleared to logic 0s). Further note that the CVF current into the instrumentation amplifier is less than 300 pA over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Note that Figure 5 is for input current modeling only. For physical input capacitance see 'Input Capacitance' specification under $A N A L O G$ CHARACTERISTICS. Also refer to Applications Note AN30 - "Switched-Capacitor A/D Converter Input Structures" for more details on input models and input sampling currents.
Note: Residual noise appears in the converter's baseband for output word rates greater than 61.6 Sps if the CFS bits are logic 0 (chop clock $=256 \mathrm{~Hz}$ ). For word rates of 30 Sps and lower, 256 Sps chopping is recommended, and for 61.6 Sps, 84.5 Sps and 101.1 Sps word rate settings, 4096 Hz chopping is recommended.

### 1.1.2 Coarse/Fine Charge Buffers

The unity gain buffers are activated any time conversions are performed with the high-level inputs ranges, $1 \mathrm{~V}, 2.5 \mathrm{~V}$, and 5 V . The unity gain buffers are designed to accommodate rail-to-rail input signals. The common-mode-plus-signal range for the unity gain buffer amplifier is NBV to VA+.

Typical CVF (sampling) current for the unity gain buffer amplifiers is about 10 nA (XIN $=32.768 \mathrm{kHz}$, see Figure 6).


Figure 6. Input Models for AIN+ and AIN- pins, >100 mV input ranges

CIRRUS LOGIC

### 1.1.3 Analog Input Span Considerations

The CS5521/22/23/24/28 is designed to measure full-scale ranges of $25 \mathrm{mV}, 55 \mathrm{mV}, 100 \mathrm{mV}, 1 \mathrm{~V}$, 2.5 V , and 5 V . Other full scale values can be accommodated by performing a system calibration within the limits specified. See the Calibration section for more details. Another way to change the full scale range is to increase or to decrease the voltage reference to a voltage other than 2.5 . See the Voltage Reference section for more details.

Three factors set the operating limits for the input span. They include: instrumentation amplifier saturation, modulator 1's density, and a lower reference voltage. When the $25 \mathrm{mV}, 55 \mathrm{mV}$, or 100 mV range is selected, the input signal (including the common-mode voltage and the amplifier offset voltage) must not cause the 20X amplifier to saturate in either its input stage or output stage. To prevent saturation, the absolute voltages on AIN+ and AIN- must stay within the limits specified (refer to the Analog Input section). Additionally, the differential output voltage of the amplifier must not exceed 2.8 V . The equation

$$
\mathrm{ABS}(\mathrm{VIN}+\mathrm{VOS}) \times 20=2.8 \mathrm{~V}
$$

defines the differential output limit, where

$$
\mathrm{VIN}=(\mathrm{AIN}+)-(\mathrm{AIN}-)
$$

is the differential input voltage and VOS is the absolute maximum offset voltage for the instrumentation amplifier (VOS will not exceed 40 mV ). If the differential output voltage from the amplifier exceeds 2.8 V , the amplifier may saturate, which will cause a measurement error.

The input voltage into the modulator must not cause the modulator to exceed a low of 20 percent or a high of 80 percent 1's density. The nominal full-scale input span of the modulator (from 30 percent to 70 percent 1's density) is determined by the VREF voltage divided by the Gain Factor. See Table 1 to determine if the CS5521/22/23/24/28 is being used properly. For example, in the 55 mV range, to determine the nominal input voltage to the modulator, divide VREF ( 2.5 V ) by the Gain Factor (2.2727).

When a smaller voltage reference is used, the resulting code widths are smaller causing the converter output codes to exhibit more changing codes for a fixed amount of noise. Table 1 is based upon a VREF $=2.5 \mathrm{~V}$. For other values of VREF, the values in Table 1 must be scaled accordingly.

### 1.1.4 Measuring Voltages Higher than 5 V

Some systems require the measurement of voltages greater than 5 V . The input current of the instru-

| Input Range ${ }^{(1)}$ | Max. Differential Output <br> 20X Amplifier | VREF | Gain Factor | $\Delta-\Sigma$ Nominal <br> Differential Input | $\Delta-\Sigma^{(1)}$ <br> Max. Input |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\pm 25 \mathrm{mV}$ | $2.8 \mathrm{~V}^{(2)}$ | 2.5 V | 5 | $\pm 0.5 \mathrm{~V}$ | $\pm 0.75 \mathrm{~V}$ |
| $\pm 55 \mathrm{mV}$ | $2.8 \mathrm{~V}^{(2)}$ | 2.5 V | $2.272727 \ldots$ | $\pm 1.1 \mathrm{~V}$ | $\pm 1.65 \mathrm{~V}$ |
| $\pm 100 \mathrm{mV}$ | $2.8 \mathrm{~V}^{(2)}$ | 2.5 V | 1.25 | $\pm 2.0 \mathrm{~V}$ | $\pm 3.0 \mathrm{~V}$ |
| $\pm 1.0 \mathrm{~V}$ | - | 2.5 V | 2.5 | $\pm 1.0 \mathrm{~V}$ | $\pm 1.5 \mathrm{~V}$ |
| $\pm 2.5 \mathrm{~V}$ | - | 2.5 V | 1.0 | $\pm 2.5 \mathrm{~V}$ | $\pm 5.0 \mathrm{~V}$ |
| $\pm 5.0 \mathrm{~V}$ | - | 2.5 V | 0.5 | $\pm 5.0 \mathrm{~V}$ | $0 \mathrm{~V}, \mathrm{VA}+$ |

Table 1. Relationship between Full Scale Input, Gain Factors, and Internal Analog Signal Limitations

Note: 1. The converter's actual input range, the delta-sigma's nominal full-scale input, and the delta-sigma's maximum full-scale input all scale directly with the value of the voltage reference. The values in the table assume a 2.5 V VREF voltage.
2. The 2.8 V limit at the output of the 20 X amplifier is the differential output voltage.
mentation amplifier with a gain range setting of 100 mV or less, is typically 100 pA . This is low enough to permit large external resistors to divide down a large external signal without significant loading. Figure 7 illustrates an example circuit. Refer to Application Note 158 for more details on high-voltage ( $>5 \mathrm{~V}$ ) measurement.

### 1.1.5 Voltage Reference

The CS5521/22/23/24/28 devices are specified for operation with a 2.5 V reference voltage between the VREF+ and VREF- pins of the device. For a single-ended reference voltage, such as the LT1019-2.5, the reference voltage is input into the VREF+ pin of the converter and the VREF- pin is grounded.

The differential voltage between the VREF+ and VREF- can be any voltage from 1.0 V up to VA+, however, the VREF+ cannot go above VA+ and the VREF- pin can not go below NBV.


Figure 7. Input Ranges Greater than $5 \mathbf{V}$

Figure 8 illustrates the input models for the VREF pins. The dynamic input current for each of the pins can be determined from the models shown.

### 1.2 Overview of ADC Register Structure and Operating Modes

The CS5521/22/23/24/28 ADCs have an on-chip controller, which includes a number of user-accessible registers. The registers are used to hold offset and gain calibration results, configure the chip's operating modes, hold conversion instructions, and to store conversion data words. Figure 9 depicts a block diagram of the on-chip controller's internal registers for the CS5523/24.
Each of the converters has 24-bit registers to function as offset and gain calibration registers for each channel. The converters with two channels have two offset and two gain calibration registers, the converters with four channels have four offset and four gain calibration registers, and the eight channel converter has eight offset and eight gain calibration registers. These registers hold calibration results. The contents of these registers can be read or written by the user. This allows calibration data to be off-loaded into an external EEPROM. The user can also manipulate the contents of these registers to modify the offset or the gain slope of the converter.

The converters include a 24 -bit configuration register of which 17 of the bits are used for setting options such as the conversion mode, operating power options, setting the chop clock rate of the instru-


Figure 8. Input Model for VREF+ and VREF- Pins
mentation amplifier, and providing a number of flags which indicate converter operation.

A group of registers, called Channel Set-up Registers, are also included in the converters. These registers are used to hold pre-loaded conversion instructions. Each channel set-up register is 24 bits wide and holds two 12-bit conversion instructions (Setups). Upon power-up, these registers can be initialized by the user's microcontroller with conversion instructions. The user can then use bits in the configuration register to choose a conversion mode.

Several conversion modes are possible. Using the single conversion mode, an 8-bit command word can be written into the serial port. The command includes pointer bits which 'point' to a 12-bit command in one of the Channel Setup Registers which is to be executed. The 12-bit commands can be setup to perform a conversion on any of the input channels of the converter. More than one of the 12bit Setups can be used for the same analog input channel. This allows the user to convert on the same signal with either a different conversion speed, a different gain range, or any of the other options available in the Setup Register. The user can
set up the registers to perform conversions using different conversion options on each of the input channels.

The ADCs also include multiple-channel conversion capability. User bits in the configuration register of the ADCs can be configured to sequence through the 12-bit command Setups, performing a conversion according to the content of each 12 -bit Setup. This channel scanning capability can be configured to run continuously, or to scan through a specified number of Setup Registers and stop until commanded to continue. In the multiple-channel scanning modes, the conversion data words are loaded into an on-chip data FIFO. The converter issues a flag on the SDO pin when a scan cycle is completed so the user can read the FIFO. More details are given in the following pages.

Instructions are provided on how to initialize the converter, perform offset and gain calibrations, and to configure the converter for the various conversion modes. Each of the bits of the configuration register and of the Channel Setup Registers is described. A list of examples follows the description section. Table 2 can be used to decode all valid commands (the first 8 bits into the serial port).


Figure 9. CS5523/24 Register Diagram

### 1.2.1 System Initialization

After power is first applied to the CS5521/22/2324/28 devices, the user should wait for the oscillator to start before attempting to communicate with the converter. If a 32.768 kHz crystal is used, this may be 500 milliseconds.
The initialization sequence should be as follows: Initialize the serial port by sending the port initialization sequence of 15 bytes of all 1's followed by one byte with the following bit contents '1111 110'. This sequence places the chip in the command mode where it waits for a valid command to be written. The first command should be to perform a system reset. This is accomplished by writing a
logic 1 to the RS (Reset System) bit in the configuration register. After a reset the RV bit is set until the configuration register is read. The user must then write a logic 0 to the RS bit to take the part out of reset mode. Any other bits written to the configuration register at this time will be lost. The configuration register must be written again once $\mathrm{RS}=$ 0 to set any other bits to their desired settings.

After a reset, the on-chip registers are initialized to the following states:
configuration register: $\quad 000040(\mathrm{H})$
offset registers: $\quad 000000(\mathrm{H})$
gain registers: $\quad 400000(\mathrm{H})$
channel setup registers: $000000(\mathrm{H})$

### 1.2.2 Command Register Quick Reference

| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CB | CS2 | CS1 | CS0 | R/ $/ \mathrm{W}$ | RSB2 | RSB1 | RSB0 |



| BIT | NAME | VALUE | FUNCTION |
| :--- | :--- | :---: | :--- |
| D7 | Command Bit, CB | 0 | See table above. |
|  |  | 1 | Must be logic 1 for these commands. |
| D6-D3 | Channel Pointer Bits, | 0000 | These bits are used as pointers to the Setups. |
|  | CSRP3-CSRP0 | $\cdot$ | Note: The MC bit, must be logic 0 for these bits to take effect. |
|  |  | $\cdot$ | When MC = 1, these bits are ignored. The LP, MC, and RC |
|  |  | 1111 | bits in the configuration register are ignored during calibra- |
|  |  | 000 | tion. |
| D2-D0 | Conversion/Calibration Conversion |  |  |
|  | Bits, CC2-CC0 | 001 | Self-Offset Calibration |
|  |  | 010 | Self-Gain Calibration |
|  |  | 011 | Reserved |
|  |  | 100 | Reserved |
|  |  | 110 | System-Offset Calibration |
|  |  | 111 | System-Gain Calibration |
|  |  | Reserved |  |

Table 2. Command Register Quick Reference

### 1.2.3 Command Register Descriptions

## READ/WRITE INDIVIDUAL OFFSET CALIBRATION REGISTER

| D7(MSB) | D6 | D5 | D4 | D2 | D1 | D0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | CS2 | CS1 | CS0 | R/W | 0 | 0 | 1 |

Function: These commands are used to access each offset register separately. CS1-CS0 decode the registers accessed.
$R \bar{W}$ (Read/ $\overline{\text { Write) }}$
$0 \quad$ Write to selected register.
1 Read from selected register.
CS[2:0] (Channel Select Bits)
$000 \quad$ Offset Register 1(All devices)
001 Offset Register 2 (All devices)
010 Offset Register 3 (CS5523/24/28 only)
011 Offset Register 4 (CS5523/24/28 only)
100 Offset Register 5 (CS5528 only)
101 Offset Register 6 (CS5528 only)
110 Offset Register 7 (CS5528 only)
111 Offset Register 8 (CS5528 only)

## READ/WRITE INDIVIDUAL GAIN REGISTER

| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | CS2 | CS1 | CS0 | R/ $\bar{W}$ | 0 | 1 | 0 |

Function: These commands are used to access each gain register separately. CS1-CSO decode the registers accessed.

| $R \bar{W}$ (Read $\overline{W r i t e) ~}$ |  |
| :---: | :--- |
| 0 | Write to selected register. |
| 1 | Read from selected register. |

CS[2:0] (Channel Select Bits)
$000 \quad$ Gain Register 1(All devices)
001 Gain Register 2 (All devices)
010 Gain Register 3 (CS5523/24/28 only)
011 Gain Register 4 (CS5523/24/28 only)
100 Gain Register 5 (CS5528 only)
101 Gain Register 6 (CS5528 only)
110 Gain Register 7 (CS5528 only)
111 Gain Register 8 (CS5528 only)

## READ/WRITE CONFIGURATION REGISTER

| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | R/W | 0 | 1 | 1 |

Function: These commands are used to read from or write to the configuration register.
$R \bar{W}$ (Read/ $\overline{\text { Write })}$
$0 \quad$ Write to selected register.
1 Read from selected register.

## READ/WRITE CHANNEL-SETUP REGISTER(S)

| D7(MSB) | D6 | D5 | D4 | D3 | D2 |  | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | R/ $\bar{W}$ | 1 | 0 | 1 |

Function: These commands are used to access the channel-setup registers (CSRs). The number of CSRs accessed is determined by the device being used and the number of CSRs that are being accessed (i.e. the depth bits in the configuration register determine the number of levels accessed). This register is 48 -bits long (4 Setups) for the CS5521/22, 96 -bits long (8 Setups) for the CS5523/24, and 192-bits (16 Setups) long for the CS5528.
$R \bar{W}$ (Read/ $\overline{\text { Write })}$
$0 \quad$ Write to selected register.
1 Read from selected register.

## PERFORM CONVERSION

| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | CSRP3 | CSRP2 | CSRP1 | CSRP0 | 0 | 0 | 0 |

Function: These commands instruct the ADC to perform conversions on the physical input channel pointed to by the pointer bits (CSRP2 - CSRPO) in the channel-setup registers. The particular type of conversion performed is determined by the states of the conversion control bits (the multiple conversion bit, the loop bit, read convert bit, and the depth pointer bits) in the configuration register.
CSRP [3:0] (Channel Setup Register Pointer Bits)

| 0000 | Setup 1 (All devices) |
| :--- | :--- |
| 0001 | Setup 2 (All devices) |
| 0010 | Setup 3 (All devices) |
| 0011 | Setup 4 (All devices) |
| 0100 | Setup 5 (CS5523/24/28) |
| 0101 | Setup 6 (CS5523/24/28) |
| 0110 | Setup (CS5523/24/28) |
| 0111 | Setup 8 (CS5523/24/28) |
| 1000 | Setup 9 (CS5528 only) |
| 1001 | Setup 10 (CS5528 only) |
| 1010 | Setup 11 (CS5528 only) |
| 1011 | Setup 12 (CS5528 only) |
| 1100 | Setup 13 (CS55528 only) |
| 1101 | Setup 14 (CS5528 only) |
| 1110 | Setup 15 (CS5528 only) |
| 1111 | Setup 16 (CS5528 only) |

## PERFORM CALIBRATION

| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | CSRP3 | CSRP2 | CSRP1 | CSRP0 | CC2 | CC1 | CC0 |

Function: These commands instruct the ADC to perform a calibration on the physical input channel referenced which is chosen by the command byte pointer bits (CSRP3-CRSPO).
CSRP [3:0] (Channel Setup Register Pointer Bits)

| 0000 | Setup 1 (All devices) |
| :--- | :--- |
| 0001 | Setup 2 (All devices) |
| 0010 | Setup 3 (All devices) |
| 0011 | Setup 4 (All devices) |
| 0100 | Setup 5 (CS5523/24/28 only) |
| 0101 | Setup 6 (CS5523/24/28 only) |
| 0110 | Setup 7 (CS5523/24/28 only) |
| 0111 | Setup 8 (CS5523/24/28 only) |
| 1000 | Setup 9 (CS5528 only) |
| 1001 | Setup 10 (CS5528 only) |
| 1010 | Setup 11 (CS5528 only) |
| 1011 | Setup 12 (CS5528 only) |
| 1100 | Setup 13 (CS5528 only) |
| 1101 | Setup 14 (CS5528 only) |
| 1110 | Setup 15 (CS5528 only) |
| 1111 | Setup 16 (CS5528 only) |
| CC [2:0] (Calibration Control Bits) |  |
| 000 | Reserved |
| 001 | Self-Offset Calibration |
| 010 | Self-Gain Calibration |
| 011 | Reserved |
| 100 | Reserved |
| 101 | System-Offset Calibration |
| 110 | System-Gain Calibration |
| 111 | Reserved |

## SYNC1

| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Function: Part of the serial port re-initialization sequence.

## SYNCO

| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |

Function: End of the serial port re-initialization sequence.

## NULL

| D7(MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Function: This command is used to clear a port flag and keep the converter in the continuous conversion mode.

### 1.2.4 Serial Port Interface

The CS5521/22/23/24/28's serial interface consists of four control lines: $\overline{\mathrm{CS}}$, SCLK, SDI, SDO. Figure 10 illustrates the serial sequence necessary to write to, or read from the serial port's registers.
$\overline{\mathrm{CS}}$ (Chip Select) is the control line which enables access to the serial port. If the $\overline{\mathrm{CS}}$ pin is tied low, the port can function as a three-wire interface.

SDI (Serial Data In) is the data signal used to transfer data to the converters.

SDO (Serial Data Out) is the data signal used to transfer output data from the converters. The SDO
output will be held at high impedance any time $\overline{\mathrm{CS}}$ is at logic 1 .

SCLK (Serial Clock) is the serial bit clock which controls the shifting of data to or from the ADC's serial port. The $\overline{\mathrm{CS}}$ pin must be held low (logic 0) before SCLK transitions can be recognized by the port logic. To accommodate opto-isolators SCLK is designed with a Schmitt-trigger input to allow an opto-isolator with slower rise and fall times to directly drive the pin. Additionally, SDO is capable of sinking or sourcing up to 5 mA to directly drive an opto-isolator LED. SDO will have less than a 400 mV loss in the drive voltage when sinking or sourcing 5 mA .


Figure 10. Command and Data Word Timing

