Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 32-Bit, 192-kHz Asynchronous Sample Rate Converter #### **Features** - ♦ 175-dB Dynamic Range - No Programming Required - No External Master Clock Required - Supports Sample Rates up to 211 kHz - ♦ Input/Output Sample Rate Ratios of 7.5:1 to 1:8 - ♦ Master Clock Support for 128 x Fs, 256 x Fs, 384 x Fs, and 512 x Fs (Master Mode) - ♦ 16-, 20-, 24-, or 32-bit Data I/O - ♦ 32-bit Internal Signal Processing - Dither Automatically Applied and Scaled to Output Resolution - Flexible 3-wire Serial Digital Audio Input and Output Ports - Master and Slave Modes for Both Input and Output - Bypass Mode - ♦ Time Division Multiplexing (TDM) Mode - ♦ Attenuates Clock Jitter - Multiple Device Outputs are Phase Matched - Linear Phase FIR Filter - ♦ Automatic Soft Mute/Unmute - ♦ +2.5-V Digital Supply (VD) - ♦ +3.3-V or 5.0-V Digital Interface (VL) - Space-saving 20-pin TSSOP and QFN Packages The CS8421 supports sample rates up to 211 kHz and is available in 20-pin TSSOP and QFN packages in both Commercial (-10° to +70°C) and Automotive (-40° to +85°C and -40° to +105°C) grades. The CDB8421 Customer Demonstration board is also available for device evaluation and implementation suggestions. See "Ordering Information" on page 35 for complete details. # **General Description** The CS8421 is a 32-bit, high-performance, monolithic CMOS stereo asynchronous sample-rate converter. Digital audio inputs and outputs can be 32, 24, 20, or 16 bits. Input and output data can be completely asynchronous, synchronous to an external data clock, or the part can operate without any external clock by using an integrated oscillator. Audio data is input and output through configurable 3-wire input/output ports. The CS8421 does not require any software control via a control port. Target applications include digital recording systems (DVD-R/RW, CD-R/RW, PVR, DAT, MD, and VTR), digital mixing consoles, high-quality D/A, effects processors, computer audio systems, and automotive audio systems. The CS8421 is also suitable for use as an asynchronous decimation or interpolation filter. See Cirrus Logic Application Note AN270, "Audio A/D Conversion with an Asynchronous Decimation Filter", available at <a href="https://www.cirrus.com">www.cirrus.com</a> for more details. # **TABLE OF CONTENTS** | | 1. PIN DESCRIPTIONS | 5 | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----| | | 1.1 TSSOP Pin Descriptions | | | | 1.2 QFN Pin Descriptions | | | | 2. CHARACTERISTICS AND SPECIFICATIONS | 9 | | | SPECIFIED OPERATING CONDITIONS | 9 | | | ABSOLUTE MAXIMUM RATINGS | 9 | | | PERFORMANCE SPECIFICATIONS | 10 | | | DIGITAL FILTER CHARACTERISTICS | | | | DC ELECTRICAL CHARACTERISTICS | | | | DIGITAL INPUT CHARACTERISTICS | 12 | | | DIGITAL INTERFACE SPECIFICATIONS | 12 | | | SWITCHING SPECIFICATIONS | 12 | | | 3. TYPICAL CONNECTION DIAGRAMS | 14 | | | 4. APPLICATIONS | | | | 4.1 Three-wire Serial Input/Output Audio Port | 16 | | | 4.2 Mode Selection | 17 | | | 4.3 Sample Rate Converter (SRC) | 19 | | | 4.3.1 Data Resolution and Dither | 19 | | | 4.3.2 SRC Locking and Varispeed | 19 | | | 4.3.3 Bypass Mode | 19 | | | 4.3.4 Muting | 20 | | | 4.3.5 Group Delay and Phase Matching Between Multiple CS8421 Parts | 20 | | | 4.3.6 Master Clock | 20 | | | 4.3.7 Clocking | 2′ | | | 4.4 Time Division Multiplexing (TDM) Mode | 21 | | | 4.5 Reset, Power-Down, and Start-Up | | | | 4.6 Power Supply, Grounding, and PCB Layout | 23 | | | 5. PERFORMANCE PLOTS | | | | 6. PACKAGE DIMENSIONS | | | | TSSOP THERMAL CHARACTERISTICS | | | | QFN THERMAL CHARACTERISTICS | | | | 7. ORDERING INFORMATION | | | | 8. REVISION HISTORY | 35 | | LICT | OF FIGURES | | | ri9 i | OF FIGURES | | | | Figure 1. Non-TDM Slave Mode Timing | 13 | | | Figure 2. TDM Slave Mode Timing | | | | Figure 3. Non-TDM Master Mode Timing | | | | Figure 4. TDM Master Mode Timing | | | | Figure 5. Typical Connection Diagram, No External Master Clock | | | | Figure 6. Typical Connection Diagram, Master and Slave Modes | | | | Figure 7. Serial Audio Interface Format - I <sup>2</sup> S | | | | Figure 8. Serial Audio Interface Format - Left-Justified | | | | Figure 9. Serial Audio Interface Format - Right-Justified | | | | Figure 10. Typical Connection Diagram for Crystal Circuit | | | | Figure 11. TDM Slave Mode Timing Diagram | | | | Figure 12. TDM Master Mode Timing Diagram | | | | Figure 13. TDM Mode Configuration (All CS8421 Outputs are Slave) | | | | Figure 14. TDM Mode Configuration (First CS8421 Output is Master, All Others are Slave) | | | | Figure 15. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 48 kHz:48 kHzFigure 16. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 44.1 kHz:192 kHz | | | | FIGURE TO, MIGEDANG FELLENDICTOR FUNDS DU UDES 1 KMZ 10NB, 44.1 KMZ 19Z KMZ | // | | | Figure 17. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 44.1 kHz:48 kHz | | LIST | Figure 18. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 48 kHz:44.1 kHz | 24 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | Figure 19. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 48 kHz:96 kHz | | | Figure 20. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 96 kHz:48 kHz | 24 | | Figure 21. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 192 kHz:48 kHz | 25 | | Figure 22. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 48 kHz:96 kHz | | | Figure 23. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 48 kHz:48 kHz | | | Figure 24. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 44.1 kHz:192 kHz | | | Figure 25. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 44.1 kHz:48 kHz | | | Figure 26. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 48 kHz:44.1 kHz | | | Figure 27. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 96 kHz:48 kHz | | | Figure 28. IMD, 10 kHz and 11 kHz -7 dBFS, 96 kHz:48 kHz | | | Figure 29. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 192 kHz:48 kHz | 26 | | Figure 30. IMD, 10 kHz and 11 kHz -7 dBFS, 48 kHz:44.1 kHz | 26 | | Figure 31. IMD, 10 kHz and 11 kHz -7 dBFS, 44.1 kHz:48 kHz | | | Figure 32. Wideband FFT Plot (16k Points) 0 dBFS 20 kHz Tone, 44.1 kHz:48 kHz | | | Figure 33. Wideband FFT Plot (16k Points) 0 dBFS 80 kHz Tone, 192 kHz:192 kHz | | | Figure 34. Wideband FFT Plot (16k Points) 0 dBFS 20 kHz Tone, 48 kHz:96 kHz | | | Figure 35. Wideband FFT Plot (16k Points) 0 dBFS 20 kHz Tone, 48 kHz:48 kHz | | | Figure 36. Wideband FFT Plot (16k Points) 0 dBFS 20 kHz Tone, 96 kHz:48 kHz | | | Figure 37. Wideband FFT Plot (16k Points) 0 dBFS 20 kHz Tone, 48 kHz:44.1 kHz | | | Figure 38. THD+N vs. Output Sample Rate, 0 dBFS 1 kHz Tone, Fsi = 192 kHz | | | Figure 39. THD+N vs. Output Sample Rate, 0 dBFS 1 kHz Tone, Fsi = 48 kHz | | | Figure 40. THD+N vs. Output Sample Rate, 0 dBFS 1 kHz Tone, Fsi = 96 kHz | | | Figure 41. THD+N vs. Output Sample Rate, 0 dBFS 1 kHz Tone, Fsi = 44.1 kHz | | | Figure 42. Dynamic Range vs. Output Sample Rate, -60 dBFS 1 kHz Tone, Fsi = 192 kHz | | | Figure 43. THD+N vs. Output Sample Rate, 0 dBFS 1 kHz Tone, Fsi = 32 kHz | | | Figure 44. Dynamic Range vs. Output Sample Rate, -60 dBFS 1 kHz Tone, Fsi = 32 kHz | | | Figure 45. Dynamic Range vs. Output Sample Rate, -60 dBFS 1 kHz Tone, Fsi = 96 kHz | | | Figure 46. Dynamic Range vs. Output Sample Rate, -60 dBFS 1 kHz Tone, Fsi = 44.1 kHz | | | Figure 47. Frequency Response with 0 dBFS Input | | | Figure 48. Passband Ripple, 192 kHz:48 kHz | | | Figure 49. Dynamic Range vs. Output Sample Rate, -60 dBFS 1 kHz Tone, Fsi = 48 kHz | | | Figure 50. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 48 kHz:48 kHz | | | Figure 51. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 48 kHz:44.1 kHz | | | Figure 52. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 46 kHz:44.1 kHz | | | Figure 53. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 46 kHz.48 kHz | | | | | | | | | Figure 54. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:192 kHz | 20 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz | | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHzFigure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHz | 30 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHzFigure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHzFigure 57. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:44.1 kHz | 30<br>31 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHzFigure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHzFigure 57. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:44.1 kHzFigure 58. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:96 kHz | 30<br>31<br>31 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz | 30<br>31<br>31 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz | 30<br>31<br>31<br>31 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz Figure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHz Figure 57. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:44.1 kHz Figure 58. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:96 kHz Figure 59. THD+N vs. Input Amplitude, 1 kHz Tone, 96 kHz:48 kHz Figure 60. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:192 kHz Figure 61. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:48 kHz | 30<br>31<br>31<br>31 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz Figure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHz Figure 57. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:44.1 kHz Figure 58. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:96 kHz Figure 59. THD+N vs. Input Amplitude, 1 kHz Tone, 96 kHz:48 kHz Figure 60. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:192 kHz Figure 61. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:48 kHz Figure 62. THD+N vs. Input Amplitude, 1 kHz Tone, 192 kHz:48 kHz | 30<br>31<br>31<br>31<br>31 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz Figure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHz Figure 57. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:44.1 kHz Figure 58. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:96 kHz Figure 59. THD+N vs. Input Amplitude, 1 kHz Tone, 96 kHz:48 kHz Figure 60. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:192 kHz Figure 61. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:48 kHz Figure 62. THD+N vs. Input Amplitude, 1 kHz Tone, 192 kHz:48 kHz Figure 63. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:44.1 kHz | 30<br>31<br>31<br>31<br>31<br>31 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz Figure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHz Figure 57. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:44.1 kHz Figure 58. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:96 kHz Figure 59. THD+N vs. Input Amplitude, 1 kHz Tone, 96 kHz:48 kHz Figure 60. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:192 kHz Figure 61. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:48 kHz Figure 62. THD+N vs. Input Amplitude, 1 kHz Tone, 192 kHz:48 kHz Figure 63. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:44.1 kHz Figure 64. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:96 kHz | 30<br>31<br>31<br>31<br>31<br>31<br>32 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz Figure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHz Figure 57. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:44.1 kHz Figure 58. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:96 kHz Figure 59. THD+N vs. Input Amplitude, 1 kHz Tone, 96 kHz:48 kHz Figure 60. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:192 kHz Figure 61. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:48 kHz Figure 62. THD+N vs. Input Amplitude, 1 kHz Tone, 192 kHz:48 kHz Figure 63. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:44.1 kHz Figure 65. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:48 kHz Figure 65. THD+N vs. Frequency Input, 0 dBFS, 44.1 kHz:48 kHz | 3031313131313232 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz Figure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHz Figure 57. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:44.1 kHz Figure 58. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:96 kHz Figure 59. THD+N vs. Input Amplitude, 1 kHz Tone, 96 kHz:48 kHz Figure 60. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:192 kHz Figure 61. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:48 kHz Figure 62. THD+N vs. Input Amplitude, 1 kHz Tone, 192 kHz:48 kHz Figure 63. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:44.1 kHz Figure 64. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:96 kHz | 3031313131313232 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz Figure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHz Figure 57. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:44.1 kHz Figure 58. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:96 kHz Figure 59. THD+N vs. Input Amplitude, 1 kHz Tone, 96 kHz:48 kHz Figure 60. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:192 kHz Figure 61. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:48 kHz Figure 62. THD+N vs. Input Amplitude, 1 kHz Tone, 192 kHz:48 kHz Figure 63. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:44.1 kHz Figure 65. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:48 kHz Figure 65. THD+N vs. Frequency Input, 0 dBFS, 44.1 kHz:48 kHz | 3031313131313232 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz Figure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHz Figure 57. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:44.1 kHz Figure 58. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:96 kHz Figure 59. THD+N vs. Input Amplitude, 1 kHz Tone, 96 kHz:48 kHz Figure 60. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:192 kHz Figure 61. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:48 kHz Figure 62. THD+N vs. Input Amplitude, 1 kHz Tone, 192 kHz:48 kHz Figure 63. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:44.1 kHz Figure 64. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:96 kHz Figure 65. THD+N vs. Frequency Input, 0 dBFS, 44.1 kHz:48 kHz Figure 66. THD+N vs. Frequency Input, 0 dBFS, 96 kHz:48 kHz | 30<br>31<br>31<br>31<br>31<br>32<br>32<br>32 | | Figure 55. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 44.1 kHz:48 kHz Figure 56. Linearity Error, 0 to -140 dBFS Input, 200 Hz Tone, 192 kHz:44.1 kHz Figure 57. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:44.1 kHz Figure 58. THD+N vs. Input Amplitude, 1 kHz Tone, 48 kHz:96 kHz Figure 59. THD+N vs. Input Amplitude, 1 kHz Tone, 96 kHz:48 kHz Figure 60. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:192 kHz Figure 61. THD+N vs. Input Amplitude, 1 kHz Tone, 44.1 kHz:48 kHz Figure 62. THD+N vs. Input Amplitude, 1 kHz Tone, 192 kHz:48 kHz Figure 63. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:44.1 kHz Figure 64. THD+N vs. Frequency Input, 0 dBFS, 48 kHz:48 kHz Figure 65. THD+N vs. Frequency Input, 0 dBFS, 46 kHz:48 kHz Figure 66. THD+N vs. Frequency Input, 0 dBFS, 96 kHz:48 kHz | 3031313131323232 | # 1. PIN DESCRIPTIONS # 1.1 TSSOP PIN DESCRIPTIONS | Pin Name | # | Pin Description | |------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XTO | 1 | Crystal Out (Output) - Crystal output for Master clock. See "Master Clock" on page 20. | | XTI | 2 | Crystal/Oscillator In (Input) - Crystal or digital clock input for Master clock. See "Master Clock" on page 20. | | VD | 3 | Digital Power (Input) - Digital core power supply. Typically +2.5 V. | | GND | 4 | Ground (Input) - Ground for I/O and core logic. | | RST | 5 | Reset ( <i>Input</i> ) - When RST is low, the CS8421 enters a low-power mode and all internal states are reset. On initial power-up, RST must be held low until the power supply is stable and all input clocks are stable in frequency and phase. | | BYPASS | 6 | <b>Sample Rate Converter Bypass</b> ( <i>Input</i> ) - When BYPASS is high, the sample rate converter will be bypassed, and any data input through the serial audio input port will be directly output on the serial audio output port. When BYPASS is low, the sample rate converter will operate normally. | | ILRCK | 7 | <b>Serial Audio Input Left/Right Clock</b> ( <i>Input/Output</i> ) - Word-rate clock for the audio data on the SDIN pin. | | ISCLK | 8 | Serial Audio Bit Clock (Input/Output) - Serial-bit clock for audio data on the SDIN pin. | | SDIN | 9 | Serial Audio Input Data Port (Input) - Audio data serial input pin. | | MCLK_OUT | 10 | <b>Master Clock Output</b> ( $Output$ ) - Buffered and level-shifted output for Master clock. If MCLK_OUT is not required, this pin should be pulled high through a 47 k $\Omega$ resistor to turn the output off. See "Master Clock" on page 20. | | TDM_IN | 11 | Serial Audio TDM Input (Input) - Time Division Multiplexing serial audio data input. Grounded when not used. See "Time Division Multiplexing (TDM) Mode" on page 21. | | SDOUT | 12 | <b>Serial Audio Output Data Port</b> ( $Output$ ) - Audio data serial output pin. Optionally, this pin may be pulled low through a 47-k $\Omega$ resistor, but must not be pulled high. | | OSCLK | 13 | Serial Audio Bit Clock (Input/Output) - Serial-bit clock for audio data on the SDOUT pin. | | OLRCK | 14 | Serial Audio Input Left/Right Clock (Input/Output) - Word-rate clock for the audio data on the SDOUT pin. | | MS_SEL | 15 | <b>Master/Slave Select</b> ( <i>Input</i> ) - Used to select Master or Slave for the input and output serial audio ports at startup and reset. See Table 1 on page 18 for settings. | | GND | 16 | Ground (Input) - Ground for I/O and core logic. | | VL | 17 | Logic Power (Input) - Input/Output power supply. Typically +3.3 V or +5.0 V. | | SAOF | 18 | Serial Audio Output Format Select ( <i>Input</i> ) - Used to select the serial audio output format at startup and reset. See Table 3 on page 18 for format settings. | | SAIF | 19 | Serial Audio Input Format Select (Input) - Used to select the serial audio input format at startup and reset. See Table 2 on page 18 for format settings. | | SRC_UNLOCK | 20 | <b>SRC Unlock Indicator</b> ( <i>Output</i> ) - Indicates when the SRC is unlocked. See "SRC Locking and Varispeed" on page 19. | # 1.2 QFN PIN DESCRIPTIONS | Pin Name | # | Pin Description | |-------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VD | 1 | Digital Power (Input) - Digital core power supply. Typically +2.5 V. | | GND | 2 | Ground (Input) - Ground for I/O and core logic. | | RST | 3 | Reset ( <i>Input</i> ) - When RST is low, the CS8421 enters a low-power mode and all internal states are reset. On initial power-up, RST must be held low until the power supply is stable and all input clocks are stable in frequency and phase. | | BYPASS | 4 | <b>Sample Rate Converter Bypass</b> ( <i>Input</i> ) - When BYPASS is high, the sample-rate converter will be bypassed, and any data input through the serial audio input port will be directly output on the serial audio output port. When BYPASS is low, the sample rate converter will operate normally. | | ILRCK | 5 | Serial Audio Input Left/Right Clock (Input/Output) - Word-rate clock for the audio data on the SDIN pin. | | ISCLK | 6 | Serial Audio Bit Clock (Input/Output) - Serial-bit clock for audio data on the SDIN pin. | | SDIN | 7 | Serial Audio Input Data Port (Input) - Audio data serial input pin. | | MCLK_OUT | 8 | <b>Master Clock Output</b> ( <i>Output</i> ) - Buffered and level-shifted output for Master clock. If MCLK_OUT is not required, this pin should be pulled high through a 47 k $\Omega$ resistor to turn the output off. See "Master Clock" on page 20. | | TDM_IN | 9 | <b>Serial Audio TDM Input</b> ( <i>Input</i> ) - Time Division Multiplexing serial audio data input. Grounded when not used. See "Time Division Multiplexing (TDM) Mode" on page 21. | | SDOUT | 10 | <b>Serial Audio Output Data Port</b> ( $Output$ ) - Audio data serial output pin. Optionally, this pin may be pulled low through a 47-k $\Omega$ resistor, but must not be pulled high. | | OSCLK | 11 | Serial Audio Bit Clock (Input/Output) - Serial bit clock for audio data on the SDOUT pin. | | OLRCK | 12 | Serial Audio Input Left/Right Clock (Input/Output) - Word rate clock for the audio data on the SDOUT pin. | | MS_SEL | 13 | <b>Master/Slave Select</b> ( <i>Input</i> ) - Used to select Master or Slave for the input and output serial audio ports at startup and reset. See Table 1 on page 18 for settings. | | GND | 14 | Ground (Input) - Ground for I/O and core logic. | | VL | 15 | Logic Power (Input) - Input/Output power supply. Typically +3.3 V or +5.0 V. | | SAOF | 16 | <b>Serial Audio Output Format Select</b> ( <i>Input</i> ) - Used to select the serial audio output format at startup and reset. See Table 3 on page 18 for format settings. | | SAIF | 17 | <b>Serial Audio Input Format Select</b> ( <i>Input</i> ) - Used to select the serial audio input format at startup and reset. See Table 2 on page 18 for format settings. | | SRC_UNLOCK | 18 | <b>SRC Unlock Indicator</b> ( <i>Output</i> ) - Indicates when the SRC is unlocked. See "SRC Locking and Varispeed" on page 19. | | XTO | 19 | Crystal Out (Output) - Crystal output for Master clock. See "Master Clock" on page 20. | | XTI | 20 | <b>Crystal/Oscillator In</b> ( <i>Input</i> ) - Crystal or digital clock input for Master clock. See "Master Clock" on page 20. | | Thermal Pad | - | <b>Thermal Pad</b> - Thermal relief pad for optimized heat dissipation. This pad must be electrically connected to GND. See "Power Supply, Grounding, and PCB Layout" on page 23 for more information. | # 2. CHARACTERISTICS AND SPECIFICATIONS (All Min/Max characteristics and specifications are guaranteed over the Specified Operating Conditions. Typical performance characteristics and specifications are derived from measurements taken at nominal supply voltages and $T_A = 25^{\circ}C$ .) # SPECIFIED OPERATING CONDITIONS (GND = 0 V, all voltages with respect to 0 V) | Parameter | | Symbol | Min | Nominal | Max | Units | |--------------------------------|--------|----------------|------|------------|------|-------| | Power Supply Voltage | | VD | 2.38 | 2.5 | 2.62 | V | | | | VL | 3.14 | 3.3 or 5.0 | 5.25 | V | | Ambient Operating Temperature: | '-CZ' | T <sub>A</sub> | -10 | - | +70 | °C | | | '-CNZ' | , , | -10 | - | +70 | °C | | | '-DZ' | | -40 | - | +85 | °C | | | '-EZ' | | -40 | - | +105 | °C | | | '-ENZ' | | -40 | - | +105 | °C | # **ABSOLUTE MAXIMUM RATINGS** (GND = 0 V; all voltages with respect to 0 V. Operation beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.) | Parameter | Symbol | Min | Max | Units | |-------------------------------------------------|------------------|------|--------|-------| | Power Supply Voltage | VD | -0.3 | 3.5 | V | | | VL | -0.3 | 6.0 | V | | Input Current, Any Pin Except Supplies (Note 1) | I <sub>in</sub> | - | ±10 | mA | | Input Voltage | V <sub>in</sub> | -0.3 | VL+0.4 | V | | Ambient Operating Temperature (power applied) | T <sub>A</sub> | -55 | +125 | °C | | Storage Temperature | T <sub>stg</sub> | -65 | +150 | °C | #### Notes: - 1. Transient currents of up to 100 mA will not cause SCR latch-up. - 2. Numbers separated by a colon indicate input and output sample rates. For example, 48 kHz:96 kHz indicates that Fsi = 48 khz and Fso = 96 kHz. # PERFORMANCE SPECIFICATIONS (XTI/XTO = 27 MHz; Input signal = 1.000 kHz, 0 dBFS, Measurement Bandwidth = 20 to Fso/2 Hz, and Word Width = 32-Bits, unless otherwise stated.) | Parameter | Min | Тур | Max | Units | |-------------------------------------------------------------------------|------|------------|--------------------|------------| | Resolution | 16 | - | 32 | bits | | Sample Rate with XTI = 27.000 MHz Slav Mast | | - | 207<br>211 | kHz<br>kHz | | Sample Rate with other XTI clocks Slav Mast | | - | XTI/130<br>XTI/128 | kHz<br>kHz | | Sample Rate with ring oscillator (XTI to GND or VL, XTO floating) | 12 | - | 96 | kHz | | Sample Rate Ratio - Upsampling | - | - | 1:8 | | | Sample Rate Ratio - Downsampling | - | - | 7.5:1 | | | Gain Error | -0.2 | - | -0.02 | dB | | Interchannel Gain Mismatch | - | 0.0 | - | dB | | Interchannel Phase Deviation | - | 0.0 | - | Degrees | | Peak Idle Channel Noise Component (32-bit operation) | - | - | -192 | dBFS | | Dynamic Range (20 Hz to Fso/2, 1 kHz, -60 dBFS Input) | | | | | | 44.1 kHz:48 kHz A-Weighte | ed - | 180 | - | dB | | Unweighte | | 177 | - | dB | | 44.1 kHz:192 kHz A-Weighte | | 175 | - | dB | | Unweight | | 172 | - | dB | | 48 kHz:44.1 kHz A-Weighte Unweighte | | 180<br>177 | - | dB<br>dB | | 48 kHz:96 kHz A-Weighte | | 179 | - | dB | | Unweight | | 176 | - | dB | | 96 kHz:48 kHz A-Weighte | | 176<br>173 | - | dB<br>dB | | Unweighte 192 kHz:32 kHz A-Weighte | | 175 | - | | | 192 kHz:32 kHz A-Weighte Unweighte | | 175 | - | dB<br>dB | | Total Harmonic Distortion + Noise (20 Hz to Fso/2, 1 kHz, 0 dBFS Input) | 54 | | | 45 | | 32 kHz:48 kHz | - | -161 | - | dB | | 44.1 kHz:48 kHz | - | -171 | - | dB | | 44.1 kHz:192 kHz | - | -130 | - | dB | | 48 kHz:44.1 kHz | - | -160 | - | dB | | 48 kHz:96 kHz | - | -148 | - | dB | | 96 kHz:48 kHz | - | -168 | - | dB | | 192 kHz:32 kHz | - | -173 | - | dB | # **DIGITAL FILTER CHARACTERISTICS** | Parameter | Min | Тур | Max | Units | |---------------------------------------|------------|----------|------------|--------| | Passband (Upsampling or Downsampling) | - | - | 0.4535*Fso | Hz | | Passband Ripple | - | - | ±0.007 | dB | | Stopband | 0.5465*Fso | - | - | Hz | | Stopband Attenuation | 125 | - | - | dB | | Group Delay SRC Mo<br>Bypass Mo | - | (Note 3) | -<br>3/Fsi | s<br>s | <sup>3.</sup> The equation for the group delay through the sample-rate converter is (56.581 / Fsi) + (55.658 / Fso). For example, if the input sample rate is 192 kHz and the output sample rate is 96 kHz, the group delay through the sample-rate converter is (56.581/192,000) + (55.658/96,000) = .875 milliseconds. #### DC ELECTRICAL CHARACTERISTICS (GND = 0 V; all voltages with respect to 0 V.) | Parameter | | Symbol | Min | Тур | Max | Units | |---------------------------------------|------------|--------|-----|-----|-----|-------| | Power-Down Mode (Note 4) | | | | • | • | | | Supply Current in power-down | VD | | | 50 | | μΑ | | (Oscillator attached to XTI-XTO) | VL = 3.3 V | | | 100 | | μΑ | | | VL = 5.0 V | | | 200 | | μΑ | | Supply Current in power-down | VD | | | 100 | | μΑ | | (Crystal attached to XTI-XTO) | VL = 3.3 V | | | 1.5 | | mA | | | VL = 5.0 V | | | 4 | | mA | | Normal Operation (Note 5) | | | | | | | | Supply Current at 48 kHz Fsi and Fso | VD | | | 24 | | mA | | (Oscillator attached to XTI-XTO) | VL = 3.3 V | | | 2.5 | | mA | | | VL = 5.0 V | | | 4 | | mA | | Supply Current at 192 kHz Fsi and Fso | VD | | | 80 | | mA | | (Oscillator attached to XTI-XTO) | VL = 3.3 V | | | 8 | | mA | | | VL = 5.0 V | | | 13 | | mA | | Supply Current at 48 kHz Fsi and Fso | VD | | | 24 | | mA | | (Crystal attached to XTI-XTO) | VL = 3.3 V | | | 3 | | mA | | | VL = 5.0 V | | | 7 | | mA | | Supply Current at 192 kHz Fsi and Fso | VD | | | 80 | | mA | | (Crystal attached to XTI-XTO) | VL = 3.3 V | | | 4 | | mA | | | VL = 5.0 V | | | 6.5 | | mA | <sup>4.</sup> Power Down Mode is defined as RST = LOW with all clocks and data lines held static, except when a crystal is attached across XTI-XTO, in which case the crystal will begin oscillating. 5. Normal operation is defined as $\overline{RST} = HI$ . # **DIGITAL INPUT CHARACTERISTICS** | Parameters | Symbol | Min | Тур | Max | Units | |-----------------------|-----------------|-----|-----|-----|-------| | Input Leakage Current | I <sub>in</sub> | - | - | ±10 | μΑ | | Input Capacitance | I <sub>in</sub> | - | 8 | - | pF | | Input Hysteresis | | - | 250 | - | mV | # **DIGITAL INTERFACE SPECIFICATIONS** (GND = 0 V; all voltages with respect to 0 V.) | Parameters | | Symbol | Min | Max | Units | |--------------------------------------------------|--------------------------------|-----------------|---------|--------|-------| | High-Level Output Voltage, except MCLK_OUT and S | SDOUT (I <sub>OH</sub> =-4 mA) | $V_{OH}$ | 0.77xVL | - | V | | Low-Level Output Voltage, except MCLK_OUT and S | SDOUT (I <sub>OL</sub> =4 mA) | $V_{OL}$ | - | .6 | V | | High-Level Output Voltage, MCLK_OUT | (I <sub>OH</sub> =-6 mA) | V <sub>OH</sub> | 0.77xVL | - | V | | Low-Level Output Voltage, MCLK_OUT | (I <sub>OL</sub> =6 mA) | $V_{OL}$ | - | .6 | V | | High-Level Output Voltage, SDOUT | (I <sub>OH</sub> =-8 mA) | V <sub>OH</sub> | 0.77xVL | - | V | | Low-Level Output Voltage, SDOUT | (I <sub>OL</sub> =8 mA) | $V_{OL}$ | - | .65 | V | | High-Level Input Voltage | | V <sub>IH</sub> | 0.6xVL | VL+0.3 | V | | Low-Level Input Voltage | | $V_{IL}$ | -0.3 | 0.8 | V | # **SWITCHING SPECIFICATIONS** (Inputs: Logic 0 = 0 V, Logic 1 = VL; $C_L$ = 20 pF) | Parameters | Symbol | Min | Max | Units | |-----------------------------------------------------|--------------------|-----------------|------------------|------------| | RST pin Low Pulse Width (Note 6) | | 1 | - | ms | | XTI Frequency (Note 7) Crystal Digital Clock Source | | 16.384<br>1.024 | 27.000<br>27.000 | MHz<br>MHz | | XTI Pulse Width High/Low | | 14.8 | - | ns | | MCLK_OUT Duty Cycle | | 45 | 55 | % | | Slave Mode | • | | | | | I/OSCLK Frequency | | - | 24.576 | MHz | | OLRCK High Time (Note 8) | t <sub>lrckh</sub> | 326 | - | ns | | I/OSCLK High Time | t <sub>sckh</sub> | 9 | - | ns | | I/OSCLK Low Time | t <sub>sckl</sub> | 9 | - | ns | | I/OLRCK Edge to I/OSCLK Rising | t <sub>lcks</sub> | 6 | - | ns | | OLRCK Rising Edge to OSCLK Rising Edge (TDM) | t <sub>fss</sub> | 5 | - | ns | | I/OSCLK Rising Edge to I/OLRCK Edge | t <sub>lckd</sub> | 5 | - | ns | | OSCLK Rising Edge to OLRCK Falling Edge (TDM) | t <sub>fsh</sub> | 5 | - | ns | | OSCLK Falling Edge/OLRCK Edge to SDOUT Output Valid | t <sub>dpd</sub> | - | 18 | ns | | SDIN/TDM_IN Setup Time Before I/OSCLK Rising Edge | t <sub>ds</sub> | 3.5 | - | ns | | SDIN/TDM_IN Hold Time After I/OSCLK Rising Edge | t <sub>dh</sub> | 5 | - | ns | | Parameters | Symbol | Min | Max | Units | |---------------------------------------------------|-------------------|---------|-------|-------| | Master Mode (Note 9) | | | | • | | I/OSCLK Frequency (non-TDM) | | 64*1 | -si/o | MHz | | OSCLK Frequency (TDM) | | 256*Fso | | MHz | | I/OLRCK Duty Cycle | | 45 | 55 | % | | I/OSCLK Duty Cycle | | 45 | 55 | % | | I/OSCLK Falling Edge to I/OLRCK Edge | t <sub>lcks</sub> | - | 5 | ns | | OSCLK Falling Edge to OLRCK Edge (TDM) | t <sub>fss</sub> | - | 5 | ns | | OSCLK Falling Edge to SDOUT Output Valid | t <sub>dpd</sub> | - | 7 | ns | | SDIN/TDM_IN Setup Time Before I/OSCLK Rising Edge | t <sub>ds</sub> | 3 | - | ns | | SDIN/TDM_IN Hold Time After I/OSCLK Rising Edge | t <sub>dh</sub> | 5 | - | ns | Figure 1. Non-TDM Slave Mode Timing Figure 2. TDM Slave Mode Timing - 6. After powering up the CS8421, RST should be held low until the power supplies and clocks are settled. - 7. The maximum possible sample rate is XTI/128. - 8. OLRCK must remain high for at least 8 OSCLK periods in TDM Mode. - 9. Only the input or the output serial port can be set as master at a given time. Figure 3. Non-TDM Master Mode Timing Figure 4. TDM Master Mode Timing # 3. TYPICAL CONNECTION DIAGRAMS Figure 5. Typical Connection Diagram, No External Master Clock <sup>\*</sup> When no external master clock is supplied to the part, both input and output must be set to Slave Mode for the part to operate properly. This is done by connecting the MS\_SEL pin to ground through a resistance of 0 $\Omega$ to 1 k $\Omega$ + 1% as stated in Table 1, "Serial Audio Port Master/Slave and Clock Ratio Select Start-Up Options (MS\_SEL)," on page 18. <sup>\*\*</sup> The connection (VL or GND) and value of these two resistors determines the mode of operation for the input and output serial ports as described in Table 2 on page 18 and Table 3 on page 18. <sup>\*\*\*</sup> This pin must not be pulled high. See Section 1, "Pin Descriptions." Figure 6. Typical Connection Diagram, Master and Slave Modes <sup>\*</sup> The connection (VL or GND) and value of these three resistors determines the mode of operation for the input and output serial ports as described in Table 1 Serial Audio Port Master/Slave and Clock Ratio Select Start-Up Options (MS\_SEL), and Table 2, "Serial Audio Input Port Start-Up Options (SAIF)," on page 18 and Table 3, "Serial Audio Output Port Start-Up Options (SAOF)," on page 18. <sup>\*\*</sup> MCLK OUT pin should be pulled high through a 47 k $\Omega$ resistor if an MCLK output is not needed. <sup>\*\*\*</sup> This pin must not be pulled high. See Section 1, "Pin Descriptions." #### 4. APPLICATIONS The CS8421 is a 32-bit, high-performance, monolithic CMOS stereo asynchronous sample-rate converter. The digital audio data is input and output through configurable 3-wire serial ports. The digital audio input/output ports offer Left-Justified, Right-Justified, and I<sup>2</sup>S serial audio formats. The CS8421 also supports a TDM Mode which allows multiple channels of digital audio data on one serial line. A Bypass Mode allows the data to be passed directly to the output port without sample rate conversion. The CS8421 does not require a control port interface, helping to speed design time by not requiring the user to develop software to configure the part. Pins that are sensed after reset allow the part to be configured. See "Reset, Power-Down, and Start-Up" on page 22. Target applications include digital recording systems (DVD-R/RW, CD-R/RW, PVR, DAT, MD, and VTR), digital mixing consoles, high quality D/A, effects processors and computer audio systems. Figure 5 and 6 show the supply and external connections to the CS8421. #### 4.1 Three-wire Serial Input/Output Audio Port A 3-wire serial audio input/output port is provided. The interface format should be chosen to suit the attached device through the MS\_SEL, SAIF, and SAOF pins. Tables 1, 2, and 3 show the pin functions and their corresponding settings. The following parameters are adjustable: - Master or Slave - Master clock (MCLK) frequencies of 128\*Fsi/o, 256\*Fsi/o, 384\*Fsi/o, and 512\*Fsi/o (Master Mode) - Audio data resolution of 16-, 20-, 24-, or 32-bits - Left- or Right-Justification of the data relative to left/right clock (LRCK) as well as I2S Figures 7, 8, and 9 show the input/output formats available. In Master Mode, the left/right clock and the serial bit clock are outputs, derived from the XTI input pin master clock. In Slave Mode, the left/right clock and the serial bit clock are inputs and may be asynchronous to the XTI master clock. The left/right clock should be continuous, but the duty cycle can be less than 50% if enough serial clocks are present in each phase to clock all of the data bits. ISCLK is always set to 64\*Fsi when the input is set to master. In normal operation, OSCLK is set to 64\*Fso. In TDM Slave Mode, OSCLK must operate at N\*64\*Fso, where N is the number of CS8421's connected together. In TDM Master Mode, OSCLK is set to 256\*Fso For more information about serial audio formats, refer to the Cirrus Logic applications note AN282, "The 2-Channel Serial Audio Interface: A Tutorial", available at <a href="https://www.cirrus.com">www.cirrus.com</a>. Figure 9. Serial Audio Interface Format - Right-Justified #### 4.2 Mode Selection The CS8421 uses the resistors attached to the MS\_SEL, SAIF, and SAOF pins to determine the modes of operation. After reset, the resistor value and condition (VL or GND) are sensed. This operation will take approximately 4 $\mu$ s to complete. The SRC\_UNLOCK pin will remain high and the SDOUT pin will be muted until the mode detection sequence has completed. After this, if all clocks are stable, SRC\_UNLOCK will be brought low when audio output is valid and normal operation will occur. Tables 1, 2, and 3 show the pin functions and their corresponding settings. If the 1.0 k $\Omega$ option is selected for MS\_SEL, SAIF, or SAOF, the resistor connected to that pin may be replaced by a direct connection to VL or GND as appropriate. The resistor attached to each mode-selection pin should be placed physically close to the CS8421. The end of the resistor not connected to the mode selection pins should be connected as close as possible to VL and GND to minimize noise. Tables 1, 2, and 3 show the pin functions and their corresponding settings. | MS_SEL pin | Input M/S | Output M/S | |---------------------|--------------------|--------------------| | 1.0 kΩ ± 1% to GND | Slave | Slave | | 1.96 kΩ ± 1% to GND | Slave | Master (128 x Fso) | | 4.02 kΩ ± 1% to GND | Slave | Master (256 x Fso) | | 8.06 kΩ ± 1% to GND | Slave | Master (384 x Fso) | | 16.2 kΩ ± 1% to GND | Slave | Master (512 x Fso) | | 1.0 kΩ ± 1% to VL | Master (128 x Fsi) | Slave | | 1.96 kΩ ± 1% to VL | Master (256 x Fsi) | Slave | | 4.02 kΩ ± 1% to VL | Master (384 x Fsi) | Slave | | 8.06 kΩ ± 1% to VL | Master (512 x Fsi) | Slave | Table 1. Serial Audio Port Master/Slave and Clock Ratio Select Start-Up Options (MS\_SEL) | SAIF pin | Input Port Configuration | |---------------------|------------------------------------| | 1.0 kΩ ± 1% to GND | I <sup>2</sup> S up to 32-bit data | | 1.96 kΩ ± 1% to GND | Left-Justified up to 32-bit data | | 4.02 kΩ ± 1% to GND | Right-Justified 16-bit data | | 1.0 kΩ ± 1% to VL | Right-Justified 20-bit data | | 1.96 kΩ ± 1% to VL | Right-Justified 24-bit data | | 4.02 kΩ ± 1% to VL | Right-Justified 32-bit data | Table 2. Serial Audio Input Port Start-Up Options (SAIF) | SAOF pin | Output Port Configuration | |----------------------|------------------------------| | 1.0 kΩ ± 1% to GND | I <sup>2</sup> S 16-bit data | | 1.96 kΩ ± 1% to GND | I2S 20-bit data | | 4.02 kΩ ± 1% to GND | I <sup>2</sup> S 24-bit data | | 8.06 kΩ ± 1% to GND | I <sup>2</sup> S 32-bit data | | 16.2 kΩ ± 1% to GND | Left-Justified 16-bit data | | 32.4 kΩ ± 1% to GND | Left-Justified 20-bit data | | 63.4 kΩ ± 1% to GND | Left-Justified 24-bit data | | 127.0 kΩ ± 1% to GND | Left-Justified 32-bit data | | 1.0 kΩ ± 1% to VL | Right-Justified 16-bit data | | 1.96 kΩ ± 1% to VL | Right-Justified 20-bit data | | 4.02 kΩ ± 1% to VL | Right-Justified 24-bit data | | 8.06 kΩ ± 1% to VL | Right-Justified 32-bit data | | 16.2 kΩ ± 1% to VL | TDM Mode 16-bit data | | 32.4 kΩ ± 1% to VL | TDM Mode 20-bit data | | 63.4 kΩ ± 1% to VL | TDM Mode 24-bit data | | 127.0 kΩ ± 1% to VL | TDM Mode 32-bit data | Table 3. Serial Audio Output Port Start-Up Options (SAOF) ### 4.3 Sample Rate Converter (SRC) Multirate digital signal processing techniques are used to conceptually upsample the incoming data to a very high rate and then downsample to the outgoing rate. The internal data path is 32-bits wide even if a lower bit depth is selected at the output. The filtering is designed so that a full input audio bandwidth of 20 kHz is preserved if the input sample and output sample rates are greater than or equal to 44.1 kHz. When the output sample rate becomes less than the input sample rate, the input is automatically band-limited to avoid aliasing products in the output. Careful design ensures minimum ripple and distortion products are added to the incoming signal. The SRC also determines the ratio between the incoming and outgoing sample rates and sets the filter corner frequencies appropriately. Any jitter in the incoming signal has little impact on the dynamic performance of the rate converter and has no influence on the output clock. #### 4.3.1 Data Resolution and Dither When using the serial audio input port in Left-Justified and I²S Modes, all input data is treated as 32-bits wide. Any truncation that has been done prior to the CS8421 to less than 32-bits should have been done using an appropriate dithering process. If the serial audio input port is in Right-Justified Mode, the input data will be truncated to the bit depth set by SAIF pin setting. If the SAIF bit depth is set to 16-, 20-, or 24-bits, and the input data is 32-bits wide, truncation distortion will occur. Similarly, in any serial audio input port mode, if an inadequate number of bit clocks are entered (i.e. 16 clocks instead of 20 clocks), the input words will be truncated, causing truncation distortion at low levels. In summary, there is no dithering mechanism on the input side of the CS8421, and care must be taken to ensure that no truncation occurs. Dithering is used internally where appropriate inside the SRC block. The output side of the SRC can be set to 16-, 20-, 24-, or 32-bits. Dithering is applied and is automatically scaled to the selected output word length. This dither is not correlated between left and right channels. # 4.3.2 SRC Locking and Varispeed The SRC calculates the ratio between the input sample rate and the output sample rate and uses this information to set up various parameters inside the SRC block. The SRC takes some time to make this calculation, approximately 4200/Fso (87.5 ms at Fso of 48 kHz). If Fsi is changing, as in a varispeed application, the SRC will track the incoming sample rate. During this tracking mode, the SRC will still rate convert the audio data, but at increased distortion levels. Once the incoming sample rate is stable, the SRC will return to normal levels of audio quality. The data buffer in the SRC can overflow if the input sample rate changes at greater than 10%/sec. There is no provision for varispeed applications where Fso is changing. The SRC\_UNLOCK pin is used to indicate when the SRC is not locked. When RST is asserted, or if there is a change in Fsi or Fso, SRC\_UNLOCK will be set high. The SRC\_UNLOCK pin will continue to be high until the SRC has reacquired lock and settled, at which point it will transition low. When the SRC\_UNLOCK pin is set low, SDOUT is outputting valid audio data. This can be used to signal a DAC to unmute its output. # 4.3.3 Bypass Mode When the BYPASS pin is set high, the input data bypasses the sample rate converter and is sent directly to the serial audio output port. No dithering is performed on the output data. This mode is ideal for passing non-audio data through without a sample-rate conversion. ILRCK and OLRCK should be the same sample rate and synchronous in this mode. The group delay in this mode is greatly reduced from normal SRC mode as noted in the "Digital Filter Characteristics" on page 11. ### 4.3.4 Muting The SDOUT pin is set to all zero output (full mute) immediately after the $\overline{RST}$ pin is set high. When the output from the SRC becomes valid, though the SRC may not have reached full performance, SDOUT is unmuted over a period of approximately 4096 OLRCK cycles (soft unmuted). When the output becomes invalid, depending on the condition, SDOUT is either immediately set to all zero output (hard muted) or SDOUT is muted over a period of approximately 4096 OLRCK cycles until it reaches full mute (soft muted). The SRC will soft mute SDOUT if there is an illegal ratio between ILRCK and the XTI master clock. Conditions that will cause the SRC to hard mute SDOUT include removing OLRCK, the $\overline{RST}$ pin being set low, or illegal ratios between OLRCK and the XTI master clock. After all invalid states have been cleared, the SRC will soft unmute SDOUT. # 4.3.5 Group Delay and Phase Matching Between Multiple CS8421 Parts The equation for the group delay through the sample rate converter is shown in "Digital Filter Characteristics" on page 11. This phase delay is equal across multiple parts. Therefore, when multiple parts operate at the same Fsi and Fso and use a common XTI/XTO clock, their output data is phase matched. #### 4.3.6 Master Clock The CS8421 uses the clock signal supplied through XTI as its master clock (MCLK). MCLK can be supplied from a digital clock source, a crystal oscillator, or a fundamental mode crystal. Figure 10 shows the typical connection diagram for using a fundamental mode crystal. Please refer to the crystal manufacturer's specifications for the external capacitor recommendations. If XTO is not used, such as with a digital clock source or crystal oscillator, XTO should be left unconnected or pulled low through a 47 k $\Omega$ resistor to GND. If either serial audio port is set as master, MCLK will be used to supply the sub-clocks to the master SCLK and LRCK. In this case, MCLK will be synchronous to the master serial audio port. If both serial audio ports are set as slave, MCLK can be asynchronous to either or both ports. If the user needs to change the clock source to XTI while the CS8421 is still powered on and running, a RESET must be issued once the XTI clock source is present and valid to ensure proper operation. When both serial ports are configured as slave and operating at sample rates less than 96 kHz, the CS8421 has the ability to operate without a master clock input through XTI. This benefits the design by not requiring extra external clock components (lowering production cost) and not requiring a master clock to be routed to the CS8421, resulting in lowered noise contribution in the system. In this mode, an internal oscillator provides the clock to run all of the internal logic. To enable the internal oscillator, simply tie XTI to GND or VL. In this mode, XTO should be left unconnected. The CS8421 can also provide a buffered MCLK output through the MCLK\_OUT pin. This pin can be used to supply MCLK to other system components that operate synchronously to MCLK. If MCLK\_OUT is not needed, the output of the pin can be disabled by pulling the pin high through a 47 k $\Omega$ resistor to VL. MC-LK\_OUT is also disabled when using the internal oscillator mode. The MCLK\_OUT pin will be set low when disabled by using the internal oscillator mode. ### 4.3.7 Clocking In order to ensure proper operation of the CS8421, the clock or crystal attached to XTI must simultaneously satisfy the requirements of LRCK for both the input and output as follows: - If the input is set to master, Fsi ≤ XTI/128 and Fso ≤ XTI/130. - If the output is set to master, Fso ≤ XTI/128 and Fsi ≤ XTI/130. - If both input and output are set to slave, XTI ≥ 130\*[maximum(Fsi,Fso)], XTI/Fsi < 3750, and XTI/Fso < 3750.</li> Figure 10. Typical Connection Diagram for Crystal Circuit # 4.4 Time Division Multiplexing (TDM) Mode TDM Mode allows several CS8421 to be serially connected together allowing their corresponding SDOUT data to be multiplexed onto one line for input into a DSP or other TDM-capable multichannel device. The CS8421 can operate in two TDM modes. The first mode consists of all of the CS8421's output ports set to slave, as shown in Figure 13. The second mode consists of one CS8421 output port set to master and the remaining CS8421's output ports set to slave, as shown in Figure 14. The TDM\_IN pin is used to input the data, while the SDOUT pin is used to output the data. The first CS8421 in the chain should have its TDM\_IN set to GND. Data is transmitted from SDOUT most significant bit first on the first OSCLK falling edge after an OLRCK transition and is valid on the rising edge of OSCLK. In TDM Slave Mode, the number of channels that can be multiplexed to one serial data line depends on the output sampling rate. For Slave Mode, OSCLK must operate at N\*64\*Fso, where N is the number of CS8421's connected together. The maximum allowable OSCLK frequency is 24.576 MHz, so for Fso = 48 kHz, N = 8 (16 channels of serial audio data). In TDM Master Mode, OSCLK operates at 256\*Fso, which is equivalent to N = 4, so a maximum of 8 channels of digital audio can be multiplexed together. Note that for TDM Master Mode, MCLK must be at least 256\*Fso, where Fso $\leq$ 96 kHz. OLRCK identifies the start of a new frame. Each time-slot is 32-bits wide, with the valid data sample left-justified within the time-slot. Valid data lengths are 16-, 20-, 24- or 32-bits. Figures 11 and 12 show the interface format for Master and Slave TDM Modes with a 32-bit word-length. Figure 11. TDM Slave Mode Timing Diagram Figure 12. TDM Master Mode Timing Diagram Figure 13. TDM Mode Configuration (All CS8421 Outputs are Slave) Figure 14. TDM Mode Configuration (First CS8421 Output is Master, All Others are Slave) # 4.5 Reset, Power-Down, and Start-Up When $\overline{RST}$ is low, the CS8421 enters a low-power mode, all internal states are reset, and the outputs are disabled. After $\overline{RST}$ transitions from low to high, the part senses the resistor value on the configuration pins (MS\_SEL, SAIF, and SAOF) and sets the appropriate mode of operation. After the mode has been set (approximately 4 $\mu s$ ), the part is set to normal operation and all outputs are functional. # 4.6 Power Supply, Grounding, and PCB Layout The CS8421 operates from a VD = +2.5 V and VL = +3.3 V or +5.0 V supply. The supplies should be applied and removed together or the VL supply should be applied first and removed last. Follow normal supply decoupling practices; see Figure 6. Extensive use of power and ground planes, ground-plane fill in unused areas, and surface-mount decoupling capacitors are recommended. Decoupling capacitors should be mounted on the same side of the board as the CS8421 to minimize inductance effects, and all decoupling capacitors should be as close to the CS8421 as possible. The pin of the configuration resistors not connected to MS\_SEL, SAIF, and SAOF should be connected as close as possible to VL or GND. The CS8421 is available in the compact QFN package. The underside of the QFN package reveals a metal pad that serves as a thermal relief to provide for optimal heat dissipation. This pad must mate with an equally dimensioned copper pad on the PCB and must be electrically connected to ground. A series of vias should be used to connect this copper pad to one or more larger ground planes on other PCB layers. # 5. PERFORMANCE PLOTS Figure 15. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 48 kHz:48 kHz Figure 16. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 44.1 kHz:192 kHz Figure 17. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 44.1 kHz:48 kHz Figure 18. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 48 kHz:44.1 kHz Figure 19. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 48 kHz:96 kHz Figure 20. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 96 kHz:48 kHz Figure 21. Wideband FFT Plot (16k Points) 0 dBFS 1 kHz Tone, 192 kHz:48 kHz Figure 23. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 48 kHz:48 kHz Figure 25. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 44.1 kHz:48 kHz Figure 22. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 48 kHz:96 kHz Figure 24. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 44.1 kHz:192 kHz Figure 26. Wideband FFT Plot (16k Points) -60 dBFS 1 kHz Tone, 48 kHz:44.1 kHz