# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### CY14B101LA **CY14B101NA**

### 1-Mbit (128 K × 8/64 K × 16) nvSRAM

#### Features

- 20 ns. 25 ns. and 45 ns access times
- Internally organized as 128 K × 8 (CY14B101LA) or 64 K × 16 (CY14B101NA)
- Hands off automatic STORE on power-down with only a small capacitor
- STORE to QuantumTrap nonvolatile elements initiated by software, device pin, or AutoStore on power-down
- RECALL to SRAM initiated by software or power-up
- Infinite read, write, and RECALL cycles
- 1 million STORE cycles to QuantumTrap
- 20 year data retention
- Single 3 V +20% to -10% operation
- Industrial temperature

- Packages
  - 32-pin small-outline integrated circuit (SOIC)
  - □ 44-/54-pin thin small outline package (TSOP) Type II
- □ 48-pin shrink small-outline package (SSOP)
- □ 48-ball fine-pitch ball grid array (FBGA)
- Pb-free and restriction of hazardous substances (RoHS) compliant

### **Functional Description**

The Cypress CY14B101LA/CY14B101NA is a fast static RAM (SRAM), with a nonvolatile element in each memory cell. The memory is organized as 128 K bytes of 8 bits each or 64 K words of 16 bits each. The embedded nonvolatile elements incorporate QuantumTrap technology, producing the world's most reliable nonvolatile memory. The SRAM provides infinite read and write cycles, while independent nonvolatile data resides in the highly reliable Quantum Trap cell. Data transfers from the SRAM to the nonvolatile elements (the STORE operation) takes place automatically at power-down. On power-up, data is restored to the SRAM (the RECALL operation) from the nonvolatile memory. Both the STORE and RECALL operations are also available under software control.

For a complete list of related resources, click here.



### Notes

- Address A<sub>0</sub>-A<sub>16</sub> for × 8 configuration and Address A<sub>0</sub>-A<sub>15</sub> for × 16 configuration.
   <u>Data</u> DQ<sub>0</sub>-DQ<sub>7</sub> for × 8 configuration and Data DQ<sub>0</sub>-DQ<sub>15</sub> for × 16 configuration.
- BHE and BLE are applicable for x 16 configuration only. З.

**Cypress Semiconductor Corporation** Document Number: 001-42879 Rev. \*Q 198 Champion Court

San Jose, CA 95134-1709 408-943-2600 Revised November 12, 2014

### Logic Block Diagram [1, 2, 3]



### Contents

| Pinouts                       | 3  |
|-------------------------------|----|
| Pin Definitions               | 5  |
| Device Operation              | 6  |
| SRAM Read                     | 6  |
| SRAM Write                    | 6  |
| AutoStore Operation           | 6  |
| Hardware STORE Operation      | 6  |
| Hardware RECALL (Power-up)    |    |
| Software STORE                |    |
| Software RECALL               | 7  |
| Preventing AutoStore          |    |
| Data Protection               |    |
| Maximum Ratings               |    |
| Operating Range               | 9  |
| DC Electrical Characteristics | -  |
| Data Retention and Endurance  |    |
| Capacitance                   | 10 |
| Thermal Resistance            |    |
| AC Test Loads                 |    |
| AC Test Conditions            |    |
| AC Switching Characteristics  |    |
| SRAM Read Cycle               |    |
| SRAM Write Cycle              | 12 |
|                               |    |

| Switching Waveforms                     |    |
|-----------------------------------------|----|
| AutoStore/Power-Up RECALL               |    |
| Switching Waveforms                     |    |
| Software Controlled STORE/RECALL Cycle  |    |
| Switching Waveforms                     |    |
| Hardware STORE Cycle                    |    |
| Switching Waveforms                     |    |
| Truth Table For SRAM Operations         |    |
| Ordering Information                    | 19 |
| Ordering Code Definitions               |    |
| Package Diagrams                        |    |
| Acronyms                                |    |
| Document Conventions                    |    |
| Units of Measure                        |    |
| Document History Page                   |    |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC Solutions                          |    |
|                                         |    |



### **Pinouts**

Figure 1. Pin Diagram – 44-pin TSOP II



- 4. Address expansion for 2-Mbit. NC pin not connected to die.
- 5. Address expansion for 4-Mbit. NC pin not connected to die.
- 6. Address expansion for 8-Mbit. NC pin not connected to die.
- 7. Address expansion for 16-Mbit. NC pin not connected to die.
- 8. HSB pin is not available in 44-pin TSOP II (× 16) package.



#### Pinouts (continued)



#### Figure 3. 48-ball FBGA and 54-pin TSOP II pinout

- Address expansion for 2-Mbit. NC pin not connected to die.
   Address expansion for 4-Mbit. NC pin not connected to die.
   Address expansion for 8-Mbit. NC pin not connected to die.
   Address expansion for 16-Mbit. NC pin not connected to die.



### **Pin Definitions**

| Pin Name                          | I/O Type     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> -A <sub>16</sub>   | Input        | Address inputs. Used to select one of the 131,072 bytes of the nvSRAM for × 8 configuration.                                                                                                                                                                                                                                                                                                                                                          |
| A <sub>0</sub> -A <sub>15</sub>   | input        | Address inputs. Used to select one of the 65,536 words of the nvSRAM for × 16 configuration.                                                                                                                                                                                                                                                                                                                                                          |
| DQ <sub>0</sub> -DQ <sub>7</sub>  | Input/Output | Bidirectional data I/O lines for × 8 configuration. Used as input or output lines depending on operation.                                                                                                                                                                                                                                                                                                                                             |
| DQ <sub>0</sub> -DQ <sub>15</sub> | πραι/Ουιραι  | Bidirectional Data I/O Lines for × 16 configuration. Used as input or output lines depending on operation.                                                                                                                                                                                                                                                                                                                                            |
| WE                                | Input        | Write Enable input, Active LOW. When the chip is enabled and $\overline{\text{WE}}$ is LOW, data on the I/O pins is written to the specific address location.                                                                                                                                                                                                                                                                                         |
| CE                                | Input        | Chip Enable input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip.                                                                                                                                                                                                                                                                                                                                                             |
| ŌĒ                                | Input        | Output Enable, Active LOW. The activ <u>e L</u> OW OE input enables the data output buffers during read cycles.<br>I/O pins are tristated on deasserting OE HIGH.                                                                                                                                                                                                                                                                                     |
| BHE                               | Input        | Byte High Enable, Active LOW. Controls DQ <sub>15</sub> –DQ <sub>8</sub> .                                                                                                                                                                                                                                                                                                                                                                            |
| BLE                               | Input        | Byte Low Enable, Active LOW. Controls DQ7–DQ0.                                                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>SS</sub>                   | Ground       | Ground for the device. Must be connected to the ground of the system.                                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>CC</sub>                   | Power supply | Power supply inputs to the device. 3.0 V +20%, -10%                                                                                                                                                                                                                                                                                                                                                                                                   |
| HSB <sup>[13]</sup>               | Input/Output | Hardware STORE Busy (HSB). When LOW, this output indicates that a Hardware STORE is in progress. When pulled LOW, external to th <u>e chip</u> , it initiates a nonvolatile STORE operation. After each Hardware and Software STORE operation HSB is driven HIGH for a short time ( $t_{\rm HHHD}$ ) with standard output high current and then a weak internal pull-up resistor keeps this pin HIGH (external pull-up resistor connection optional). |
| V <sub>CAP</sub>                  | Power supply | AutoStore capacitor. Supplies power to the nvSRAM during power loss to store data from SRAM to nonvolatile elements.                                                                                                                                                                                                                                                                                                                                  |
| NC                                | No connect   | No connect. This pin is not connected to the die.                                                                                                                                                                                                                                                                                                                                                                                                     |

Note\_\_\_\_\_\_13. HSB pin is not available in 44-pin TSOP II (× 16) package.



### **Device Operation**

The CY14B101LA/CY14B101NA nvSRAM is made up of two functional components paired in the same physical cell. They are an SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation), or from the nonvolatile cell to the SRAM (the RECALL operation). Using this unique architecture, all cells are stored and recalled in parallel. During the STORE and RECALL operations, SRAM read and write operations are inhibited. The CY14B101LA/CY14B101NA supports infinite reads and writes similar to a typical SRAM. In addition, it provides infinite RECALL operations. See the Truth Table For SRAM Operations on page 18 for a complete description of read and write modes.

#### SRAM Read

<u>The CY14B101LA/CY14B101NA perfo</u>rms a read cycle when CE and OE are LOW and WE and HSB are HIGH. The address specified on pins  $A_{0-16}$  or  $A_{0-15}$  determines which of the 131,072 data bytes or 65,536 words of 16 bits each are accessed. Byte enables (BHE, BLE) determine which bytes are enabled to the output, in the case of 16-bit words. When the read is initiated by an address transition, the outputs are valid after a delay of t<sub>AA</sub> (read cycle 1). If the read is initiated by CE or OE, the outputs are valid at t<sub>ACE</sub> or at t<sub>DOE</sub>, whichever is later (read cycle 2). The data output repeatedly responds to address changes within the t<sub>AA</sub> access time without the need for transitions on any control input pins. This remains valid until another address change or until CE or OE is brought HIGH, or WE or HSB is brought LOW.

#### **SRAM Write**

A write cycle is performed when  $\overline{CE}$  and  $\overline{WE}$  are LOW and  $\overline{HSB}$  is HIGH. The address inputs must be stable before entering the write cycle and must remain stable until  $\overline{CE}$  or  $\overline{WE}$  goes HIGH at the end of the cycle. The data on the common I/O pins  $DQ_{0-15}$  are written into the memory if the data is valid  $t_{SD}$  before the end of a WE-controlled write or before the end of a  $\overline{CE}$ -controlled write. The Byte Enable inputs (BHE, BLE) determine which bytes are written, in the case of 16-bit words. Keep  $\overline{OE}$  HIGH during the entire write cycle to avoid data bus contention on common I/O lines. If  $\overline{OE}$  is left LOW, internal circuitry turns off the output buffers  $t_{HZWF}$  after  $\overline{WE}$  goes LOW.

#### **AutoStore Operation**

The CY14B101LA/CY14B101NA stores data to the nvSRAM using one of the following three storage operations: Hardware STORE activated by HSB; Software STORE activated by an address sequence; AutoStore on device power-down. The AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14B101LA/CY14B101NA.

During a normal operation, the device draws current from  $V_{CC}$  to charge a capacitor connected to the  $V_{CAP}$  pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the  $V_{CC}$  pin drops below  $V_{SWITCH}$ , the part automatically disconnects the  $V_{CAP}$  pin from  $V_{CC}$ . A STORE operation is initiated with power provided by the  $V_{CAP}$  capacitor.

Note\_\_\_\_\_\_ 14. HSB pin is not available in 44-pin TSOP II (× 16) package. **Note** If the capacitor is not connected to  $V_{CAP}$  pin, AutoStore must be disabled using the soft sequence specified in Preventing AutoStore on page 8. In case AutoStore is enabled without a capacitor on  $V_{CAP}$  pin, the device attempts an AutoStore operation without sufficient charge to complete the store. This corrupts the data stored in nvSRAM.

Figure 4 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic STORE operation. See the DC Electrical Characteristics on page 9 for the size of  $V_{CAP}$ . The voltage on the  $V_{CAP}$  pin is driven to  $V_{CC}$  by a regulator on the chip. A pull-up should be placed on WE to hold it <u>inactive</u> during power-up. This pull-up is effective only if the WE signal is tristate during power-up. Many MPUs tristate their controls on power-up. This should be verified when using the pull-up. When the nvSRAM comes out of power-on-RECALL, the MPU must be active or the WE held inactive until the MPU comes out of reset.

To reduce unnecessary nonvolatile stores, AutoStore and Hardware STORE operations are ignored unless at least one write operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a write operation has taken place. The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress.



#### **Hardware STORE Operation**

The CY14B101LA/CY14B101NA provides the  $\overline{\text{HSB}}^{[14]}$  pin to control and acknowledge the STORE operations. Use the HSB pin to request a Hardware STORE cycle. When the HSB pin is driven LOW, the CY14B101LA/CY14B101NA conditionally initiates a STORE operation after t<sub>DELAY</sub>. An actual STORE cycle only begins if a write to the SRAM has taken place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver (internal 100 k $\Omega$  weak pull-up resistor) that is internally driven LOW to indicate a busy condition when the STORE (initiated by any means) is in progress.

**Note** After each Hardware and Software STORE operation HSB is driven HIGH for a short time ( $t_{HHHD}$ ) with standard output high current and then remains HIGH by internal 100 k $\Omega$  pull-up resistor.



SRAM write operations that are in progress when  $\overline{\text{HSB}}$  is driven LOW by any means are given time ( $t_{\text{DELAY}}$ ) to complete before the STORE operation is initiated. However, any SRAM write cycles requested after  $\overline{\text{HSB}}$  goes LOW are inhibited until  $\overline{\text{HSB}}$  returns HIGH. In case the write latch is not set,  $\overline{\text{HSB}}$  is not driven LOW by the CY14B101LA/CY14B101NA. But any SRAM read and write cycles are inhibited until  $\overline{\text{HSB}}$  is returned HIGH by MPU or other external source.

During any STORE operation, regardless of how it is initiated, the CY14B101LA/CY14B101NA continues to drive the HSB pin LOW, releasing it only when the STORE is complete. Upon completion of the STORE operation, the nvSRAM memory access is inhibited for  $t_{LZHSB}$  time after HSB pin returns HIGH. Leave the HSB unconnected if it is not used.

#### Hardware RECALL (Power-up)

During power-up or after any low power condition ( $V_{CC}$ <  $V_{SWITCH}$ ), an internal RECALL request is latched. When  $V_{CC}$  again exceeds the  $V_{SWITCH}$  on power up, a RECALL cycle is automatically initiated and takes  $t_{HRECALL}$  to complete. During this time, the HSB pin is driven LOW by the HSB driver and all reads and writes to nvSRAM are inhibited.

#### Software STORE

Data is transferred from the SRAM to the nonvolatile memory by a software address sequence. The CY14B101LA/CY14B101NA <u>Sof</u>tware STORE cycle is initiated by executing sequential CE or OE controlled read cycles from six specific address locations in exact order. During the STORE cycle an erase of the previous nonvolatile data is first performed, followed by a program of the nonvolatile elements. After a STORE cycle is initiated, further input and output are disabled until the cycle is completed.

Because a sequence of READs from specific addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence, or the sequence is aborted and no STORE or RECALL takes place. To initiate the Software STORE cycle, the following read sequence must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x8FC0 Initiate STORE cycle

The software sequence may be clocked with  $\overline{CE}$  controlled reads or  $\overline{OE}$  controlled reads, with  $\overline{WE}$  kept HIGH for all the six READ sequences. After the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. HSB is driven LOW. After the t<sub>STORE</sub> cycle time is fulfilled, the SRAM is activated again for the read and write operation.

#### Software RECALL

Data is transferred from the nonvolatile memory to the SRAM by a software address sequence. A Software RECALL cycle is initiated with a sequence of read operations in a manner similar to the Software STORE initiation. To initiate the RECALL cycle, the following sequence of CE or OE controlled read operations must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x4C63 Initiate RECALL cycle

Internally, RECALL is a two step procedure. First, the SRAM data is cleared. Next, the nonvolatile information is transferred into the SRAM cells. After the  $t_{\text{RECALL}}$  cycle time, the SRAM is again ready for read and write operations. The RECALL operation does not alter the data in the nonvolatile elements.

| CE | WE | OE | BHE, BLE <sup>[15]</sup> | A <sub>15</sub> –A <sub>0</sub> <sup>[16]</sup>          | Mode                                                                                  | I/O                                                                                    | Power                  |
|----|----|----|--------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------|
| Н  | Х  | Х  | Х                        | Х                                                        | Not selected                                                                          | Output high Z                                                                          | Standby                |
| L  | Н  | L  | L                        | Х                                                        | Read SRAM                                                                             | Output data                                                                            | Active                 |
| L  | L  | Х  | L                        | Х                                                        | Write SRAM                                                                            | Input data                                                                             | Active                 |
| L  | Н  | L  | Х                        | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8B45 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Disable | Output data<br>Output data<br>Output data<br>Output data<br>Output data<br>Output data | Active <sup>[17]</sup> |

#### Table 1. Mode Selection

#### Notes

16. While there are 17 address lines on the CY14B101LA (16 address lines on the CY14B101NA), only the 13 address lines (A<sub>14</sub> - A<sub>2</sub>) are used to control software modes. Rest of the address lines are do not care.

17. The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a nonvolatile cycle.

<sup>15.</sup> BHE and BLE are applicable for x16 configuration only.



Table 1. Mode Selection (continued)

| CE | WE | OE | BHE, BLE <sup>[15]</sup> | A <sub>15</sub> –A <sub>0</sub> <sup>[16]</sup>          | Mode                                                                                   | I/O                                                                                      | Power                                   |
|----|----|----|--------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------|
| L  | Н  | L  | X                        | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4B46 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Enable                | Output data<br>Output data<br>Output data<br>Output data<br>Output data<br>Output data   | Active <sup>[18]</sup>                  |
| L  | Н  | L  | X                        | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile<br>STORE  | Output data<br>Output data<br>Output data<br>Output data<br>Output data<br>Output high Z | Active I <sub>CC2</sub> <sup>[18]</sup> |
| L  | н  | L  | X                        | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile<br>RECALL | Output data<br>Output data<br>Output data<br>Output data<br>Output data<br>Output high Z | Active <sup>[18]</sup>                  |

#### Preventing AutoStore

The AutoStore function is disabled by initiating an AutoStore disable sequence. A sequence of read operations is performed in a manner similar to the Software STORE initiation. To initiate the AutoStore disable sequence, the following sequence of CE or OE controlled read operations must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x8B45 AutoStore Disable

The AutoStore is reenabled by initiating an AutoStore enable sequence. A sequence of read operations is performed in a manner similar to the Software RECALL initiation. To initiate the AutoStore enable sequence, the following sequence of CE or OE controlled read operations must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- 4. Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x4B46 AutoStore Enable

If the AutoStore function is disabled or reenabled, a manual STORE operation (Hardware or Software) must be issued to save the AutoStore state through subsequent power-down cycles. The part comes from the factory with AutoStore enabled and 0x00 written in all cells.

#### **Data Protection**

The CY14B101LA/CY14B101NA protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and write operations. The low voltage condition is detected when  $V_{CC}$  is less than  $V_{SWITCH}$ . If the CY14B101LA/CY14B101NA is in a write mode (both CE and WE are LOW) at power-up, after a RECALL or STORE, the write is inhibited until the SRAM is enabled after t<sub>LZHSB</sub> (HSB to output active). This protects against inadvertent writes during power-up or brown out conditions.

18. The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a nonvolatile cycle.



### **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested.

| Storage temperature65 °C to +150 °C                                                 |
|-------------------------------------------------------------------------------------|
| Maximum accumulated storage time:<br>At 150 °C ambient temperature                  |
| Maximum junction temperature 150 °C                                                 |
| Supply voltage on $V_{CC}$ relative to $V_{SS}$ –0.5 V to 4.1 V                     |
| Voltage applied to outputs in High Z state                                          |
| Input voltage0.5 V to V <sub>CC</sub> + 0.5 V                                       |
| Transient voltage (< 20 ns) on any pin to ground potential2.0 V to $V_{CC}$ + 2.0 V |

| Package power dissipation capability ( $T_A = 25 \ ^\circ C$ ) 1.0 W |
|----------------------------------------------------------------------|
| Surface mount Pb soldering<br>temperature (3 Seconds)+260 °C         |
| DC output current (1 output at a time, 1s duration) 15 mA            |
| Static discharge voltage<br>(per MIL-STD-883, Method 3015) > 2001 V  |
| Latch up current > 200 mA                                            |

### **Operating Range**

| Range      | Ambient Temperature | V <sub>cc</sub> |
|------------|---------------------|-----------------|
| Industrial | –40 °C to +85 °C    | 2.7 V to 3.6 V  |

### **DC Electrical Characteristics**

#### Over the Operating Range

| Parameter            | Description                                                                        | Test Conditions                                                                                                                                                                                                                                       | Min              | <b>Typ</b> <sup>[19]</sup> | Max            | Unit           |
|----------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------|----------------|----------------|
| V <sub>CC</sub>      | Power supply voltage                                                               |                                                                                                                                                                                                                                                       | 2.7              | 3.0                        | 3.6            | V              |
| I <sub>CC1</sub>     | Average V <sub>CC</sub> current                                                    | $t_{RC} = 20 \text{ ns}$<br>$t_{RC} = 25 \text{ ns}$<br>$t_{RC} = 45 \text{ ns}$<br>Values obtained without output loads<br>$(I_{OUT} = 0 \text{ mA})$                                                                                                | _                | -                          | 70<br>70<br>52 | mA<br>mA<br>mA |
| I <sub>CC2</sub>     | Average V <sub>CC</sub> current during<br>STORE                                    | All inputs don't care, V <sub>CC</sub> = Max<br>Average current for duration t <sub>STORE</sub>                                                                                                                                                       | _                | -                          | 10             | mA             |
| I <sub>CC3</sub>     | Average V <sub>CC</sub> current at $t_{RC}$ = 200 ns, V <sub>CC(Typ)</sub> , 25 °C | All inputs cycling at CMOS levels.<br>Values obtained without output loads<br>(I <sub>OUT</sub> = 0 mA)                                                                                                                                               | -                | 35                         | Ι              | mA             |
| I <sub>CC4</sub>     | Average V <sub>CAP</sub> current during<br>AutoStore cycle                         | All inputs don't care. Average current for<br>duration t <sub>STORE</sub>                                                                                                                                                                             | -                | -                          | 5              | mA             |
| I <sub>SB</sub>      | V <sub>CC</sub> standby current                                                    | $\begin{array}{l} \hline CE \geq (V_{CC}-0.2 \ V). \\ V_{IN} \leq 0.2 \ V \ or \geq (V_{CC}-0.2 \ V). \\ \hline Standby \ current \ level \ after \ nonvolatile \ cycle \\ is \ complete. \\ \hline Inputs \ are \ static. \ f = 0 \ MHz \end{array}$ | _                | -                          | 5              | mA             |
| I <sub>IX</sub> [20] | Input leakage current (except HSB)                                                 | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$                                                                                                                                                                                                          | -1               | _                          | +1             | μA             |
|                      | Input leakage current (for HSB)                                                    | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$                                                                                                                                                                                                          | -100             | -                          | +1             | μA             |
| I <sub>OZ</sub>      | Off-state output leakage current                                                   | $\frac{V_{CC}}{CE} = Max, V_{SS} \le V_{OUT} \le V_{CC},$<br>$\frac{V_{CE}}{CE} \text{ or } \overline{OE} \ge V_{IH} \text{ or } \overline{BHE}/\overline{BLE} \ge V_{IH} \text{ or } \overline{WE} \le V_{IL}$                                       | -1               | -                          | +1             | μA             |
| V <sub>IH</sub>      | Input HIGH voltage                                                                 |                                                                                                                                                                                                                                                       | 2.0              | _                          | $V_{CC} + 0.5$ | V              |
| V <sub>IL</sub>      | Input LOW voltage                                                                  |                                                                                                                                                                                                                                                       | $V_{\rm SS}-0.5$ | -                          | 0.8            | V              |
| V <sub>OH</sub>      | Output HIGH voltage                                                                | I <sub>OUT</sub> = -2 mA                                                                                                                                                                                                                              | 2.4              | -                          | _              | V              |
| V <sub>OL</sub>      | Output LOW voltage                                                                 | I <sub>OUT</sub> = 4 mA                                                                                                                                                                                                                               | -                | -                          | 0.4            | V              |

#### Notes

Typical values are at 25 °C, V<sub>CC</sub> = V<sub>CC(Typ)</sub>. Not 100% tested.
 The HSB pin has I<sub>OUT</sub> = -2 μA for V<sub>OH</sub> of 2.4 V when both active high and low drivers are disabled. When they are enabled standard V<sub>OH</sub> and V<sub>OL</sub> are valid. This parameter is characterized but not tested.



### DC Electrical Characteristics (continued)

#### Over the Operating Range

| Parameter | Description                                                  | Test Conditions                    | Min | <b>Typ</b> <sup>[19]</sup> | Max             | Unit |
|-----------|--------------------------------------------------------------|------------------------------------|-----|----------------------------|-----------------|------|
| 0.1.1     |                                                              | Between $V_{CAP}$ pin and $V_{SS}$ | 61  | 68                         | 180             | μF   |
|           | Maximum voltage driven on $V_{\mbox{CAP}}$ pin by the device | V <sub>CC</sub> = Max              | _   | -                          | V <sub>CC</sub> | V    |

### **Data Retention and Endurance**

Over the Operating Range

| Parameter         | Description                  | Min   | Unit  |
|-------------------|------------------------------|-------|-------|
| DATA <sub>R</sub> | Data retention               | 20    | Years |
| NV <sub>C</sub>   | Nonvolatile STORE operations | 1,000 | K     |

### Capacitance

| Parameter <sup>[23]</sup> | Description                                 | Test Conditions                                                | Max | Unit |
|---------------------------|---------------------------------------------|----------------------------------------------------------------|-----|------|
| C <sub>IN</sub>           | Input capacitance (except BHE, BLE and HSB) | $T_A = 25 \text{ °C}, f = 1 \text{ MHz}, V_{CC} = V_{CC(Typ)}$ | 7   | pF   |
|                           | Input capacitance (for BHE, BLE and HSB)    |                                                                | 8   | pF   |
| C <sub>OUT</sub>          | Output capacitance (except HSB)             |                                                                | 7   | pF   |
|                           | Output capacitance (for HSB)                |                                                                | 8   | pF   |

### **Thermal Resistance**

| Parameter <sup>[23]</sup> | Description                                 | Test Conditions                                                                     | 54-pin<br>TSOP II | 48-pin<br>SSOP | 48-ball<br>FBGA | 44-pin<br>TSOP II | 32-pin<br>SOIC | Unit |
|---------------------------|---------------------------------------------|-------------------------------------------------------------------------------------|-------------------|----------------|-----------------|-------------------|----------------|------|
| $\Theta_{JA}$             | Thermal resistance<br>(junction to ambient) | Test conditions follow standard test methods and                                    |                   | 37.47          | 48.19           | 41.74             | 41.55          | °C/W |
| $\Theta_{JC}$             | Thermal resistance<br>(junction to case)    | procedures for measuring<br>thermal impedance, in<br>accordance with<br>EIA/JESD51. | 10.15             | 24.71          | 6.5             | 11.90             | 24.43          | °C/W |

<sup>21.</sup> Min V<sub>CAP</sub> value guarantees that there is a sufficient charge available to complete a successful AutoStore operation. Max V<sub>CAP</sub> value guarantees that the capacitor on V<sub>CAP</sub> is charged to a minimum voltage during a Power-Up RECALL cycle so that an immediate power-down cycle can complete a successful AutoStore. Therefore it is always recommended to use a capacitor within the specified min and max limits. See application note AN43593 for more details on V<sub>CAP</sub> options.

<sup>22.</sup> Maximum voltage on  $V_{CAP}$  pin ( $V_{VCAP}$ ) is provided for guidance when choosing the  $V_{CAP}$  capacitor. The voltage rating of the  $V_{CAP}$  capacitor across the operating temperature range should be higher than the  $V_{VCAP}$  voltage. 23. These parameters are guaranteed by design and are not tested.



### **AC Test Loads**

Figure 5. AC Test Loads



### **AC Test Conditions**

| Input pulse levels                       | 0 V to 3 V       |
|------------------------------------------|------------------|
| Input rise and fall times (10%–90%)      | <u>&lt;</u> 3 ns |
| Input and output timing reference levels | 1.5 V            |



### **AC Switching Characteristics**

#### Over the Operating Range

| Param                                 | eters <sup>[24]</sup> |                                   | 20 | ns  | 25  | ns  | 45  | ns  |      |
|---------------------------------------|-----------------------|-----------------------------------|----|-----|-----|-----|-----|-----|------|
| Cypress<br>Parameter                  | Alt Parameter         | Description                       |    | Max | Min | Max | Min | Max | Unit |
| SRAM Read C                           | ycle                  | •                                 |    |     |     |     |     |     |      |
| t <sub>ACE</sub>                      | t <sub>ACS</sub>      | Chip enable access time           | -  | 20  | _   | 25  | _   | 45  | ns   |
| t <sub>RC</sub> <sup>[25]</sup>       | t <sub>RC</sub>       | Read cycle time                   | 20 | -   | 25  | -   | 45  |     | ns   |
| t <sub>AA</sub> [26]                  | t <sub>AA</sub>       | Address access time               | -  | 20  | -   | 25  | -   | 45  | ns   |
| t <sub>DOF</sub>                      | t <sub>OE</sub>       | Output enable to data valid       | -  | 10  | -   | 12  | -   | 20  | ns   |
| t <sub>онд</sub> [26]                 | t <sub>OH</sub>       | Output hold after address change  | 3  | -   | 3   | -   | 3   | -   | ns   |
| $t_{1,70} = [27, 28]$                 | t <sub>LZ</sub>       | Chip enable to output active      | 3  | -   | 3   | -   | 3   | -   | ns   |
| tuzce <sup>[27, 28]</sup>             | t <sub>HZ</sub>       | Chip disable to output inactive   | -  | 8   | -   | 10  | -   | 15  | ns   |
| $t_{1,70F}$                           | t <sub>OLZ</sub>      | Output enable to output active    | 0  | -   | 0   | -   | 0   | -   | ns   |
| $t_{\rm UZOF}[27, 28]$                | t <sub>OHZ</sub>      | Output disable to output inactive | -  | 8   | -   | 10  | -   | 15  | ns   |
| t <sub>PI 1</sub> [27]                | t <sub>PA</sub>       | Chip enable to power active       | 0  | -   | 0   | -   | 0   | -   | ns   |
| ten <sup>[27]</sup>                   | t <sub>PS</sub>       | Chip disable to power standby     | -  | 20  | _   | 25  | _   | 45  | ns   |
| t <sub>DBE[</sub> [27]                | -                     | Byte enable to data valid         | _  | 10  | _   | 12  | _   | 20  | ns   |
| t <sub>LZBE</sub> <sup>[27]</sup>     | -                     | Byte enable to output active      | 0  | -   | 0   | -   | 0   |     | ns   |
| t <sub>HZBE</sub> <sup>[27]</sup>     | -                     | Byte disable to output inactive   | -  | 8   | -   | 10  | -   | 15  | ns   |
| SRAM Write C                          | ycle                  |                                   |    |     |     |     |     |     |      |
| t <sub>WC</sub>                       | t <sub>WC</sub>       | Write cycle time                  | 20 | -   | 25  | -   | 45  | -   | ns   |
| t <sub>PWE</sub>                      | t <sub>WP</sub>       | Write pulse width                 | 15 | -   | 20  | -   | 30  | -   | ns   |
| t <sub>SCE</sub>                      | t <sub>CW</sub>       | Chip enable to end of write       | 15 | -   | 20  | -   | 30  | -   | ns   |
| t <sub>SD</sub>                       | t <sub>DW</sub>       | Data setup to end of write        | 8  | -   | 10  | -   | 15  | -   | ns   |
| t <sub>HD</sub>                       | t <sub>DH</sub>       | Data hold after end of write      | 0  | -   | 0   | -   | 0   | -   | ns   |
| t <sub>AW</sub>                       | t <sub>AW</sub>       | Address setup to end of write     | 15 | _   | 20  | -   | 30  | -   | ns   |
| t <sub>SA</sub>                       | t <sub>AS</sub>       | Address setup to start of write   | 0  | _   | 0   | -   | 0   | -   | ns   |
| tu∧                                   | t <sub>w/P</sub>      | Address hold after end of write   | 0  | _   | 0   | -   | 0   | -   | ns   |
| tuzwe <sup>[27, 28, 29]</sup>         | t <sub>WZ</sub>       | Write enable to output disable    | -  | 8   | -   | 10  | -   | 15  | ns   |
| t <sub>LZWE</sub> <sup>[27, 28]</sup> | tow                   | Output active after end of write  | 3  | _   | 3   | -   | 3   | -   | ns   |
| t <sub>BW</sub>                       | <b> </b> _            | Byte enable to end of write       | 15 | —   | 20  | -   | 30  | -   | ns   |

### **Switching Waveforms**





- Notes
  24. Test conditions assume signal transition time of 3 ns or less, timing reference levels of V<sub>CC</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified lou/loH and load capacitance shown in Figure 5 on page 11.
  25. WE must be HIGH during SRAM read cycles.
  26. Device is continuously selected with CE, OE, and BHE/BLE LOW.
  27. These parameters are guaranteed by design and are not tested.
  28. Measured ±200 mV from steady state output voltage.
  29. If WE is low when CE goes low, the outputs remain in the high impedance state.
  30. HSB must remain HIGH during Read and Write cycles.



### Switching Waveforms (continued)







- BHE and BLE are applicable for × 16 configuration only.
   WE must be HIGH during SRAM read cycles.
   HSB must remain HIGH during Read and Write cycles.

- 34. CE or WE must be  $\geq V_{H}$  during address transitions. 35. If WE is low when CE goes low, the outputs remain in the high impedance state.



### Switching Waveforms (continued)









- Notes

   36. BHE and BLE are applicable for × 16 configuration only.

   37. If WE is low when CE goes low, the outputs remain in the high-impedance state.

   38. HSB must remain HIGH during Read and Write cycles.

   39. CE or WE must be  $\geq$  V<sub>IH</sub> during address transitions.



### AutoStore/Power-Up RECALL

#### Over the Operating Range

| Parameter                            | Description                               | 20  | 20 ns |     | 25 ns |     | ns   | Unit |
|--------------------------------------|-------------------------------------------|-----|-------|-----|-------|-----|------|------|
| Farameter                            | Description                               | Min | Max   | Min | Max   | Min | Max  | Unit |
| t <sub>HRECALL</sub> <sup>[40]</sup> | Power-Up RECALL duration                  | -   | 20    | -   | 20    | -   | 20   | ms   |
| t <sub>STORE</sub> <sup>[41]</sup>   | STORE cycle duration                      | —   | 8     | Ι   | 8     | -   | 8    | ms   |
| t <sub>DELAY</sub> <sup>[42]</sup>   | Time allowed to complete SRAM write cycle | -   | 20    | -   | 25    | -   | 25   | ns   |
| V <sub>SWITCH</sub>                  | Low voltage trigger level                 | _   | 2.65  | _   | 2.65  | -   | 2.65 | V    |
| t <sub>VCCRISE</sub> [43]            | V <sub>CC</sub> rise time                 | 150 | -     | 150 | -     | 150 | -    | μs   |
| V <sub>HDIS</sub> <sup>[43]</sup>    | HSB output disable voltage                | -   | 1.9   | -   | 1.9   | -   | 1.9  | V    |
| t <sub>LZHSB</sub> [43]              | HSB to output active time                 | _   | 5     | -   | 5     | _   | 5    | μs   |
| t <sub>HHHD</sub> <sup>[43]</sup>    | HSB High active time                      | _   | 500   | _   | 500   | _   | 500  | ns   |

### **Switching Waveforms**



#### Figure 11. AutoStore or Power-Up RECALL [44]

#### Notes

40. t<sub>HRECALL</sub> starts from the time V<sub>CC</sub> rises higher than V<sub>SWITCH</sub>.
41. If an SRAM write has not taken place since the last nonvolatile cycle, no AutoStore or Hardware STORE takes place.

42. On a Hardware STORE and AutoStore initiation, SRAM write operation continues to be enabled for time t<sub>DELAY</sub>.

43. These parameters are guaranteed by design and are not tested. 44. Read and Write cycles are ignored <u>during</u> STORE, RECALL, and while  $V_{CC}$  is lower than  $V_{SWITCH}$ . 45. During power-up and power-down, HSB glitches when HSB pin is pulled up through an external resistor.



### Software Controlled STORE/RECALL Cycle

#### Over the Operating Range

| Parameter <sup>[46, 47]</sup> | Description                        | 20 ns |     | 25 ns |     | 45 ns |     | Unit |
|-------------------------------|------------------------------------|-------|-----|-------|-----|-------|-----|------|
| Farameter                     | Description                        | Min   | Max | Min   | Max | Min   | Max | Unit |
| t <sub>RC</sub>               | STORE/RECALL initiation cycle time | 20    | -   | 25    | -   | 45    | _   | ns   |
| t <sub>SA</sub>               | Address setup time                 | 0     | -   | 0     | -   | 0     | -   | ns   |
| t <sub>CW</sub>               | Clock pulse width                  | 15    | _   | 20    | _   | 30    | _   | ns   |
| t <sub>HA</sub>               | Address hold time                  | 0     | _   | 0     | _   | 0     | _   | ns   |
| t <sub>RECALL</sub>           | RECALL duration                    | _     | 200 |       | 200 | 1     | 200 | μs   |

### **Switching Waveforms**



#### Figure 13. AutoStore Enable/Disable Cycle [47]



#### Notes

46. The software sequence is clocked with  $\overline{CE}$  controlled or  $\overline{OE}$  controlled reads.

47. The six consecutive addresses must be read in the order listed in Table 1 on page 7. WE must be HIGH during all six consecutive cycles.

48. DQ output data at the sixth read may be invalid because the output is disabled at t<sub>DELAY</sub> time.



### Hardware STORE Cycle

#### Over the Operating Range

| Parameter                           | Description                                        | 20 ns |     | 25 ns |     | 45 ns |     | Unit |
|-------------------------------------|----------------------------------------------------|-------|-----|-------|-----|-------|-----|------|
|                                     | Description                                        | Min   | Max | Min   | Max | Min   | Max | Onit |
| t <sub>DHSB</sub>                   | HSB to output active time when write latch not set | _     | 20  | _     | 25  | _     | 25  | ns   |
| THOB                                | Hardware STORE pulse width                         | 15    | _   | 15    | -   | 15    | -   | ns   |
| t <sub>SS</sub> <sup>[49, 50]</sup> | Soft sequence processing time                      | _     | 100 | -     | 100 | -     | 100 | μs   |

### **Switching Waveforms**









#### Notes

49. This is the amount of time it takes to take action on a soft sequence command. V<sub>CC</sub> power must remain HIGH to effectively register command. 50. Commands such as STORE and RECALL lock out I/O until operation is complete which further increases this time. See the specific command. 51. If an SRAM write has not taken place since the last nonvolatile cycle, no AutoStore or Hardware STORE takes place.



### **Truth Table For SRAM Operations**

HSB must remain HIGH for SRAM operations

#### Table 2. Truth Table for × 8 Configuration

| CE | WE | OE | Inputs/Outputs <sup>[52]</sup>                | Mode                | Power   |
|----|----|----|-----------------------------------------------|---------------------|---------|
| Н  | Х  | Х  | High Z                                        | Deselect/Power-down | Standby |
| L  | Н  | L  | Data Out (DQ <sub>0</sub> –DQ <sub>7</sub> ); | Read                | Active  |
| L  | Н  | Н  | High Z                                        | Output disabled     | Active  |
| L  | L  | Х  | Data in (DQ <sub>0</sub> -DQ <sub>7</sub> );  | Write               | Active  |

#### Table 3. Truth Table for x 16 Configuration

| CE | WE | OE | BHE <sup>[53]</sup> | <b>BLE</b> <sup>[53]</sup> | Inputs/Outputs <sup>[52]</sup>                                                               | Mode                | Power   |
|----|----|----|---------------------|----------------------------|----------------------------------------------------------------------------------------------|---------------------|---------|
| Н  | Х  | Х  | Х                   | Х                          | High Z                                                                                       | Deselect/Power-down | Standby |
| L  | Х  | Х  | Н                   | Н                          | High Z                                                                                       | Output disabled     | Active  |
| L  | Н  | L  | L                   | L                          | Data Out (DQ0-DQ15)                                                                          | Read                | Active  |
| L  | Н  | L  | Н                   | L                          | Data Out (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High Z | Read                | Active  |
| L  | Н  | L  | L                   | Н                          | Data Out (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High Z | Read                | Active  |
| L  | Н  | Н  | L                   | L                          | High Z                                                                                       | Output disabled     | Active  |
| L  | Н  | Н  | Н                   | L                          | High Z                                                                                       | Output disabled     | Active  |
| L  | Н  | Н  | L                   | Н                          | High Z                                                                                       | Output disabled     | Active  |
| L  | L  | Х  | L                   | L                          | Data In (DQ <sub>0</sub> -DQ <sub>15</sub> )                                                 | Write               | Active  |
| L  | L  | Х  | Н                   | L                          | Data In (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High Z  | Write               | Active  |
| L  | L  | х  | L                   | Н                          | Data In (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High Z  | Write               | Active  |

Notes 52. <u>Data</u>  $DQ_0$ - $DQ_7$  for  $\times$  8 configuration and Data  $DQ_0$ - $DQ_{15}$  for  $\times$  16 configuration. 53. BHE and BLE are applicable for  $\times$  16 configuration only.



### **Ordering Information**

| Speed<br>(ns) | Ordering Code      | Package Diagram | Package Type   | Operating Range |
|---------------|--------------------|-----------------|----------------|-----------------|
| 20            | CY14B101LA-ZS20XIT | 51-85087        | 44-pin TSOP II | Industrial      |
|               | CY14B101LA-ZS20XI  | 51-85087        | 44-pin TSOP II |                 |
| 25            | CY14B101LA-SZ25XIT | 51-85127        | 32-pin SOIC    | Industrial      |
|               | CY14B101LA-SZ25XI  | 51-85127        | 32-pin SOIC    |                 |
|               | CY14B101LA-ZS25XIT | 51-85087        | 44-pin TSOP II |                 |
|               | CY14B101LA-ZS25XI  | 51-85087        | 44-pin TSOP II |                 |
|               | CY14B101LA-SP25XIT | 51-85061        | 48-pin SSOP    |                 |
|               | CY14B101LA-SP25XI  | 51-85061        | 48-pin SSOP    |                 |
|               | CY14B101LA-BA25XIT | 51-85128        | 48-ball FBGA   |                 |
|               | CY14B101LA-BA25XI  | 51-85128        | 48-ball FBGA   |                 |
|               | CY14B101NA-ZS25XIT | 51-85087        | 44-pin TSOP II |                 |
|               | CY14B101NA-ZS25XI  | 51-85087        | 44-pin TSOP II |                 |
| 45            | CY14B101LA-SZ45XIT | 51-85127        | 32-pin SOIC    | Industrial      |
|               | CY14B101LA-SZ45XI  | 51-85127        | 32-pin SOIC    |                 |
|               | CY14B101LA-ZS45XIT | 51-85087        | 44-pin TSOP II |                 |
|               | CY14B101LA-ZS45XI  | 51-85087        | 44-pin TSOP II |                 |
|               | CY14B101LA-SP45XIT | 51-85061        | 48-pin SSOP    |                 |
|               | CY14B101LA-SP45XI  | 51-85061        | 48-pin SSOP    |                 |
|               | CY14B101LA-BA45XIT | 51-85128        | 48-ball FBGA   |                 |
|               | CY14B101LA-BA45XI  | 51-85128        | 48-ball FBGA   |                 |
|               | CY14B101NA-ZS45XIT | 51-85087        | 44-pin TSOP II |                 |
|               | CY14B101NA-ZS45XI  | 51-85087        | 44-pin TSOP II |                 |

All the above parts are Pb-free.



### **Ordering Code Definitions**





### **Package Diagrams**







#### Figure 17. 44-pin TSOP II Package Outline, 51-85087







51-85061 \*F





### Figure 19. 48-ball FBGA (6 × 10 × 1.2 mm) Package Outline, 51-85128



51-85128 \*F





Figure 20. 54-pin TSOP II (22.4 × 11.84 × 1.0 mm) Package Outline, 51-85160