# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## Quad-PLL Programmable Clock Generator with Spread Spectrum

#### Features

- Four fully integrated phase locked loops (PLLs)
- Input frequency range
  External crystal: 8 to 48 MHz for CY2544 and CY2546
  External reference: 8 to 166 MHz clock
- Reference clock input voltage range □ 2.5 V, 3.0 V, and 3.3 V for CY2548 □ 1.8 V for CY2544 and CY2546
- Wide operating output frequency range
  3 to 166 MHz
- Programmable spread spectrum with center and down spread option and Lexmark and Linear modulation profiles
- VDD supply voltage options:
  2.5 V, 3.0 V, and 3.3 V for CY2544 and CY2548
  1.8 V for CY2546
- Selectable output clock voltages:
  2.5 V, 3.0 V, and 3.3 V for CY2544 and CY2548
  1.8 V for CY2546
- Frequency select feature with option to select eight different frequencies over nine clock outputs
- Power down, output enable, and SS ON/OFF controls
- Low jitter, high accuracy outputs
- Ability to synthesize nonstandard frequencies with Fractional-N capability

- Up to nine clock outputs with programmable drive strength
- Glitch free outputs while frequency switching
- 24-pin QFN package
- Commercial and Industrial temperature ranges

#### **Benefits**

- Multiple high performance PLLs allow synthesis of unrelated frequencies
- Nonvolatile programming for personalization of PLL frequencies, spread spectrum characteristics, drive strength, crystal load capacitance, and output frequencies
- Application specific programmable EMI reduction using spread spectrum for clocks
- Programmable PLLs for system frequency margin tests
- Meets critical timing requirements in complex system designs
- Suitability for PC, consumer, portable, and networking applications
- Capable of Zero PPM frequency synthesis error
- Uninterrupted system operation during clock frequency switch
- Application compatibility in standard and low power systems

#### **Functional Description**

For a complete list of related documentation, click here.



## Logic Block Diagram

**Cypress Semiconductor Corporation** Document Number: 001-12563 Rev. \*K 198 Champion Court

San Jose, CA 95134-1709 • 408-943-2600 Revised December 22, 2016



## Contents

| Device Selection Guide                     | . 3 |
|--------------------------------------------|-----|
| Pinout                                     | . 3 |
| Pin Definitions                            | . 3 |
| Pinout                                     | .4  |
| Pin Definitions                            | . 5 |
| Functional Overview                        | . 5 |
| Four Configurable PLLs                     | . 5 |
| Input Reference Clocks                     | .5  |
| Multiple Power Supplies                    |     |
| Output Bank Settings                       | . 6 |
| Output Source Selection                    | . 6 |
| Spread Spectrum Control                    |     |
| Frequency Select                           | . 6 |
| Glitch-Free Frequency Switch               | 6   |
| PD#/OE Mode                                |     |
| Output Drive Strength                      | . 6 |
| Generic Configuration and Custom Frequency | 6   |
| Absolute Maximum Conditions                |     |
| Recommended Operating Conditions           |     |
| DC Electrical Specifications               |     |

| AC Electrical Specifications            | 9  |
|-----------------------------------------|----|
| Configuration Example for C-C Jitter    |    |
| Recommended Crystal Specification       |    |
| Recommended Crystal Specification       |    |
| Test and Measurement Setup              |    |
| Voltage and Timing Definitions          |    |
| Ordering Information                    | 11 |
| Possible Configurations                 | 11 |
| Ordering Code Definitions               | 12 |
| Package Drawing and Dimensions          | 13 |
| Acronyms                                | 14 |
| Document Conventions                    | 14 |
| Units of Measure                        | 14 |
| Document History Page                   | 15 |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      | 17 |
| Products                                |    |
| PSoC®Solutions                          |    |
| Cypress Developer Community             |    |
| Technical Support                       |    |



## **Device Selection Guide**

| Device | Crystal Input | EXCKLKIN Input             | CLKIN Input                | VDD                 | VDD_CLK_BX          |
|--------|---------------|----------------------------|----------------------------|---------------------|---------------------|
| CY2544 | Yes           | 1.8 V LVCMOS               | 2.5 V, 3.0 V, 3.3 V LVCMOS | 2.5 V, 3.0 V, 3.3 V | 2.5 V, 3.0 V, 3.3 V |
| CY2546 | Yes           | 1.8 V LVCMOS               | 1.8 V LVCMOS               | 1.8 V               | 1.8 V               |
| CY2548 | No            | 2.5 V, 3.0 V, 3.3 V LVCMOS | 2.5 V, 3.0 V, 3.3 V LVCMOS | 2.5 V, 3.0 V, 3.3 V | 2.5 V, 3.0 V, 3.3 V |

## Pinout



CY2544 / CY2548



## **Pin Definitions**

CY2544/CY2548 (VDD = 2.5 V, 3.0 V or 3.3 V Supply)

| Pin Number | Name       | I/O          | Description                                                                                                                                   |  |  |
|------------|------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1          | GND        | Power        | Power supply ground                                                                                                                           |  |  |
| 2          | CLK1       | Output       | Programmable clock output. Output voltage depends on VDD_CLK_B1 voltage                                                                       |  |  |
| 3          | VDD_CLK_B1 | Power        | Power supply for bank1, (CLK1, CLK2, CLK3) Outputs: 2.5 V/3.0 V/3.3 V                                                                         |  |  |
| 4          | PD#/OE     | Input        | Multifunction programmable pin. Output enable or power-down mode                                                                              |  |  |
| 5          | NC         | NC           | No Connect                                                                                                                                    |  |  |
| 6          | CLK2       | Output       | Programmable Clock Output. Output voltage depends on VDD_CLK_B1 voltage                                                                       |  |  |
| 7          | GND        | Power        | Power supply ground                                                                                                                           |  |  |
| 8          | CLK3/FS0   | Output/input | Multifunction programmable pin. Programmable clock output clock or frequency select pin. Output voltage of CLK3 depends on VDD_CLK_B1 voltage |  |  |
| 9          | OE/FS1     | Input        | Multifunction programmable pin. Output enable or frequency select pin                                                                         |  |  |
| 10         | CLK4/FS2   | Output/input | Multifunction programmable pin. Programmable clock output or frequency select input pin. Output voltage of CLK4 depends on VDD_CLK_B2 voltage |  |  |



## Pin Definitions (continued)

CY2544/CY2548 (VDD = 2.5 V, 3.0 V or 3.3 V Supply)

| Pin Number | Name        | I/O          | Description                                                                                                                                            |
|------------|-------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11         | CLK5        | Output       | Programmable clock output. Output voltage depends on VDD_CLK_B2 voltage                                                                                |
| 12         | GND         | Power        | Power supply ground                                                                                                                                    |
| 13         | CLK6        | Output       | Programmable clock output. Output voltage depends on VDD_CLK_B2 voltage                                                                                |
| 14         | VDD_CLK_B2  | Power        | Power supply for bank2, (CLK4, CLK5, CLK6) Outputs. 2.5 V/3.0 V/3.3 V                                                                                  |
| 15         | CLK7/SSON   | Output/input | Multifunction programmable pin. Programmable clock output or spread spectrum ON/OFF control input pin. Output voltage of CLK7 depends on Bank3 voltage |
| 16         | VDD_CLK_B3  | Power        | Power supply for bank3, (CLK7, CLK8, CLK9) Outputs. 2.5 V/3.0 V/3.3 V                                                                                  |
| 17         | CLK8        | Output       | Programmable output clock. Output voltage depends on Bank3 voltage                                                                                     |
| 18         | GND         | Power        | Power supply ground                                                                                                                                    |
| 19         | GND         | Power        | Power supply ground                                                                                                                                    |
| 20         | CLK9        | Output       | Programmable clock output. Output voltage depends on VDD_CLK_B3 voltage                                                                                |
| 21         | CLKIN       | Input        | <b>2.5 V/3.0 V/3.3 V reference clock input.</b> The signal level of CLKIN input must track VDD power supply on pin 22.                                 |
| 22         | VDD         | Power        | Power supply. 2.5 V/3.0 V/3.3 V                                                                                                                        |
| 23         | XOUT        | Output       | Crystal output for CY2544                                                                                                                              |
|            | DNU         | Output       | Do not use this pin for CY2548                                                                                                                         |
| 24         | XIN/EXCLKIN | Input        | Crystal input or 1.8 V external clock input for CY2544                                                                                                 |
|            | EXCLKIN     | Input        | 2.5 V/3.0 V/3.3 V external clock input for CY2548                                                                                                      |

## Pinout



CY2546





### **Pin Definitions**

CY2546 (VDD = 1.8 V Supply)

| Pin Number | Name        | I/O          | Description                                                                                                                                                 |  |  |
|------------|-------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1          | GND         | Power        | Power supply ground                                                                                                                                         |  |  |
| 2          | CLK1        | Output       | Programmable clock output. Output voltage depends on VDD_CLK_B1 voltage                                                                                     |  |  |
| 3          | VDD_CLK_B1  | Power        | Power supply for bank1, (CLK1, CLK2, CLK3) Outputs. 1.8 V                                                                                                   |  |  |
| 4          | PD#/OE      | Input        | Multifunction programmable pin. Output enable or power down mode                                                                                            |  |  |
| 5          | VDD         | Power        | Power supply. 1.8 V                                                                                                                                         |  |  |
| 6          | CLK2        | Output       | Programmable clock output. Output voltage depends on VDD_CLK_B1 voltage                                                                                     |  |  |
| 7          | GND         | Power        | Power supply ground                                                                                                                                         |  |  |
| 8          | CLK3/FS0    | Output/Input | Multifunction programmable pin. Programmable clock output or frequency select input pin. Output voltage of CLK3 depends on VDD_CLK_B1 voltage               |  |  |
| 9          | OE/FS1      | Input        | Multifunction programmable pin. Output enable or frequency select pin                                                                                       |  |  |
| 10         | CLK4/FS2    | Output/Input | Multifunction programmable pin. Programmable clock output or frequency select input pin. Output voltage of CLK4 depends on VDD_CLK_B2 voltage               |  |  |
| 11         | CLK5        | Output       | Programmable clock output. Output voltage depends on VDD_CLK_B2 voltage                                                                                     |  |  |
| 12         | GND         | Power        | Power supply ground                                                                                                                                         |  |  |
| 13         | CLK6        | Output       | Programmable clock output. Output voltage depends on VDD_CLK_B2 voltage                                                                                     |  |  |
| 14         | VDD_CLK_B2  | Power        | Power supply for bank2, (CLK4, CLK5, CLK6) Outputs. 1.8 V                                                                                                   |  |  |
| 15         | CLK7/SSON   | Output/input | Multifunction programmable pin. Programmable clock output or spread spectrum ON/OFF control input pin. Output voltage of CLK7 depends on VDD_CLK_B3 voltage |  |  |
| 16         | VDD_CLK_B3  | Power        | Power supply for bank3, (CLK7, CLK8, CLK9) Outputs. 1.8 V                                                                                                   |  |  |
| 17         | CLK8        | Output       | Programmable clock output. Output voltage depends on VDD_CLK_B3 voltage                                                                                     |  |  |
| 18         | GND         | Power        | Power supply ground                                                                                                                                         |  |  |
| 19         | GND         | Power        | Power supply ground                                                                                                                                         |  |  |
| 20         | CLK9        | Output       | Programmable clock output. Output voltage depends on VDD_CLK_B3 voltage                                                                                     |  |  |
| 21         | CLKIN       | Input        | External 1.8 V low voltage reference clock input                                                                                                            |  |  |
| 22         | VDD         | Power        | Power supply. 1.8 V                                                                                                                                         |  |  |
| 23         | XOUT        | Output       | Crystal output                                                                                                                                              |  |  |
| 24         | XIN/EXCLKIN | Input        | Crystal input or 1.8 V external clock input                                                                                                                 |  |  |

#### **Functional Overview**

#### Four Configurable PLLs

The CY2544, CY2548 and CY2546 have four programmable PLLs that can be used to generate output frequencies ranging from 3 to 166 MHz. The advantage of having four PLLs is that a single device generates up to four independent frequencies from a single crystal.

#### Input Reference Clocks

The input to the CY2544, CY2548 and CY2546 can be either a crystal or a clock signal. The input frequency range for crystal (XIN) is 8 MHz to 48 MHz and that for external reference clock (EXCLKIN) is 8 MHz to 166 MHz. The voltage range for the reference clock input of CY2548 is 2.5 V/3.0 V/3.3 V while that

for CY2544 and CY2546 is 1.8 V. This gives user an option for this device to be compatible for different input clock voltage levels in the system.

There is provision for a secondary reference clock input, CLKIN with applied frequency range of 8 MHz to 166 MHz. When CLKIN signal at pin 21 is used as a reference input to the PLL, a valid signal at EXCLKIN (as specified in the AC and DC Electrical Specification table) must be present for the devices to operate properly.

#### **Multiple Power Supplies**

These devices are designed to operate at internal supply voltage of 1.8 V. In the case of the high voltage part (CY2544/CY2548), an internal regulator is used to generate 1.8 V from the 2.5 V/3.0 V/3.3 V VDD supply voltage at pin 22. For the low



voltage part (CY2546), this internal regulator is bypassed and 1.8 V at VDD pin 22 is directly used.

#### **Output Bank Settings**

There are nine clock outputs grouped in three output driver banks. The Bank 1, Bank 2, and Bank 3 correspond to (CLK1, CLK2, CLK3), (CLK4, CLK5, CLK6), and (CLK7, CLK8, CLK9) respectively. Separate power supplies are used for each of these banks and they can be any of 2.5 V, 3.0 V, or 3.3 V for CY2544/CY2548 and 1.8 V for CY2546 giving user multiple choice of output clock voltage levels.

#### **Output Source Selection**

These devices have programmable input sources for each of its nine clock outputs (CLK1–9). There are six available clock sources for these outputs. These clock sources are: XIN/EXCLKIN, CLKIN, PLL1, PLL2, PLL3, or PLL4. Output clock source selection is done using four out of six crossbar switch. Thus, any one of these six available clock sources can be arbitrarily selected for the clock outputs. This gives user a flexibility to have up to four independent clock outputs.

#### **Spread Spectrum Control**

Two of the four PLLs (PLL3 and PLL4) have spread spectrum capability for EMI reduction in the system. The device uses a Cypress proprietary PLL and spread spectrum clock (SSC) technology to synthesize and modulate the frequency of the PLL. The spread spectrum feature can be turned on or off using a multifunction control pin (CLK7/SSON). It can be programmed to either center spread range from  $\pm 0.125\%$  to  $\pm 2.50\%$  or down spread range from -0.25% to -5.0% with Lexmark or Linear profile.

#### **Frequency Select**

There are three multifunction frequency select pins (FS0, FS1 and FS2) that provide an option to select eight different sets of frequencies among each of the four PLLs. Each output has programmable output divider options.

#### **Glitch-Free Frequency Switch**

When the frequency select pin (FS) is used to switch frequency, the outputs are glitch-free provided frequency is switched using output dividers. This feature enables uninterrupted system operation while clock frequency is being switched.

#### PD#/OE Mode

PD#/OE (Pin 4) can be programmed to operate as either power down (PD#) or output enable (OE) mode. PD# is a low-true input. If activated it shuts off the entire chip, resulting in minimum power consumption for the device. Setting this signal high brings the device in the operational mode with default register settings.

When this pin is programmed as Output Enable (OE), clock outputs can be enabled or disabled using OE (pin 4). Individual clock outputs can be programmed to be sensitive to this OE pin.

#### **Output Drive Strength**

The DC drive strength of the individual clock output can be programmed for different values. Table 1 shows the typical rise and fall times for different drive strength settings.

#### Table 1. Output Drive Strength

| Output Drive Strength | Rise/Fall Time (ns)<br>(Typical Value) |
|-----------------------|----------------------------------------|
| Low                   | 6.8                                    |
| Mid Low               | 3.4                                    |
| Mid High              | 2.0                                    |
| High                  | 1.0                                    |

#### **Generic Configuration and Custom Frequency**

There is a generic set of output frequencies available from the factory that can be used for the device evaluation purposes. The devices, CY2544, CY2548 and CY2546 can be custom programmed to any desired frequencies and listed features. For customer specific programming, please contact local Cypress Field application engineer (FAE) or sales representative.



## **Absolute Maximum Conditions**

| Parameter              | Description                         | Condition                   | Min  | Max                   | Unit |
|------------------------|-------------------------------------|-----------------------------|------|-----------------------|------|
| V <sub>DD</sub>        | Supply voltage for<br>CY2544/CY2548 |                             | -0.5 | 4.5                   | V    |
| V <sub>DD</sub>        | Supply voltage for CY2546           |                             | -0.5 | 2.6                   | V    |
| V <sub>DD_CLK_BX</sub> | Output bank supply voltage          |                             | -0.5 | 4.5                   | V    |
| V <sub>IN</sub>        | Input voltage for<br>CY2544/CY2548  | Relative to V <sub>SS</sub> | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| V <sub>IN</sub>        | Input voltage for CY2546            | Relative to V <sub>SS</sub> | -0.5 | 2.2                   | V    |
| Τ <sub>S</sub>         | Temperature, storage                | Non functional              | -65  | +150                  | °C   |
| ESD <sub>HBM</sub>     | ESD protection (Human body model)   | JEDEC EIA/JESD22-A114-E     | 2000 | -                     | V    |
| UL-94                  | Flammability rating                 | V-0 at 1/8 in.              | -    | 10                    | ppm  |
| MSL                    | Moisture sensitivity level          |                             |      | 3                     |      |

## **Recommended Operating Conditions**

| Parameter              | Description                                                                                       | Min  | Тур | Max  | Unit |
|------------------------|---------------------------------------------------------------------------------------------------|------|-----|------|------|
| V <sub>DD</sub>        | VDD Operating voltage for CY2544/CY2548                                                           | 2.25 | -   | 3.60 | V    |
| V <sub>DD</sub>        | VDD Operating voltage for CY2546                                                                  | 1.65 | 1.8 | 1.95 | V    |
| V <sub>DD_CLK_BX</sub> | Output driver voltage for Bank 1, 2 and 3                                                         | 1.65 | -   | 3.60 | V    |
| T <sub>AC</sub>        | Commercial ambient temperature                                                                    | 0    | -   | +70  | °C   |
| T <sub>AI</sub>        | Industrial ambient temperature                                                                    | -40  |     | +85  | °C   |
| C <sub>LOAD</sub>      | Maximum load capacitance                                                                          | -    | -   | 15   | pF   |
| t <sub>PU</sub>        | Power up time for all $V_{DD}$ to reach minimum specified voltage (power ramps must be monotonic) | 0.05 | -   | 500  | ms   |

## **DC Electrical Specifications**

| Parameter        | Description                                            | Conditions                                       | Min                         | Тур | Max                   | Unit |
|------------------|--------------------------------------------------------|--------------------------------------------------|-----------------------------|-----|-----------------------|------|
| V <sub>OL</sub>  | Output low voltage                                     | I <sub>OL</sub> = 2 mA, drive strength = [00]    | -                           | _   | 0.4                   | V    |
|                  |                                                        | I <sub>OL</sub> = 3 mA, drive strength = [01]    |                             |     |                       |      |
|                  |                                                        | I <sub>OL</sub> = 7 mA, drive strength = [10]    |                             |     |                       |      |
|                  |                                                        | I <sub>OL</sub> = 12 mA, drive strength = [11]   |                             |     |                       |      |
| V <sub>OH</sub>  | Output high voltage                                    | I <sub>OH</sub> = –2 mA, drive strength = [00]   | V <sub>DD_CLK_BX</sub> -0.4 | -   | -                     | V    |
|                  |                                                        | $I_{OH} = -3 \text{ mA}$ , drive strength = [01] |                             |     |                       |      |
|                  |                                                        | I <sub>OH</sub> = –7 mA, drive strength = [10]   |                             |     |                       |      |
|                  |                                                        | $I_{OH}$ = -12 mA, drive strength = [11]         |                             |     |                       |      |
| V <sub>IL1</sub> | Input low voltage of PD#/OE,<br>FS0, FS1, FS2 and SSON | -                                                | -                           | -   | 0.2 × V <sub>DD</sub> | V    |
| V <sub>IL2</sub> | Input low voltage of CLKIN for CY2544/CY2548           | -                                                | -                           | -   | 0.1 × V <sub>DD</sub> | V    |
| V <sub>IL3</sub> | Input low voltage of EXCLKIN for CY2544                | -                                                | _                           | -   | 0.15                  | V    |



## DC Electrical Specifications (continued)

| Parameter                         | Description                                                                    | Conditions                                                         | Min                   | Тур | Max                   | Unit |
|-----------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| V <sub>IL4</sub>                  | Input low voltage of EXCLKIN for CY2548                                        | -                                                                  | _                     | -   | 0.1 × V <sub>DD</sub> | V    |
| V <sub>IL5</sub>                  | Input low voltage of CLKIN,<br>EXCLKIN for CY2546                              | -                                                                  | -                     | -   | 0.1 × V <sub>DD</sub> | V    |
| V <sub>IH1</sub>                  | Input high voltage of PD#/OE,<br>FS0, FS1, FS2 and SSON                        | -                                                                  | $0.8 \times V_{DD}$   | -   | -                     | V    |
| V <sub>IH2</sub>                  | Input high voltage of CLKIN for CY2544/CY2548                                  | -                                                                  | 0.9 × V <sub>DD</sub> | -   | -                     | V    |
| V <sub>IH3</sub>                  | Input high voltage of EXCLKIN for CY2544                                       | -                                                                  | 1.6                   | -   | 2.2                   | V    |
| V <sub>IH4</sub>                  | Input high voltage of EXCLKIN for CY2548                                       | -                                                                  | $0.9 \times V_{DD}$   | -   | -                     | V    |
| V <sub>IH5</sub>                  | Input high voltage of CLKIN,<br>EXCLKIN for CY2546                             | -                                                                  | $0.9 \times V_{DD}$   | -   | _                     | V    |
| I <sub>IL1</sub>                  | Input low current of PD#/OE and FS1                                            | V <sub>IL</sub> = 0 V                                              | _                     | -   | 10                    | μA   |
| I <sub>IH1</sub>                  | Input high current of PD#/OE and FS1                                           | V <sub>IH</sub> = V <sub>DD</sub>                                  | _                     | -   | 10                    | μA   |
| I <sub>IL2</sub>                  | Input low current of SSON, FS0, and FS2                                        | V <sub>IL</sub> = 0 V<br>(Internal pull dn = 160k typ)             | _                     | -   | 10                    | μA   |
| I <sub>IH2</sub>                  | Input high current of SSON, FS0, and FS2                                       | V <sub>IH</sub> = V <sub>DD</sub><br>(Internal pull dn = 160k typ) | 14                    | -   | 36                    | μA   |
| R <sub>DN</sub>                   | Pull down resistor of SSON, FS0,<br>FS2 and clocks (CLK1–CLK9) in<br>off-state | Clock outputs in off-state by setting<br>PD# = Low                 | 100                   | 160 | 250                   | kΩ   |
| I <sub>DD</sub> <sup>[1, 2]</sup> | Supply current for CY2546                                                      | PD# = High, No load                                                | _                     | 20  | _                     | mA   |
|                                   | Supply current for<br>CY2544/CY2548                                            | PD# = High, No load                                                | _                     | 22  | -                     | mA   |
| I <sub>DDS</sub> <sup>[1]</sup>   | Standby current                                                                | PD# = Low                                                          | _                     | 3   | -                     | μA   |
| C <sub>IN</sub> <sup>[1]</sup>    | Input capacitance                                                              | SSON, CLKIN, PD#/OE, FS0, FS1, and FS2 pins                        | _                     | -   | 7                     | pF   |

Notes
 Guaranteed by design but not 100% tested.
 Configuration dependent.



## **AC Electrical Specifications**

| Parameter                         | Description                                     | Conditions                                                                                                          | Min | Тур | Max | Unit |
|-----------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| F <sub>IN</sub> (crystal)         | Crystal frequency, XIN                          | -                                                                                                                   | 8   | -   | 48  | MHz  |
| F <sub>IN</sub> (clock)           | Input clock frequency (CLKIN or EXCLKIN)        | -                                                                                                                   | 8   | -   | 166 | MHz  |
| F <sub>CLK</sub>                  | Output clock frequency                          | -                                                                                                                   | 3   | -   | 166 | MHz  |
| DC1                               | Output duty cycle, All clocks<br>except ref out | Duty cycle is defined in Figure 4;<br>t <sub>1</sub> /t <sub>2</sub> , measured at 50% of<br>V <sub>DD_CLK_BX</sub> | 45  | 50  | 55  | %    |
| DC2                               | Ref Out clock duty cycle                        | Ref In Min 45%, Max 55%                                                                                             | 40  | _   | 60  | %    |
| T <sub>RF1</sub> <sup>[3]</sup>   | Output rise/fall Time                           | Measured from 20% to 80% of $V_{DD\_CLK BX}$ , as shown in Figure 5, $C_{LOAD}$ = 15 pF, Drive strength [00]        | -   | 6.8 | -   | ns   |
| T <sub>RF2</sub> <sup>[3]</sup>   | Output rise/fall time                           | Measured from 20% to 80% of $V_{DD\_CLK\_BX}$ , as shown in Figure 5, $C_{LOAD}$ = 15 pF, Drive strength [01]       | -   | 3.4 | -   | ns   |
| T <sub>RF3</sub> <sup>[3]</sup>   | Output rise/fall time                           | Measured from 20% to 80% of $V_{DD\_CLK\_BX}$ , as shown in Figure 5, $C_{LOAD}$ = 15 pF, Drive strength [10]       | -   | 2.0 | -   | ns   |
| T <sub>RF4</sub> <sup>[3]</sup>   | Output rise/fall time                           | Measured from 20% to 80% of $V_{DD\_CLK BX}$ , as shown in Figure 5, $C_{LOAD}$ = 15 pF, Drive strength [11]        | -   | 1.0 | -   | ns   |
| T <sub>CCJ</sub> <sup>[3,4]</sup> | Cycle-to-cycle Jitter (peak)                    | Configuration dependent. See<br>Configuration Example for C-C Jitter                                                | _   | 150 | -   | ps   |
| T <sub>LOCK</sub> <sup>[3]</sup>  | PLL lock time                                   | Measured from 90% of the applied<br>power supply level                                                              | _   | 1   | 3   | ms   |

## **Configuration Example for C-C Jitter**

| Ref. Freq. | CLK1 Output    |                        | CLK2 Output    |                        | CLK3 Output    |                        | CLK4 Output    |                        | CLK5 Output    |                        |
|------------|----------------|------------------------|----------------|------------------------|----------------|------------------------|----------------|------------------------|----------------|------------------------|
| (MHz)      | Freq.<br>(MHz) | C-C Jitter<br>Typ (ps) |
| 14.3181    | 8.0            | 134                    | 166            | 103                    | 48             | 92                     | 74.25          | 81                     | Not            | Used                   |
| 19.2       | 74.25          | 99                     | 166            | 94                     | 8              | 91                     | 27             | 110                    | 48             | 75                     |
| 27         | 48             | 67                     | 27             | 109                    | 166            | 103                    | 74.25          | 97                     | Not            | Used                   |
| 48         | 48             | 93                     | 27             | 123                    | 166            | 137                    | 166            | 138                    | 8              | 103                    |

## **Recommended Crystal Specification**

For SMD Package

| Parameter       | Description                                  | Range 1 | Range 2 | Range 3 | Unit |
|-----------------|----------------------------------------------|---------|---------|---------|------|
| F <sub>IN</sub> | Crystal frequency                            | 8–14    | 14–28   | 28–48   | MHz  |
| R1              | Maximum motional resistance (ESR)            | 135     | 50      | 30      | Ω    |
| CL              | Parallel load capacitance (see Note 3 below) | 8–18    | 8–14    | 8–12    | pF   |
| DL(max)         | Maximum crystal drive level                  | 300     | 300     | 300     | μW   |

Notes

Guaranteed by design but not 100% tested.
 Configuration dependent.



## **Recommended Crystal Specification**

For Thru-Hole Package

| Parameter <sup>[5]</sup> | Description                                  | Range 1 | Range 2 | Range 3 | Unit |
|--------------------------|----------------------------------------------|---------|---------|---------|------|
| F <sub>IN</sub>          | Crystal frequency                            | 8–14    | 14–24   | 24–32   | MHz  |
| R1                       | Maximum motional resistance (ESR)            | 90      | 50      | 30      | Ω    |
| CL                       | Parallel load capacitance (see Note 6 below) | 8–18    | 8–12    | 8–12    | pF   |
| DL(max)                  | Maximum crystal drive level                  | 1000    | 1000    | 1000    | μW   |

#### **Test and Measurement Setup**





## **Voltage and Timing Definitions**



#### Figure 5. Rise Time = $T_{RF}$ , Fall Time = $T_{RF}$



#### Notes

CY2544, CY2548 and CY2546 have internal crystal load capacitance (CL) adjustment feature.
 Guaranteed by design but not 100% tested.



## **Ordering Information**

| Part Number      | Type <sup>[7]</sup> | Package                                                                | Supply Voltage        | Operating Range              |  |
|------------------|---------------------|------------------------------------------------------------------------|-----------------------|------------------------------|--|
| Pb-free          |                     |                                                                        |                       |                              |  |
| CY2544QFC        | Field Programmable  | 24-pin QFN                                                             | 2.5 V, 3.0 V or 3.3 V | Commercial, 0 °C to 70 °C    |  |
| CY2544QFCT       | Field Programmable  | 24-pin QFN – Tape and Reel                                             | 2.5 V, 3.0 V or 3.3 V | Commercial, 0 °C to 70 °C    |  |
| CY2544QFI        | Field Programmable  | 24-pin QFN                                                             | 2.5 V, 3.0 V or 3.3 V | Industrial, –40 °C to +85 °C |  |
| CY2544QFIT       | Field Programmable  | 24-pin QFN – Tape and Reel                                             | 2.5 V, 3.0 V or 3.3 V | Industrial, -40 °C to +85 °C |  |
| CY2548QI         | Field Programmable  | 24-pin QFN                                                             | 2.5 V, 3.0 V or 3.3 V | Industrial, –40 °C to +85 °C |  |
| CY2548QIT        | Field Programmable  | 24-pin QFN – Tape and Reel                                             | 2.5 V, 3.0 V or 3.3 V | Industrial, –40 °C to +85 °C |  |
| Programmer       | •                   |                                                                        |                       |                              |  |
| CY3675-CLKMAKER1 |                     | Programming kit                                                        |                       |                              |  |
| CY3675-QFN24A    |                     | Socket adapter board, for programming CY2544 and CY2548 <sup>[8]</sup> |                       |                              |  |

Some product offerings are factory programmed customer specific devices with customized part numbers. The Possible Configurations table shows the available device types, but not complete part numbers. Contact your local Cypress FAE or Sales Representative for more information.

#### **Possible Configurations**

| Part Number <sup>[9]</sup> | <b>Type</b> <sup>[7]</sup> | Package                    | Supply Voltage        | Operating Range              |
|----------------------------|----------------------------|----------------------------|-----------------------|------------------------------|
| Pb-free                    |                            |                            |                       |                              |
| CY2544QCxxx                | Factory Programmed         | 24-pin QFN                 | 2.5 V, 3.0 V or 3.3 V | Commercial, 0 °C to 70 °C    |
| CY2544QCxxxT               | Factory Programmed         | 24-pin QFN – Tape and Reel | 2.5 V, 3.0 V or 3.3 V | Commercial, 0 °C to 70 °C    |
| CY2548QCxxx                | Factory Programmed         | 24-pin QFN                 | 2.5 V, 3.0 V or 3.3 V | Commercial, 0 °C to 70 °C    |
| CY2548QCxxxT               | Factory Programmed         | 24-pin QFN – Tape and Reel | 2.5 V, 3.0 V or 3.3 V | Commercial, 0 °C to 70 °C    |
| CY2546QCxxx                | Factory Programmed         | 24-pin QFN                 | 1.8 V                 | Commercial, 0 °C to 70 °C    |
| CY2546QCxxxT               | Factory Programmed         | 24-pin QFN – Tape and Reel | 1.8 V                 | Commercial, 0 °C to 70 °C    |
| CY2544QIxxx                | Factory Programmed         | 24-pin QFN                 | 2.5 V, 3.0 V or 3.3 V | Industrial, -40 °C to +85 °C |
| CY2544QIxxxT               | Factory Programmed         | 24-pin QFN – Tape and Reel | 2.5 V, 3.0 V or 3.3 V | Industrial, -40 °C to +85 °C |
| CY2548QIxxx                | Factory Programmed         | 24-pin QFN                 | 2.5 V, 3.0 V or 3.3 V | Industrial, –40 °C to +85 °C |
| CY2548QIxxxT               | Factory Programmed         | 24-pin QFN – Tape and Reel | 2.5 V, 3.0 V or 3.3 V | Industrial, –40 °C to +85 °C |
| CY2546QIxxx                | Factory Programmed         | 24-pin QFN                 | 1.8 V                 | Industrial, -40 °C to +85 °C |
| CY2546QIxxxT               | Factory Programmed         | 24-pin QFN – Tape and Reel | 1.8 V                 | Industrial, -40 °C to +85 °C |

#### Notes

Field Programmable devices are shipped unprogrammed, and must be programmed before being installed on a board. Factory Programmed devices are shipped fully configured and ready to install on a board.
 The CY3675-QFN24A cannot be used to program the CY2546.

<sup>9. &</sup>quot;xxx" is a variable that denotes a specific device configuration. For more details, contact your local Cypress FAE or Cypress Sales Representative.



#### **Ordering Code Definitions**





#### **Package Drawing and Dimensions**

Figure 6. 24-pin QFN (4 × 4 × 0.55 mm) LQ24A 2.65 × 2.65 E-Pad (Sawn) Package Outline, 001-13937



#### <u>NOTES</u> :

- 1. 🕅 HATCH IS SOLDERABLE EXPOSED METAL.
- 2. REFERENCE JEDEC # MO-248
- 3. PACKAGE WEIGHT :  $29 \pm 3$  mg
- 4. ALL DIMENSIONS ARE IN MILLIMETERS

001-13937 \*F



## Acronyms

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| DL      | Drive Level                                         |
| DNU     | Do Not Use                                          |
| DUT     | Device Under Test                                   |
| EIA     | Electronic Industries Alliance                      |
| EMI     | Electromagnetic Interference                        |
| ESD     | Electrostatic Discharge                             |
| FAE     | Field Application Engineer                          |
| FS      | Frequency Select                                    |
| JEDEC   | Joint Electron Devices Engineering Council          |
| LVCMOS  | Low Voltage Complimentary Metal Oxide Semiconductor |
| OE      | Output Enable                                       |
| OSC     | Oscillator                                          |
| PD      | Power Down                                          |
| PLL     | Phase Locked Loop                                   |
| PPM     | Parts Per Million                                   |
| SS      | Spread Spectrum                                     |
| SSC     | Spread Spectrum Clock                               |
| SSON    | Spread Spectrum On                                  |

## **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure   |  |  |  |
|--------|-------------------|--|--|--|
| °C     | degree Celsius    |  |  |  |
| fF     | femtofarad        |  |  |  |
| MHz    | megahertz         |  |  |  |
| μS     | microsecond       |  |  |  |
| μW     | microwatt         |  |  |  |
| mA     | milliampere       |  |  |  |
| ms     | millisecond       |  |  |  |
| ns     | nanosecond        |  |  |  |
| Ω      | ohm               |  |  |  |
| ppm    | parts per million |  |  |  |
| pF     | picofarad         |  |  |  |
| ps     | picosecond        |  |  |  |
| V      | volt              |  |  |  |
| W      | watt              |  |  |  |



## **Document History Page**

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 690257  | RGL                | See ECN            | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *A       | 790516  | RGL                | See ECN            | Separated the Pin Configuration drawing into two to show the difference<br>between CY2544 and CY2546 pinouts.<br>Updated DC Electrical Specifications:<br>Updated Test Conditions of I <sub>ILPDOE</sub> parameter (Replaced "Internal pull up =<br>100k typical" with "No Internal pull up").<br>Changed maximum value of I <sub>ILPDOE</sub> parameter from 10 $\mu$ A to 1 $\mu$ A.<br>Updated Test Conditions of I <sub>ILPDOE</sub> parameter (Replaced "Internal pull up =<br>100k typical" with "No Internal pull up").<br>Updated Test Conditions of I <sub>ILSR</sub> parameter (Replaced "Internal pull down =<br>100k typical" with "No Internal pull down = 160k typical").<br>Updated Test Conditions of I <sub>ILSR</sub> parameter (Replaced "Internal pull down =<br>100k typical" with "Internal pull down = 160k typical").<br>Updated Test Conditions of I <sub>IHSR</sub> parameter (Replaced "Internal pull down =<br>100k typical" with "Internal pull down = 160k typical").<br>Changed the maximum value of I <sub>IHSR</sub> parameter from 10 $\mu$ A to 25 $\mu$ A.<br>Removed maximum value of I <sub>DD</sub> parameter (15 mA).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *В       | 1508943 | RGL /<br>AESA      | See ECN            | Changed status from Preliminary to Final.<br>Added Device Selection Guide.<br>Updated Absolute Maximum Conditions:<br>Changed condition of ESD <sub>HBM</sub> parameter from "MIL-STD-883, Method 3015<br>to "JEDEC EIA/JESD22-A114-E".<br>Updated DC Electrical Specifications:<br>Removed V <sub>IL</sub> , V <sub>IH</sub> , V <sub>IL2</sub> , V <sub>IH2</sub> , V <sub>IH3</sub> , V <sub>IL4</sub> , V <sub>IH4</sub> , V <sub>IL5</sub> , V <sub>IH5</sub> parameters and<br>their details.<br>Added V <sub>IL1</sub> , V <sub>IH1</sub> , V <sub>IL2</sub> , V <sub>IH2</sub> , V <sub>IL3</sub> , V <sub>IH3</sub> , V <sub>IL4</sub> , V <sub>IH4</sub> , V <sub>IL5</sub> , V <sub>IH5</sub> parameters and<br>their details.<br>Renamed I <sub>ILPDOE</sub> parameter as I <sub>IL1</sub> , updated test conditions and changed<br>maximum value of the same parameter from 1 µA to 10 µA.<br>Renamed I <sub>ILPDOE</sub> parameter as I <sub>IL1</sub> updated test conditions and changed<br>maximum value of the same parameter from 1 µA to 10 µA.<br>Renamed I <sub>ILSR</sub> parameter as I <sub>IL2</sub> and changed maximum value of the same<br>parameter from 1 µA to 10 µA.<br>Renamed I <sub>ILSR</sub> parameter as I <sub>IL2</sub> and changed maximum value of the same<br>parameter from 25 µA to 36 µA and also added minimum value of the same<br>parameter as 14 µA.<br>Added R <sub>DN</sub> parameter and its details.<br>Changed typical value of I <sub>DDS</sub> value from 50 µA to 3 µA.<br>Updated Ac Electrical Specifications:<br>Added T <sub>RF1</sub> , T <sub>RF2</sub> , T <sub>RF3</sub> , T <sub>RF4</sub> parameters and their details.<br>Renamed T <sub>LTJ</sub> parameter and its details.<br>Updated Configuration Example for C-C Jitter:<br>Removed details corresponding to "Cycle-to-Cycle Jitter".<br>Updated Recommended Crystal Specification:<br>Removed C0 parameter and its details.<br>Updated Generic part numbers. |
| *C       | 2748211 | TSAI               | 08/10/09           | Post to external web.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| *D       | 2764011 | CXQ                | 09/15/09           | Updated Ordering Information:<br>Fixed typo (Changed CY2548Cxxx and CY2548CxxxT to CY2548Ixxx and<br>CY2548IxxxT for industrial temp parts).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



## Document History Page (continued)

|          | ocument Title: CY2544/CY2546/CY2548, Quad-PLL Programmable Clock Generator with Spread Spectrum<br>ocument Number: 001-12563 |                    |                    |                                                                                                                                                                                                                                                                                            |  |  |
|----------|------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision | ECN                                                                                                                          | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                      |  |  |
| *E       | 2899758                                                                                                                      | KVM                | 03/26/10           | Updated Ordering Information.<br>Updated Package Drawing and Dimensions.<br>Updated copyright section.                                                                                                                                                                                     |  |  |
| *F       | 2969587                                                                                                                      | KVM                | 07/09/2010         | Minor change:<br>Added "with Spread Spectrum" in first page title to match spec title on the first<br>page with spec title on the document history page.                                                                                                                                   |  |  |
| *G       | 3115710                                                                                                                      | BASH               | 12/21/2010         | Added Ordering Code Definitions.<br>Added Acronyms and Units of Measure.                                                                                                                                                                                                                   |  |  |
| *H       | 4239875                                                                                                                      | CINM               | 01/08/2014         | Updated Package Drawing and Dimensions:<br>spec 51-85203 – Changed revision from *B to *D.<br>Updated to new template.<br>Completing Sunset Review.                                                                                                                                        |  |  |
| *        | 4586478                                                                                                                      | AJU                | 03/12/2014         | Updated Functional Description:<br>Added "For a complete list of related documentation, click here." at the end.                                                                                                                                                                           |  |  |
| *J       | 5208624                                                                                                                      | PSR                | 04/06/2016         | Updated Ordering Information:<br>Updated part numbers.<br>Updated Ordering Code Definitions.<br>Updated Package Drawing and Dimensions:<br>Added spec 001-13937 *F (Figure 6).<br>Updated to new template.                                                                                 |  |  |
| *K       | 5563470                                                                                                                      | PSR                | 12/22/2016         | Updated Ordering Information:<br>Updated part numbers.<br>Updated Possible Configurations:<br>Updated part numbers.<br>Updated Ordering Code Definitions.<br>Updated Package Drawing and Dimensions:<br>Removed spec 51-85203 *D.<br>Updated to new template.<br>Completing Sunset Review. |  |  |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Lighting & Power Control                              | cypress.com/powerpsoc  |
| Memory                                                | cypress.com/memory     |
| PSoC                                                  | cypress.com/psoc       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless/RF                                           | cypress.com/wireless   |

PSoC<sup>®</sup>Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Forums | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

<sup>©</sup> Cypress Semiconductor Corporation, 2007-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.