

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China











# 1:10 LVPECL Fanout Buffer with Selectable Clock Input

#### **Features**

- Select one of two differential (LVPECL, LVDS, HCSL, or CML) input pairs to distribute to 10 LVPECL output pairs
- Translates any single-ended input signal to 3.3 V LVPECL levels with resistor bias on INx# input
- 40-ps maximum output-to-output skew
- 600-ps maximum propagation delay
- 0.11-ps maximum additive RMS phase jitter at 156.25 MHz (12-kHz to 20-MHz offset)
- Up to 1.5-GHz operation
- 32-pin thin guad flat pack (TQFP) package

- 2.5-V or 3.3-V operating voltage [1]
- Commercial and industrial operating temperature range

#### **Functional Description**

The CY2DP1510 is an ultra-low noise, low skew, low-propagation delay 1:10 LVPECL fanout buffer targeted to meet the requirements of high-speed clock distribution applications. The CY2DP1510 can select between two separate differential (LVPECL, LVDS, HCSL, or CML) input clock pairs using the IN\_SEL pin. The device has a fully differential internal architecture that is optimized to achieve low additive jitter and low skew at operating frequencies of up to 1.5 GHz.

For a complete list of related documentation, click here.

#### **Logic Block Diagram**



#### Note

Input AC-coupling capacitors are required for voltage-translation applications.



## **Contents**

| Pin Configuration            | 3 |
|------------------------------|---|
| Pin Definitions              |   |
| Absolute Maximum Ratings     | 4 |
| Operating Conditions         |   |
| DC Electrical Specifications |   |
| Thermal Resistance           |   |
| AC Electrical Specifications |   |
| Switching Waveforms          |   |
| Application Information      |   |
| Ordering Information         |   |
| Ordering Code Definitions    |   |
| Package Diagram              |   |

| ACTORYTIS                               | 1 <b>3</b> |
|-----------------------------------------|------------|
| Document Conventions                    | 13         |
| Units of Measure                        | 13         |
| Document History Page                   | 14         |
| Sales, Solutions, and Legal Information | 16         |
| Worldwide Sales and Design Support      | 16         |
| Products                                | 16         |
| PSoC®Solutions                          | 16         |
| Cypress Developer Community             | 16         |
| Technical Support                       | 16         |
|                                         |            |



# **Pin Configuration**

ဗ 17 21 20 19 18  $V_{\text{DD}}$ 25 16 V<sub>DD</sub> Q7 Q2# [ Q2 27 14 Q7# Q1# 28 Q8 13 CY2DP1510 Q1 29 Q8# 12 Q0# 30 Q9 11 Q0 Q9#  $V_{\text{DD}}$ 32  $\nabla_{DD}$ IN\_SEL

Figure 1. 32-pin TQFP (7 × 7 × 1.0 mm) pinout

# **Pin Definitions**

| Pin No.                                      | Pin Name        | Pin Type | Description                                                                                                                                                                                                                                                                  |  |
|----------------------------------------------|-----------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1, 9, 16, 25, 32                             | $V_{DD}$        | Power    | Power supply                                                                                                                                                                                                                                                                 |  |
| 2                                            | IN_SEL          | Input    | Input clock select pin. Low-voltage complementary metal oxide semiconductor (LVCMOS)/low-voltage transistor-transistor-logic (LVTTL).  When IN_SEL = Low, the IN0/IN0# differential input pair is active  When IN_SEL = High, the IN1/IN1# differential input pair is active |  |
| 3                                            | IN0             | Input    | Differential (LVPECL, LVDS, HCSL, or CML) input clock. Active when IN_SEL = Low                                                                                                                                                                                              |  |
| 4                                            | IN0#            | Input    | Differential (LVPECL, LVDS, HCSL, or CML) complementary input clock. Active when IN_SEL = Low                                                                                                                                                                                |  |
| 5                                            | $V_{BB}$        | Output   | LVPECL reference voltage output                                                                                                                                                                                                                                              |  |
| 6                                            | IN1             | Input    | Differential (LVPECL, LVDS, HCSL, or CML) input clock. Active when IN_SEL = High                                                                                                                                                                                             |  |
| 7                                            | IN1#            | Input    | Differential (LVPECL, LVDS, HCSL, or CML) complementary input clock. Active when IN_SEL = High                                                                                                                                                                               |  |
| 8                                            | V <sub>SS</sub> | Power    | Ground                                                                                                                                                                                                                                                                       |  |
| 10, 12, 14, 17,<br>19, 21, 23, 26,<br>28, 30 | Q(0:9)#         | Output   | LVPECL complementary output clocks                                                                                                                                                                                                                                           |  |
| 11, 13, 15, 18,<br>20, 22, 24, 27,<br>29, 31 | Q(0:9)          | Output   | LVPECL output clocks                                                                                                                                                                                                                                                         |  |
| _                                            | EPAD            | _        | Exposed paddle. Connect to ground plane for package heat dissipation. No electrical connection.                                                                                                                                                                              |  |



# **Absolute Maximum Ratings**

| Parameter                       | Description                                                 | Condition           | Min                                                     | Max                                       | Unit |
|---------------------------------|-------------------------------------------------------------|---------------------|---------------------------------------------------------|-------------------------------------------|------|
| $V_{DD}$                        | Supply voltage                                              | Nonfunctional       | -0.5                                                    | 4.6                                       | V    |
| V <sub>IN</sub> <sup>[2]</sup>  | Input voltage, relative to V <sub>SS</sub>                  | Nonfunctional       | -0.5                                                    | Lesser of 4.0<br>or V <sub>DD</sub> + 0.4 | V    |
| V <sub>OUT</sub> <sup>[2]</sup> | DC output or I/O voltage, relative to V <sub>SS</sub>       | Nonfunctional       | -0.5                                                    | Lesser of 4.0<br>or V <sub>DD</sub> + 0.4 | V    |
| T <sub>S</sub>                  | Storage temperature                                         | Nonfunctional       | <b>–</b> 55                                             | 150                                       | °C   |
| ESD <sub>HBM</sub>              | Electrostatic discharge (ESD) protection (Human body model) | JEDEC STD 22-A114-B | 2000                                                    | _                                         | V    |
| L <sub>U</sub>                  | Latch up                                                    |                     | Meets or exceeds JEDEC Spec<br>JESD78B IC latch up test |                                           |      |
| UL-94                           | Flammability rating                                         | At 1/8 in           | V – 0                                                   |                                           |      |
| MSL                             | Moisture sensitivity level                                  |                     |                                                         | 3                                         |      |

# **Operating Conditions**

| Parameter       | Description                   | Condition                                                                                     | Min   | Max   | Unit |
|-----------------|-------------------------------|-----------------------------------------------------------------------------------------------|-------|-------|------|
| $V_{DD}$        | Supply voltage                | 2.5-V supply                                                                                  | 2.375 | 2.625 | V    |
|                 |                               | 3.3-V supply                                                                                  | 3.135 | 3.465 | V    |
| T <sub>A</sub>  | Ambient operating temperature | Commercial                                                                                    | 0     | 70    | °C   |
|                 |                               | Industrial                                                                                    | -40   | 85    | °C   |
| t <sub>PU</sub> | Power ramp time               | Power-up time for $V_{DD}$ to reach minimum specified voltage (power ramp must be monotonic). | 0.05  | 500   | ms   |

Document Number: 001-55566 Rev. \*Q

Note
2. The voltage on any I/O pin cannot exceed the power pin during power up. Power supply sequencing is not required.



# **DC Electrical Specifications**

 $(V_{DD}$  = 3.3 V ± 5% or 2.5 V ± 5%;  $T_A$  = 0 °C to 70 °C (Commercial) or –40 °C to 85 °C (Industrial))

| Parameter           | Description                                                              | Condition                                               | Min                    | Max                    | Unit |
|---------------------|--------------------------------------------------------------------------|---------------------------------------------------------|------------------------|------------------------|------|
| I <sub>DD</sub>     | Operating supply current                                                 | All LVPECL outputs floating (internal I <sub>DD</sub> ) | -                      | 120                    | mA   |
| V <sub>IH1</sub>    | Input high voltage, differential input clocks INO and INO#, IN1 and IN1# |                                                         | _                      | V <sub>DD</sub> + 0.3  | V    |
| V <sub>IL1</sub>    | Input low voltage, differential input clocks IN0 and IN0#, IN1 and IN1#  |                                                         | -0.3                   | Г                      | V    |
| V <sub>IH2</sub>    | Input high voltage, IN_SEL                                               | V <sub>DD</sub> = 3.3 V                                 | 2.0                    | V <sub>DD</sub> + 0.3  | V    |
| $V_{IL2}$           | Input low voltage, IN_SEL                                                | V <sub>DD</sub> = 3.3 V                                 | -0.3                   | 0.8                    | V    |
| V <sub>IH3</sub>    | Input high voltage, IN_SEL                                               | V <sub>DD</sub> = 2.5 V                                 | 1.7                    | V <sub>DD</sub> + 0.3  | V    |
| $V_{IL3}$           | Input low voltage, IN_SEL                                                | V <sub>DD</sub> = 2.5 V                                 | -0.3                   | 0.7                    | V    |
| V <sub>ID</sub> [3] | Input differential amplitude                                             | See Figure 2 on page 8                                  | 0.4                    | 1.0                    | V    |
| V <sub>ICM</sub>    | Input common mode voltage                                                | See Figure 2 on page 8                                  | 0.2                    | V <sub>DD</sub> – 0.2  | V    |
| I <sub>IH</sub>     | Input high current, All inputs                                           | Input = V <sub>DD</sub> <sup>[4]</sup>                  | _                      | 150                    | μΑ   |
| I <sub>IL</sub>     | Input low current, All inputs                                            | Input = V <sub>SS</sub> <sup>[4]</sup>                  | -150                   | _                      | μΑ   |
| V <sub>OH</sub>     | LVPECL output high voltage                                               | Terminated with 50 $\Omega$ to $V_{DD}$ – 2.0 $^{[5]}$  | V <sub>DD</sub> – 1.20 | V <sub>DD</sub> – 0.70 | V    |
| V <sub>OL</sub>     | LVPECL output low voltage                                                | Terminated with 50 $\Omega$ to $V_{DD}$ – 2.0 $^{[5]}$  | V <sub>DD</sub> – 2.0  | V <sub>DD</sub> – 1.63 | V    |
| $V_{BB}$            | Output reference voltage                                                 | 0 to 150 μA output current                              | V <sub>DD</sub> – 1.40 | V <sub>DD</sub> – 1.16 | V    |
| R <sub>P</sub>      | Internal pull-down resistance                                            | IN_SEL pin                                              | 60                     | 165                    | kΩ   |
| C <sub>IN</sub>     | Input capacitance                                                        | Measured at 10 MHz; per pin                             | _                      | 3                      | pF   |

#### **Thermal Resistance**

| Parameter [6] | Description                           | Test Conditions                                                                                 | 32-pin TQFP | Unit |
|---------------|---------------------------------------|-------------------------------------------------------------------------------------------------|-------------|------|
| J U/A         | ,                                     | Test conditions follow standard test methods and procedures for measuring thermal impedance, in | -           | °C/W |
| - 30          | Thermal resistance (junction to case) | accordance with EIA/JESD51.                                                                     | 14          | °C/W |

- Notes
  3. V<sub>ID</sub> minimum of 400 mV is required to meet all output AC electrical specifications. The device is functional with V<sub>ID</sub> minimum of greater than 200 mV.
  4. Positive current flows into the input pin, negative current flows out of the input pin.
  5. Refer to Figure 3 on page 8.
  6. These parameters are guaranteed by design and are not tested.

Document Number: 001-55566 Rev. \*Q



# **AC Electrical Specifications**

(V<sub>DD</sub> = 3.3 V  $\pm$  5% or 2.5 V  $\pm$  5%; T<sub>A</sub> = 0 °C to 70 °C (Commercial) or –40 °C to 85 °C (Industrial))

| Parameter                      | Description                                                                                      | Condition                                                                                                             | Min | Тур | Max         | Unit       |
|--------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|-------------|------------|
| F <sub>IN</sub>                | Input frequency                                                                                  | Differential Input                                                                                                    | DC  | _   | 1.5         | GHz        |
|                                |                                                                                                  | Single ended input [7]                                                                                                | DC  | _   | 250         | MHz        |
| F <sub>OUT</sub>               | Output frequency                                                                                 | F <sub>OUT</sub> = F <sub>IN,</sub> Differential Input                                                                | DC  | _   | 1.5         | GHz        |
|                                |                                                                                                  | F <sub>OUT</sub> = F <sub>IN,</sub> Single ended input <sup>[7]</sup>                                                 | DC  |     | 250         | MHz        |
| $V_{PP}$                       | LVPECL differential output                                                                       | Fout = DC to 150 MHz                                                                                                  | 600 | _   | -           | mV         |
|                                | voltage peak to peak, single ended. Terminated with 50 $\Omega$ to $V_{DD}$ – 2.0 <sup>[8]</sup> | Fout ≥150 MHz to 1.5 GHz                                                                                              | 400 | -   | _           | mV         |
| t <sub>PD</sub> <sup>[9]</sup> | Propagation delay differential input pair to differential output pair                            |                                                                                                                       | -   | -   | 600         | ps         |
| t <sub>ODC</sub> [10]          | t <sub>ODC</sub> <sup>[10]</sup> Output duty cycle                                               | 50% duty cycle at input,<br>Frequency range up to 1 GHz,<br>Differential input                                        | 48  | -   | 52          | %          |
|                                |                                                                                                  | 50% duty cycle at input,<br>Frequency range up to 250 MHz,<br>Single ended input [7]                                  | 45  | _   | 55          | %          |
| t <sub>SK1</sub> [11]          | Output-to-output skew                                                                            | Any output to any output, with same load conditions at DUT                                                            | _   | -   | 40          | ps         |
| t <sub>SK1D</sub> [11]         | Device-to-device output skew                                                                     | Any output to any output between two or more devices. Devices must have the same input and have the same output load. | -   | _   | 150         | ps         |
| PN <sub>ADD</sub>              | Additive RMS phase noise, 156.25-MHz input,                                                      | Offset = 1 kHz                                                                                                        | _   | -   | -120        | dBc/<br>Hz |
|                                | Rise/fall time < 150 ps<br>(20% to 80%),<br>V <sub>ID</sub> > 400 mV or                          | Offset = 10 kHz                                                                                                       | _   | _   | -130        | dBc/<br>Hz |
|                                | Input Swing = 3.0 V [7]                                                                          | Offset = 100 kHz                                                                                                      | _   | _   | -140        | dBc/<br>Hz |
|                                |                                                                                                  | Offset = 1 MHz                                                                                                        | _   | _   | <b>–150</b> | dBc/<br>Hz |
|                                |                                                                                                  | Offset = 10 MHz                                                                                                       |     | _   | -154        | dBc/<br>Hz |
|                                |                                                                                                  | Offset = 20 MHz                                                                                                       | _   | _   | <b>–155</b> | dBc/<br>Hz |

Notes
7. Refer to Application Information on page 10.
8. Refer to Figure 3 on page 8.
9. Refer to Figure 4 on page 8.
10. Refer to Figure 5 on page 8.
11. Refer to Figure 6 on page 9.



# AC Electrical Specifications (continued)

(V<sub>DD</sub> = 3.3 V  $\pm$  5% or 2.5 V  $\pm$  5%; T<sub>A</sub> = 0 °C to 70 °C (Commercial) or –40 °C to 85 °C (Industrial))

| Parameter                                       | Description                 |        | Condition                                                                                                                                       | Min | Тур   | Max  | Unit |
|-------------------------------------------------|-----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|------|
| t <sub>JIT</sub> <sup>[12]</sup>                | Additive RMS phase (Random) | jitter | 156.25 MHz,<br>12 kHz to 20 MHz offset,<br>input rise/fall time < 150 ps<br>(20% to 80%),<br>V <sub>ID</sub> > 400 mV                           | -   | 0.043 | 0.11 | ps   |
|                                                 |                             |        | 156.25 MHz Sinewave,<br>12 kHz to 20 MHz offset,<br>input rise/fall time < 150 ps<br>(20% to 80%),<br>Input Swing = 3.0 V [13]                  | -   | 0.05  | 0.11 | ps   |
| t <sub>R</sub> , t <sub>F</sub> <sup>[14]</sup> | Output rise/fall time       |        | 50% duty cycle at input,<br>20% to 80% of full swing<br>(V <sub>OL</sub> to V <sub>OH</sub> ),<br>Input rise/fall time < 1.5 ns<br>(20% to 80%) | _   | _     | 300  | ps   |

Notes
12. Refer to Figure 7 on page 9.
13. Refer to Application Information on page 10.
14. Refer to Figure 8 on page 9.



# **Switching Waveforms**

Figure 2. Input Differential and Common Mode Voltages



Figure 3. Output Differential Voltage



Figure 4. Input to Any Output Pair Propagation Delay



Figure 5. Output Duty Cycle





# Switching Waveforms (continued)

Figure 6. Output-to-Output and Device-to-Device Skew



Figure 7. RMS Phase Jitter



Figure 8. Output Rise/Fall Time





### **Application Information**

CY2DP1510 can be used with a single ended CMOS input by biasing the Complementary Input Clock (INx#). "True" input pins (INx) of differential input pair can be fed with a single ended CMOS input signal. The "complementary" input pin (INx#) of the same differential input pair can be biased with Vref.

Figure 9 shows the schematic which can be used to give single ended CMOS input to the CY2DP1510.

The reference voltage Vref = VDD/2 is generated by the bias resistors R1, R2 and capacitor C0. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the Vref in the center of the input voltage swing. For example, if the input clock swing is 2.5 V and VDD = 3.3 V, Vref should be 1.25 V and R2/R1 = 0.609.

Single Ended Clock Input

Vref

R1
1K

INX

INX#

C0
0.1 u

R2
1K

Figure 9. Single ended CMOS input given to the CY2DP1510



# **Ordering Information**

| Part Number   | Туре                        | Production Flow             |
|---------------|-----------------------------|-----------------------------|
| Pb-free       |                             |                             |
| CY2DP1510AXC  | 32-pin TQFP                 | Commercial, 0 °C to 70 °C   |
| CY2DP1510AXCT | 32-pin TQFP – Tape and Reel | Commercial, 0 °C to 70 °C   |
| CY2DP1510AXI  | 32-pin TQFP                 | Industrial, –40 °C to 85 °C |
| CY2DP1510AXIT | 32-pin TQFP – Tape and Reel | Industrial, –40 °C to 85 °C |

## **Ordering Code Definitions**





# **Package Diagram**

Figure 10. 32-pin TQFP (7 × 7 × 1.0 mm) AE32A (3.5 × 3.5 E-Pad) Package Outline, 001-54497



- 1) DIMENSIONS ARE IN MILLIMETERS
- 2) JEDEC REFERENCE DRAWING MS-026
- 3) PACKAGE WEIGHT 0.15 gr



001-54497 \*B

Document Number: 001-55566 Rev. \*Q



# **Acronyms**

| Acronym | Description                                            |
|---------|--------------------------------------------------------|
| CML     | Current Mode Logic                                     |
| ESD     | Electrostatic Discharge                                |
| HBM     | Human Body Model                                       |
| HCSL    | High-Speed Current Steering Logic                      |
| I/O     | Input/Output                                           |
| JEDEC   | Joint Electron Devices Engineering Council             |
| LVDS    | Low-Voltage Differential Signal                        |
| LVCMOS  | Low-Voltage Complementary Metal Oxide<br>Semiconductor |
| LVPECL  | Low-Voltage Positive Emitter-Coupled Logic             |
| LVTTL   | Low-Voltage Transistor-Transistor Logic                |
| RMS     | Root Mean Square                                       |
| TQFP    | Thin Quad Flat Pack                                    |

## **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure                  |
|--------|----------------------------------|
| °C     | degree Celsius                   |
| dBc    | decibels relative to the carrier |
| GHz    | gigahertz                        |
| Hz     | hertz                            |
| kHz    | kilohertz                        |
| kΩ     | kilohm                           |
| MHz    | megahertz                        |
| μA     | microampere                      |
| mA     | milliampere                      |
| ms     | millisecond                      |
| mV     | millivolt                        |
| Ω      | ohm                              |
| %      | percent                          |
| pF     | picofarad                        |
| ps     | picosecond                       |
| V      | volt                             |



# **Document History Page**

|      | ocument Title: CY2DP1510, 1:10 LVPECL Fanout Buffer with Selectable Clock Input ocument Number: 001-55566 |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|------|-----------------------------------------------------------------------------------------------------------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Rev. | ECN                                                                                                       | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| **   | 2782891                                                                                                   | CXQ                | 10/09/09           | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| *A   | 2838916                                                                                                   | CXQ                | 01/05/2010         | Changed status from "ADVANCE" to "PRELIMINARY". Updated Features (changed from 0.34 ps to 0.25 ps maximum additive jitted Updated Operating Conditions (added $t_{PU}$ parameter). Updated DC Electrical Specifications (changed minimum value of $V_{parameter}$ from $V_{DD}-1.15\ V$ to $V_{DD}-1.20\ V$ ; changed maximum value of $V_{parameter}$ from $V_{DD}-0.75\ V$ to $V_{DD}-0.70\ V$ , removed $V_{OD}$ parameter changed maximum value of $V_{BB}$ parameter from $V_{DD}-1.38\ V$ to $V_{DD}-1.40\ Added\ R_p$ parameter and its details (minimum value = 60 k maximum value = 140 k $\Omega$ ), added a measurement definition for Coparameter). Updated AC Electrical Specifications (Added $V_{PP}$ parameter and its detail (minimum value = 600 mV for $F_{out}$ = DC to 150 MHz a minimum value = 400 mV for $F_{out}$ = 150 MHz to 1.5 GHz), changed letter calcand some names of all the timing parameters to be consistent with ERC lowered all additive phase noise mask parameters by 3 dB, changed maximum value of $t_{JIT}$ parameter from 0.34 ps to 0.25 ps, added condition to $t_{R}$ and parameters that input rise/fall time must be less than 1.5 ns (20% to 80%)) Changed letter case and some names of all the timing parameters in Figure Figure 4, Figure 5, Figure 6 and Figure 8, to be consistent with EROS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| *B   | 2885033                                                                                                   | CXQ                | 02/26/2010         | Updated Package Diagram (32-pin TQFP).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| *C   | 3011766                                                                                                   | CXQ                | 08/23/2010         | Updated Features (changed from 0.25 ps to 0.11 ps maximum additive jitte Updated Functional Description (removed reference to data distribution). Updated Logic Block Diagram (changed $R_P$ for differential inputs from 100 k to 150 k $\Omega$ ). Updated Pin Definitions (added description of EPAD). Updated DC Electrical Specifications (added maximum value of $V_{ID}$ paramet (1.0 V), added note 4 to describe $I_{IH}$ and $I_{IL}$ parameters, changed maximu value of $V_{BB}$ parameter from $V_{DD} = 1.26$ V to $V_{DD} = 1.16$ V, changed maximu value of $R_P$ parameter from 140 k $\Omega$ to 210 k $\Omega$ , changed minimum value of Eparameter from 60 k $\Omega$ to 90 k $\Omega$ ). Updated AC Electrical Specifications (changed maximum value of the parameter from 480 ps to 600 ps, added "Frequency range up to 1 GHz condition to $V_{DD} = 1.00$ k/ 1 M/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 M/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 m/ 10 M/ 20 MHz offset to $V_{DD} = 1.00$ k/ 1 |  |  |  |  |
| *D   | 3017258                                                                                                   | CXQ                | 08/27/2010         | Updated Figure 8 (Corrected Output Rise/Fall time diagram).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| *E   | 3100234                                                                                                   | CXQ                | 11/18/2010         | Updated Absolute Maximum Ratings (changed maximum value of $V_{IN}$ and $V_{OUT}$ parameters from 4.0 V to "lesser of 4.0 or $V_{DD}$ + 0.4", removed minimular value of $L_U$ parameter (200 mA), replaced minimum value and maximum value of $L_U$ parameter with "Meets or exceeds JEDEC Spec JESD78B IC Latch UTest". Updated DC Electrical Specifications (removed $R_P$ parameter for differential input clock pins $IN_X$ and $IN_X$ #, changed $C_{IN}$ parameter condition to "Measure at 10 MHz"). Updated AC Electrical Specifications (changed $PN_{ADD}$ parameters for 100 kHz, 10 MHz, and 20 MHz offsets).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |



# **Document History Page** (continued)

| Document Number: 001-55566  Power FCN Orig. of Submission Description of Change |         |        |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|---------------------------------------------------------------------------------|---------|--------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Rev.                                                                            | ECN     | Change | Date       | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| *F                                                                              | 3135201 | CXQ    | 01/12/2011 | Changed status from "PRELIMINARY" to "FINAL". Updated Logic Block Diagram (Removed pull-up/pull-down resistors from IN <sub>x</sub> /IN <sub>x</sub> # pins).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| *G                                                                              | 3090938 | CXQ    | 02/25/2011 | Post to external web.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| *H                                                                              | 3208609 | CXQ    | 03/29/2011 | Updated Logic Block Diagram (changed maximum value of $R_P$ parameter from 140 $k\Omega$ to 165 $k\Omega). Updated DC Electrical Specifications (changed maximum value of R parameter from 140 k\Omega to 165 k\Omega).$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| *                                                                               | 3273648 | CXQ    | 06/03/2011 | Updated Features (changed supported differential input clock types to includ LVDS and CML). Updated Functional Description (changed supported differential input cloc types to include LVDS and CML). Updated Pin Definitions (changed supported differential input clock types to include LVDS and CML).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| *J                                                                              | 3280992 | CXQ    | 06/12/2011 | No technical updates.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| *K                                                                              | 3395868 | PURU   | 10/05/11   | Updated Features (changed supported differential input clock types to includ HCSL). Updated Pin Configuration (changed supported differential input clock types t include HCSL). Updated DC Electrical Specifications (changed minimum value of V <sub>ICI</sub> parameter).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| *L                                                                              | 3443943 | BASH   | 11/21/2011 | Updated AC Electrical Specifications (Added typical value of $t_{\rm JIT}$ parameter) Updated in new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| *M                                                                              | 3775718 | PURU   | 10/12/2012 | Updated Features (Added "Translates any single-ended input signal to 3.3 LVPECL levels with resistor bias on INx# input"). Updated AC Electrical Specifications: Added Note 7 and Note 13. Added F $_{\rm IN}$ parameter values for "Single Ended Input" condition (Minimum value = DC, Maximum value = 250 MHz). Added F $_{\rm OUT}$ parameter values for "Single Ended Input" condition (Minimum value = DC, Maximum value = 250 MHz). Added t $_{\rm ODC}$ parameter values for "Single Ended Input" condition (Minimum value = 45%, Maximum value = 55%). Updated Description of PN $_{\rm ADD}$ parameter (Replaced "Additive RMS phas noise, 156.25-MHz input, Rise/fall time < 150 ps (20% to 80%), V $_{\rm ID}$ > 400 mV with "Additive RMS phase noise, 156.25-MHz input, Rise/fall time < 150 p (20% to 80%), V $_{\rm ID}$ > 400 mV or Input Swing = 3.0 V $_{\rm ID}$ "). Added t $_{\rm JIT}$ parameter values for the Condition "156.25 MHz Sinewave, 12 kHz to 20 MHz offset, input rise/fall time < 150 ps (20% to 80%), Input Swing = 3.0 V $_{\rm ID}$ " (Typical value = 0.05 ps and Maximum value = 0.1 ps). Added Application Information. |  |  |
| *N                                                                              | 3945010 | CINM   | 03/26/2013 | No technical updates. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| *0                                                                              | 4587303 | CINM   | 12/04/2014 | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Updated Package Diagram: spec 001-54497 – Changed revision from *A to *B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| *P                                                                              | 5264122 | TAVA   | 05/09/2016 | Updated to new template. Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| *Q                                                                              | 5275805 | PSR    | 05/18/2016 | Added Thermal Resistance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Wireless/RF

ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc **Touch Sensing** cypress.com/touch **USB Controllers** cypress.com/usb

cypress.com/wireless

#### PSoC<sup>®</sup>Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Forums | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2009-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-55566 Rev. \*Q Revised May 18, 2016 Page 16 of 16