

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# 1:8 Clock Fanout Buffer

#### **Features**

- Low voltage operation V<sub>DD</sub> = 3.3V
- 1:8 fanout
- Single-input configurable for LVDS, LVPECL, or LVTTL
- 8 pairs of LVPECL outputs with enable and disable
- Drives a 50 ohm load
- Low input capacitance
- Low output skew
- Low propagation delay typical (tpd < 4 ns)
- Industrial versions available
- Package available include: TSSOP
- Does not exceed Bellcore 802.3 standards
- Operation up to 350 MHz and 700 Mbps

#### **Description**

This Cypress series of network circuits is produced using advanced 0.35 micron CMOS technology, achieving the industry's fastest logic.

The Cypress CY2DP818-2 fanout buffer features a single LVDS or a single-ended LVTTL compatible input and eight LVPECL output pairs.

Designed for data communications clock management applications, the large fanout from a single input reduces loading on the input clock.

The CY2DP818-2 is ideal for both level translations from single-ended to LVPECL and for the distribution of LVPECL based clock signals.

The Cypress CY2DP818-2 has configurable input functions. The input is user configurable through the Inconfig pin for single ended or differential input.





## **Pin Configuration**

Figure 1. Pin Diagram - 38-Pin TSSOP



### **Pin Description**

| Pin Number                                                    | Pin Name                                                                     | Pin Standard Interface                                       | Description                                                                                                                                                                                                    |
|---------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 9,12,18,19,20,38                                           | GND                                                                          | POWER                                                        | Ground.                                                                                                                                                                                                        |
| 2,8,13,29,17                                                  | VDD                                                                          | POWER                                                        | Power supply.                                                                                                                                                                                                  |
| 3,4,5,6,14,15,16                                              | EN(1:7)                                                                      | LVTTL/LVCMOS                                                 | The respective outputs are enabled when these pins are pulled high. Outputs are disabled when connected to GND. EN7 controls both Q7(A,B) and Q8(A,B)                                                          |
| 10,11                                                         | Input A, Input B                                                             | Default: LVPECL/LDVS<br>Optional: LVTTL/LVCMOS<br>single pin | Differential input pair or single line. LVPECL/LVDS default. See InConfig, below.                                                                                                                              |
| 37, 36,35,34,<br>33,32,31, 30,<br>28,27,26,25,<br>24,23,22,21 | Q1(A,B), Q2(A,B)<br>Q3(A,B), Q4(A,B)<br>Q5(A,B), Q6(A,B)<br>Q7(A,B), Q8(A,B) | LVPECL                                                       | Differential outputs.                                                                                                                                                                                          |
| 7                                                             | InConfig                                                                     | LVTTL/LVCMOS                                                 | Converts inputs from the default LVPECL/LVDS (logic = 0) to LVTTL/LVCMOS (logic = 1) See Input Receiver Configuration for Differential or LVTTL/LVCMOS table, Figure 6 and Figure 7 for additional information |



## **Power Supply Characteristics**

| Parameter | Description                                 | Test Conditions                                                                                                 | Min | Тур | Max | Unit       |
|-----------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------------|
| ICCD      | Dynamic Power Supply Current                | V <sub>DD</sub> = Max.<br>Input toggling 50% Duty Cycle, Outputs Open                                           |     | 1.5 | 2.0 | mA/<br>MHz |
| IC        | Total Power Supply Current                  | V <sub>DD</sub> = Max.<br>Input toggling 50% Duty Cycle, Outputs 50 ohms,<br>fL=100 MHz                         |     |     | 350 | mA         |
| IC Core   | Core Current when Output Loads are Disabled | V <sub>DD</sub> = Max.<br>Input toggling 50% Duty Cycle, Outputs Disabled,<br>not connected to VTT fL = 100 MHz |     |     | 50  | mA         |

## Input Receiver Configuration for Differential or LVTTL/LVCMOS

| INCONFIG Pin 7 Binary Value | Input Receiver Family | Input Receiver Type                                            |
|-----------------------------|-----------------------|----------------------------------------------------------------|
| 1                           | LVTTL in LVCMOS       | Single ended, non inverting, inverting, void of bias resistors |
| 0                           | LVDS                  | Low voltage differential signaling                             |
|                             | LVPECL                | Low voltage pseudo (positive) emitter coupled logic            |

## Function Control of the TTL Input Logic used to Accept or Invert the Input Signal

|          | LVTTL/LVCMOS Input Logic |             |                                |  |  |  |  |
|----------|--------------------------|-------------|--------------------------------|--|--|--|--|
|          | Input Condition          | Input Logic | Output Logic Q Pins, Q1A or Q1 |  |  |  |  |
| Ground   | Input B (–) Pin 11       |             |                                |  |  |  |  |
|          | Input A (+) Pin 10       | Input       | True                           |  |  |  |  |
| $V_{DD}$ | Input B (–) Pin 11       |             |                                |  |  |  |  |
|          | Input A (+) Pin 10       | Input       | Invert                         |  |  |  |  |
| Ground   | Input A (+) Pin 10       |             |                                |  |  |  |  |
|          | Input B (–) Pin 11       | Input       | Invert                         |  |  |  |  |
| $V_{DD}$ | Input A (+) Pin 10       |             |                                |  |  |  |  |
|          | Input B (–) Pin 11       | Input       | True                           |  |  |  |  |



#### **Absolute Maximum Conditions**

| Parameter        | Description                       |  | Condition                                                     | Min  | Max                   | Unit |
|------------------|-----------------------------------|--|---------------------------------------------------------------|------|-----------------------|------|
| $V_{DD}$         | DC Supply Voltage                 |  | Inputs and V <sub>CC</sub>                                    | -0.3 | 4.6                   | V    |
| $V_{DD}$         | DC Operating Voltage              |  | Outputs                                                       | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>IN</sub>  | DC Input Voltage                  |  | Relative to V <sub>SS</sub> , with or V <sub>DD</sub> applied | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>OUT</sub> | DC Output Voltage                 |  | Relative to V <sub>SS</sub>                                   | -0.3 | V <sub>DD</sub> + 0.9 | V    |
| V <sub>TT</sub>  | Output Termination Voltage        |  |                                                               | _    | V <sub>DD</sub> ÷ 2   | V    |
| T <sub>S</sub>   | Temperature, Storage              |  | Non Functional                                                | -65  | +150                  | °C   |
| T <sub>A</sub>   | Temperature, Operating Commercial |  | Functional                                                    | 0    | 70                    | °C   |
|                  | Ambient Industrial                |  | Functional                                                    | -40  | +85                   |      |

**Multiple Supplies**: The voltage on any input or I/O pin cannot exceed the power pin during power up. Power supply sequencing is NOT required.

#### **DC Electrical Specifications**

3.3V – LVDS Input at  $V_{DD}$  = 3.3V ± 5%,  $T_A$  = 0°C to 70°C or –40°C to 85°C

| Parameter       | Description                                                                          | Conditions             |                   | Min     | Тур    | Max     | Unit |
|-----------------|--------------------------------------------------------------------------------------|------------------------|-------------------|---------|--------|---------|------|
| $V_{ID}$        | Magnitude of Differential Input Voltage                                              |                        |                   | 100     |        | 600     | mV   |
| V <sub>IC</sub> | Common Mode of Differential Input<br>VoltageIV <sub>ID</sub> I (minimum and maximum) |                        |                   | IVIDI/2 | 2.4–(1 | VIDI/2) | V    |
| I <sub>IH</sub> | Input High Current                                                                   | V <sub>DD</sub> = Max. | $V_{IN} = V_{DD}$ | _       | ±10    | ± 20    | μΑ   |
| I <sub>IL</sub> | Input Low Current                                                                    | V <sub>DD</sub> = Max. | $V_{IN} = V_{SS}$ | _       | ±10    | ± 20    | μΑ   |

#### 3.3V - LVPECL Input at $V_{DD} = 3.3V \pm 5\%$ , $T_A = 0$ °C to 70°C or -40°C to 85°C

| Parameter       | Description                    | Conditions                 |                             | Min  | Тур | Max  | Unit |
|-----------------|--------------------------------|----------------------------|-----------------------------|------|-----|------|------|
| V <sub>ID</sub> | Differential Input Voltage p-p | Guaranteed Logic High Leve | Guaranteed Logic High Level |      | -   | 2600 | mV   |
| V <sub>IH</sub> | Input High Voltage             | Guaranteed Logic High Leve | -                           | 2.15 | _   | 2.4  | V    |
| V <sub>IL</sub> | Input Low Voltage              | Guaranteed Logic Low Level |                             | 1.5  | _   | 1.8  | V    |
| I <sub>IH</sub> | Input High Current             | V <sub>DD</sub> = Max.     | $V_{IN} = V_{DD}$           | _    | ±10 | ±20  | μА   |
| I <sub>IL</sub> | Input Low Current              | V <sub>DD</sub> = Max.     | $V_{IN} = V_{SS}$           | _    | ±10 | ±20  | μА   |
| $V_{CM}$        | Common-mode Voltage            | ·                          |                             | 1650 | -   | 2250 | mV   |

## 3.3V - LVTTL/LVCMOS Input at $V_{DD}$ = $3.3V \pm 5\%$ , $T_A$ = 0°C to 70°C or -40°C to 85°C

| Parameter       | Description                     | Conditio                              | ons                         | Min | Тур  | Max  | Units |
|-----------------|---------------------------------|---------------------------------------|-----------------------------|-----|------|------|-------|
| V <sub>IH</sub> | Input High Voltage              | Guaranteed Logic High                 | Guaranteed Logic High Level |     | _    | -    | V     |
| $V_{IL}$        | Input Low Voltage               | Guaranteed Logic Low                  | Guaranteed Logic Low Level  |     | _    | 0.8  | V     |
| I <sub>IH</sub> | Input High Current              | V <sub>DD</sub> = Max                 | V <sub>IN</sub> = 2.7V      | _   | _    | 1    | μΑ    |
| I <sub>IL</sub> | Input Low Current               | V <sub>DD</sub> = Max                 | V <sub>IN</sub> = 0.5V      | _   | _    | -1   | μΑ    |
| I <sub>I</sub>  | Input High Current              | $V_{DD}$ = Max, $V_{IN}$ = $V_{DD}$ ( | Max)                        |     |      |      |       |
| V <sub>IK</sub> | Clamp Diode Voltage             | $V_{DD}$ = Min, $I_{IN}$ = $-18$ m/s  | 4                           | _   | -0.7 | -1.2 | V     |
| V <sub>H</sub>  | Input Hysteresis <sup>[1]</sup> |                                       |                             | _   | 80   |      | mV    |

#### Note

Document #: 38-07588 Rev. \*A Page 4 of 9

Guaranteed but not tested.



## 3.3V - LVPECL Output at $V_{DD}$ = $3.3V \pm 5\%$ , $T_A$ = 0°C to 70°C or –40°C to 85°C

| Parameter       | Description                            | Conditions                                                                  |                           | Min  | Тур | Max  | Unit |
|-----------------|----------------------------------------|-----------------------------------------------------------------------------|---------------------------|------|-----|------|------|
| V <sub>OD</sub> | Driver Differential Output Voltage p-p | $V_{DD}$ = Min, $V_{IN}$ = $V_{IH}$ or $V_{IL}$                             | RL = 50 ohm               | 1000 | _   | 3600 | mV   |
| $\Delta V_{OC}$ | Driver common-Mode Variation p-p       | $V_{DD}$ = Min, $V_{IN}$ = $V_{IH}$ or $V_{IL}$                             | RL = 50 ohm               | _    | _   | 300  | mV   |
| Rise Time       | Differential 20% to 80%                |                                                                             | RL = 50 ohm               | 300  |     | 1200 | ps   |
| Fall Time       |                                        | GND                                                                         |                           |      |     |      |      |
| V <sub>OH</sub> | Output High Voltage                    | $V_{DD}$ = Min, $V_{IN}$ = $V_{IH}$ or $V_{IL}$                             | $I_{OH} = -12 \text{ mA}$ | 2.1  | _   | 3.0  | V    |
| V <sub>OL</sub> | Output Low Voltage                     | $V_{DD}$ = Min, $V_{IN}$ = $V_{IH}$ or $V_{IL}$<br>User-defined by VTT RTT. |                           | 8.0  | -   | 1.3  | V    |
| I <sub>os</sub> | Short Circuit Current                  | $V_{DD}$ = Max, $V_{OUT}$ = GND                                             |                           | _    | _   | -150 | mA   |

## **AC Switching Characteristics**

(at  $V_{DD}$  = 3.3V ± 5%,  $T_A$  = 0°C to 70°C or –40°C to 85°C)

| Parameter          | Description (                                                                                                                                                      | Conditions                         | Min | Тур | Max | Unit |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>   |                                                                                                                                                                    | <sub>OD</sub> = 100                | 3   | 4   | 5   | ns   |
| t <sub>PHL</sub>   | Propagation Delay – High to Low                                                                                                                                    | ٦V                                 | 3   | 4   | 5   | ns   |
| T <sub>PE</sub>    | Enable (EN) to Functional Operation                                                                                                                                |                                    | _   | _   | 6   | ns   |
| T <sub>PD</sub>    | Functional Operation to Disable                                                                                                                                    |                                    | _   | -   | 5   | ns   |
| t <sub>SK(0)</sub> | Output Skew: Skew between outputs of the same package (in phase)                                                                                                   |                                    | _   | _   | 0.2 | ns   |
| t <sub>SK(p)</sub> | Pulse Skew: Skew between opposite transitions of the same output (tp                                                                                               | <sub>PHL</sub> -t <sub>PLH</sub> ) | _   | 0.2 |     | ns   |
| t <sub>SK(t)</sub> | Package Skew: Skew between outputs of different packages at the same power supply voltage, temperature, and package type. Same input signal level and output load. | / <sub>ID</sub> = 100 mV           | _   | -   | 1   | ns   |

## **High Frequency Parametrics**

| Parameter | Description                                 | Conditions                                     | Min | Тур | Max | Unit |
|-----------|---------------------------------------------|------------------------------------------------|-----|-----|-----|------|
|           | Maximum Frequency<br>V <sub>DD</sub> = 3.3V | 45% to 55% duty cycle<br>Standard load circuit | _   | _   | 350 | MHz  |

Figure 2. Driver Design





Figure 3. Differential Receiver to Driver Propagation Delay and Driver Transition Time  $^{[2,3,4,5]}$ 



#### **Standard Termination**



Figure 4. Test Circuit and Voltage Definitions for the Driver Common-Mode Output Voltage  $^{[2,3,4,5]}$ 



#### Notes

- 2. All input pulses are supplied by a frequency generator with the following characteristics: t<sub>R</sub> and t<sub>F</sub> ≤ 1 ns; pulse rerate = 50 Mpps; pulse width = 10 ± 0.2 ns.
- 3. RL = 50 ohm  $\pm$  1%; Zline = 50 ohm 6".
- 4. CL includes instrumentation and fixture capacitance within 6" of the DUT.
- 5. TPA and B are used for prop delay and Rise/Fall measurements. TPC is used for VOC measurements only and is otherwise connected to VDD 2.



Figure 5. Test Circuit and Voltage Definitions for the Differential Output Signal [2,3,4,5]



#### **Standard Termination**



Figure 6. LVTTL/LVCMOS<sup>[6]</sup>



### **Ordering Information**

| Part Number     | Package Type               | Product Flow             |
|-----------------|----------------------------|--------------------------|
| CY2DP818ZI-2    | 38-Pin TSSOP               | Industrial, –40° to 85°C |
| CY2DP818ZI-2T   | 38-Pin TSSOP-Tape and Reel | Industrial, –40° to 85°C |
| CY2DP818ZC-2    | 38-Pin TSSOP               | Commercial, 0°C to 70°C  |
| CY2DP818ZC-2T   | 38-Pin TSSOP-Tape and Reel | Commercial, 0°C to 70°C  |
| Pb Free Devices |                            |                          |
| CY2DP818ZXI-2   | 38-Pin TSSOP               | Industrial, –40° to 85°C |
| CY2DP818ZXI-2T  | 38-Pin TSSOP-Tape and Reel | Industrial, –40° to 85°C |
| CY2DP818ZXC-2   | 38-Pin TSSOP               | Commercial, 0°C to 70°C  |
| CY2DP818ZXC-2T  | 38-Pin TSSOP-Tape and Reel | Commercial, 0°C to 70°C  |

<sup>6.</sup> LVPECL or LVDS differential input value.



## **Package Drawing and Dimensions**

Figure 8. 38-Pin TSSOP (4.40 mm Body) Z38





#### **Document History Page**

| Document Title: CY2DP818-2 1:8 Clock Fanout Buffer Document Number: 38-07588 |         |                    |                    |                                                                      |  |  |  |
|------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------|--|--|--|
| Rev.                                                                         | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                |  |  |  |
| **                                                                           | 129879  | 11/07/03           | RGL                | New Data Sheet                                                       |  |  |  |
| *A                                                                           | 2595534 | 10/23/08           | CXQ/PYRS           | Removed "Preliminary", added Pb-free devices to Ordering Information |  |  |  |

#### Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

| Products         |                      | PSoC Solutions        |                                   |
|------------------|----------------------|-----------------------|-----------------------------------|
| PSoC             | psoc.cypress.com     | General               | psoc.cypress.com/solutions        |
| Clocks & Buffers | clocks.cypress.com   | Low Power/Low Voltage | psoc.cypress.com/low-power        |
| Wireless         | wireless.cypress.com | Precision Analog      | psoc.cypress.com/precision-analog |
| Memories         | memory.cypress.com   | LCD Drive             | psoc.cypress.com/lcd-drive        |
| Image Sensors    | image.cypress.com    | CAN 2.0b              | psoc.cypress.com/can              |
|                  |                      | USB                   | psoc.cypress.com/usb              |

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-07588 Rev. \*A

Revised October 22, 2008

Page 9 of 9

<sup>©</sup> Cypress Semiconductor Corporation, 2003-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.