

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# 8-Mbit (512K × 16) Static RAM

## **Features**

■ Thin small outline package (TSOP) I package configurable as 512K × 16 or 1M × 8 static RAM (SRAM)

■ High speed: 45 ns

■ Temperature ranges

□ Industrial: -40 °C to +85 °C
□ Automotive-A: -40 °C to +85 °C
□ Automotive-E: -40 °C to +125 °C

■ Wide voltage range: 2.20 V to 3.60 V■ Pin compatible with CY62157DV30

■ Ultra low standby power

Typical standby current: 2 μA

Maximum standby current: 8 μA (Industrial)

■ Ultra low active power

□ Typical active current: 1.8 mA at f = 1 MHz

■ Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  features

■ Automatic power down when deselected

■ Complementary Metal Oxide Semiconductor (CMOS) for optimum speed and power

Available in Pb-free and non Pb-free 48-ball very fine-pitch ball grid array (VFBGA), Pb-free 44-pin thin small outline package (TSOP) II and 48-pin TSOP I packages

# **Functional Description**

The CY62157EV30 is a high performance CMOS static RAM organized as 512K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery  $\mathsf{Life^{TM}}$  (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. Place the device into standby mode when deselected ( $\overline{\mathsf{CE}}_1$  HIGH or  $\mathsf{CE}_2$  LOW or both  $\overline{\mathsf{BHE}}$  and  $\overline{\mathsf{BLE}}$  are HIGH). The input or output pins (I/O0 through I/O15) are placed in a high impedance state when the device is deselected ( $\overline{\mathsf{CE}}_1$ HIGH or  $\mathsf{CE}_2$  LOW), the outputs are disabled ( $\overline{\mathsf{OE}}$  HIGH), Byte High Enable and Byte Low Enable are disabled ( $\overline{\mathsf{BHE}}$ ,  $\overline{\mathsf{BLE}}$  HIGH), or a write operation is active ( $\overline{\mathsf{CE}}_1$  LOW,  $\mathsf{CE}_2$  HIGH and  $\overline{\mathsf{WE}}$  LOW).

To write to the device, take Chip Enable ( $\overline{CE}_1$  LOW and  $CE_2$  HIGH) and Write Enable ( $\overline{WE}$ ) inputs LOW. If Byte Low Enable ( $\overline{BLE}$ ) is LOW, then data from I/O pins (I/O $_0$  through I/O $_7$ ) is written into the location specified on the address pins ( $A_0$  through  $A_{18}$ ). If Byte High Enable ( $\overline{BHE}$ ) is LOW, then data from I/O pins (I/O $_8$  through I/O $_{15}$ ) is written into the location specified on the address pins ( $A_0$  through  $A_{18}$ ).

To read from the device, take Chip Enable ( $\overline{\text{CE}}_1$  LOW and CE<sub>2</sub> HIGH) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See Truth Table on page 13 for a complete description of read and write modes.

For a complete list of related documentation, click here.

# **Logic Block Diagram**



**Cypress Semiconductor Corporation**Document Number: 38-05445 Rev. \*P

198 Champion Court

San Jose, CA 95134-1709

408-943-2600

Revised June 23, 2016





# **Contents**

| Pin Configurations             | 3 |
|--------------------------------|---|
| Product Portfolio              |   |
| Maximum Ratings                | 4 |
| Operating Range                |   |
| Electrical Characteristics     |   |
| Capacitance                    | 5 |
| Thermal Resistance             | 5 |
| AC Test Loads and Waveforms    |   |
| Data Retention Characteristics | 6 |
| Data Retention Waveform        |   |
| Switching Characteristics      |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering information                    | 14 |
|-----------------------------------------|----|
| Ordering Code Definitions               | 14 |
| Package Diagrams                        | 15 |
| Acronyms                                | 18 |
| Document Conventions                    | 18 |
| Units of Measure                        | 18 |
| Document History Page                   | 19 |
| Sales, Solutions, and Legal Information | 21 |
| Worldwide Sales and Design Support      | 21 |
| Products                                | 21 |
| PSoC®Solutions                          | 21 |
| Cypress Developer Community             | 21 |
| Technical Support                       |    |



# **Pin Configurations**

Figure 1. 48-ball VFBGA pinout (Top View) [1]



Figure 2. 44-pin TSOP II pinout (Top View) [2]



Figure 3. 48-pin TSOP I pinout (Top View) [1, 3]



# **Product Portfolio**

|               |                           |                           |             |     |    | Р                  | ower Di              | ssipatio             | n      |                     |     |
|---------------|---------------------------|---------------------------|-------------|-----|----|--------------------|----------------------|----------------------|--------|---------------------|-----|
| Product       | Range                     | V <sub>CC</sub> Range (V) |             |     | O  | perating           | I <sub>CC</sub> , (m | <b>A</b> )           | Standb | y, I <sub>SB2</sub> |     |
| Troduct       | Range                     |                           |             |     |    | f = 1 MHz          |                      | f = f <sub>max</sub> |        | <b>(μA)</b>         |     |
|               |                           | Min                       | Typ [4]     | Max |    | Typ <sup>[4]</sup> | Max                  | Typ <sup>[4]</sup>   | Max    | Typ <sup>[4]</sup>  | Max |
| CY62157EV30LL | Industrial / Automotive-A | 2.2                       | 2.2 3.0 3.6 |     | 45 | 1.8                | 3                    | 18                   | 25     | 2                   | 8   |
|               | Automotive-E              | 2.2                       | 3.0         | 3.6 | 55 | 1.8                | 4                    | 18                   | 35     | 2                   | 30  |

- 1. NC pins are not connected on the die.
- 2. The 44-pin TSOP II package has only one chip enable (CE) pin.
- 3. The BYTE pin in the 48-pin TSOP I package must be tied HIGH to use the device as a 512 K × 16 SRAM. The 48-pin TSOP I package can also be used as a 1 M × 8 SRAM by tying the BYTE signal LOW. In the 1 M x 8 configuration, Pin 45 is A19, while BHE, BLE and I/O<sub>8</sub> to I/O<sub>14</sub> pins are not used.
- 4. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC(typ)}$ ,  $T_A = 25$  °C.



# **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. User guidelines are not tested.

Storage Temperature ......-65 °C to + 150 °C Ambient Temperature with Power Applied ...... –55 °C to + 125 °C

Supply Voltage to Ground Potential ......-0.3 V to 3.9 V (V<sub>CCmax</sub> + 0.3 V)

DC Voltage Applied to Outputs in High Z State  $^{[5,\;6]}$  .....-0.3 V to 3.9 V (V\_CCmax + 0.3 V)

DC Input Voltage  $^{[5, 6]}$  ......-0.3 V to 3.9 V (V<sub>CC max</sub> + 0.3 V)

| Output Current into Outputs (LOW)                   | 20 mA    |
|-----------------------------------------------------|----------|
| Static Discharge Voltage (MIL-STD-883, Method 3015) | > 2001 V |
| Latch Up Current                                    | > 200 mA |

# **Operating Range**

| Device        | Range                        | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> [7] |
|---------------|------------------------------|------------------------|----------------------------|
| CY62157EV30LL | Industrial /<br>Automotive-A | –40 °C to +85 °C       | 2.2 V to<br>3.6 V          |
|               | Automotive-E                 | –40 °C to +125 °C      |                            |

## **Electrical Characteristics**

Over the Operating Range

| Parameter                       | Description                                         | Test Co                                                                                                                                                                                                                                                                | 45 ns (Industrial/<br>Automotive-A)                                                                    |      |                | 55 ns                 | Unit |                |                       |    |
|---------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|----------------|-----------------------|------|----------------|-----------------------|----|
|                                 |                                                     |                                                                                                                                                                                                                                                                        |                                                                                                        |      | <b>Typ</b> [8] | Max                   | Min  | <b>Typ</b> [8] | Max                   |    |
| V <sub>OH</sub>                 | Output HIGH voltage                                 | I <sub>OH</sub> = -0.1 mA                                                                                                                                                                                                                                              |                                                                                                        | 2.0  | _              | _                     | 2.0  | _              | _                     | V  |
|                                 |                                                     | $I_{OH} = -1.0 \text{ mA, V}$                                                                                                                                                                                                                                          | / <sub>CC</sub> ≥ 2.70 V                                                                               | 2.4  | _              | ı                     | 2.4  | ı              | ı                     | V  |
| V <sub>OL</sub>                 | Output LOW voltage                                  | I <sub>OL</sub> = 0.1 mA                                                                                                                                                                                                                                               |                                                                                                        | _    | _              | 0.4                   | ı    | ı              | 0.4                   | V  |
|                                 |                                                     | $I_{OL}$ = 2.1 mA, $V_{C}$                                                                                                                                                                                                                                             | <sub>CC</sub> ≥ 2.70 V                                                                                 | _    | _              | 0.4                   | -    | _              | 0.4                   | V  |
| V <sub>IH</sub>                 | Input HIGH voltage                                  | $V_{CC}$ = 2.2 V to 2.                                                                                                                                                                                                                                                 | .7 V                                                                                                   | 1.8  | _              | V <sub>CC</sub> + 0.3 | 1.8  | _              | $V_{CC} + 0.3$        | V  |
|                                 |                                                     | $V_{CC} = 2.7 \text{ V to } 3.$                                                                                                                                                                                                                                        | .6 V                                                                                                   | 2.2  | _              | V <sub>CC</sub> + 0.3 | 2.2  | _              | V <sub>CC</sub> + 0.3 | V  |
| V <sub>IL</sub>                 | Input LOW voltage                                   | $V_{CC}$ = 2.2 V to 2.                                                                                                                                                                                                                                                 | .7 V                                                                                                   | -0.3 | -              | 0.6                   | -0.3 | -              | 0.6                   | V  |
|                                 |                                                     | $V_{CC} = 2.7 \text{ V to } 3.$                                                                                                                                                                                                                                        | .6 V                                                                                                   | -0.3 | -              | 0.8                   | -0.3 | -              | 0.8                   | V  |
| I <sub>IX</sub>                 | Input leakage current                               | $GND \le V_1 \le V_{CC}$                                                                                                                                                                                                                                               |                                                                                                        | -1   | _              | +1                    | -4   | _              | +4                    | μΑ |
| I <sub>OZ</sub>                 | Output leakage current                              | $GND \le V_O \le V_{CC}$                                                                                                                                                                                                                                               | Output Disabled                                                                                        | -1   | _              | +1                    | -4   | _              | +4                    | μΑ |
| I <sub>CC</sub>                 | V <sub>CC</sub> operating supply                    | $f = f_{max} = 1/t_{RC}$                                                                                                                                                                                                                                               | V <sub>CC</sub> = V <sub>CCmax</sub>                                                                   | _    | 18             | 25                    | _    | 18             | 35                    |    |
|                                 | current                                             | f = 1 MHz                                                                                                                                                                                                                                                              | I <sub>OUT</sub> = 0 mA<br>CMOS levels                                                                 | _    | 1.8            | 3                     | _    | 1.8            | 4                     | mA |
| I <sub>SB1</sub> <sup>[9]</sup> | Automatic CE power<br>down current – CMOS<br>inputs | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2$ or ( $\overline{\text{BHE}}$ and $\overline{\text{BLE}}$ $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2$ \( f = f <sub>max</sub> (Address) $f = 0$ ( $\overline{\text{OE}}$ and $\overline{\text{WI}}$ ) | V, V <sub>IN</sub> ≤ 0.2 V<br>and Data Only),                                                          | -    | 2              | 8                     | -    | 2              | 30                    | μА |
| I <sub>SB2</sub> <sup>[9]</sup> | Automatic CE power<br>down current – CMOS<br>inputs |                                                                                                                                                                                                                                                                        | V or $CE_2 \le 0.2 \text{ V}$<br>$E \ge V_{CC} - 0.2 \text{ V}$ ,<br>V or $V_{IN} \le 0.2 \text{ V}$ , | _    | 2              | 8                     | _    | 2              | 30                    | μА |

- 5. V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns.
   6. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns.
   7. Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization.
   8. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.
   9. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>), byte enables (BHE and BLE) and BYTE (48-pin TSOP I only) need to be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.



# Capacitance

| Parameter [10]   | Description        | Test Conditions                                                     | Max | Unit |
|------------------|--------------------|---------------------------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input capacitance  | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10  | pF   |
| C <sub>OUT</sub> | Output capacitance |                                                                     | 10  | pF   |

# **Thermal Resistance**

| Parameter [10]    | Description                              | Test Conditions                                                   | 48-ball BGA | 48-pin TSOP I | 44-pin TSOP II | Unit |
|-------------------|------------------------------------------|-------------------------------------------------------------------|-------------|---------------|----------------|------|
| $\Theta_{JA}$     | Thermal resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit | 48.34       | 55.47         | 55.84          | °C/W |
| $\Theta_{\sf JC}$ | Thermal resistance (junction to case)    | board i                                                           | 8.78        | 4.08          | 15.79          | °C/W |

# **AC Test Loads and Waveforms**

Figure 4. AC Test Loads and Waveforms



| Parameters      | 2.5 V | 3.0 V | Unit |
|-----------------|-------|-------|------|
| R1              | 16667 | 1103  | Ω    |
| R2              | 15385 | 1554  | Ω    |
| R <sub>TH</sub> | 8000  | 645   | Ω    |
| V <sub>TH</sub> | 1.20  | 1.75  | V    |

### Note

<sup>10.</sup> Tested initially and after any design or process changes that may affect these parameters.



# **Data Retention Characteristics**

Over the Operating Range

| Parameter                         | Description                          | Conditions                                                                 | s                            | Min | Typ [11] | Max | Unit |
|-----------------------------------|--------------------------------------|----------------------------------------------------------------------------|------------------------------|-----|----------|-----|------|
| $V_{DR}$                          | V <sub>CC</sub> for data retention   |                                                                            |                              | 1.5 | _        | _   | V    |
| I <sub>CCDR</sub> <sup>[12]</sup> | Data retention current               | V <sub>CC</sub> = 1.5 V,                                                   | Industrial /<br>Automotive-A | _   | 2        | 5   | μА   |
|                                   |                                      | $\overline{CE}_1 \ge V_{CC} - 0.2 \text{ V, } CE_2 \le 0.2 \text{ V,}$     | Automotive-E                 | _   | _        | 30  |      |
|                                   |                                      | $(\overline{BHE} \text{ and } \overline{BLE}) \ge V_{CC} - 0.2 \text{ V},$ |                              |     |          |     |      |
|                                   |                                      | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$           |                              |     |          |     |      |
| t <sub>CDR</sub> [13]             | Chip deselect to data retention time |                                                                            |                              | 0   | _        |     | ns   |
| t <sub>R</sub> <sup>[14]</sup>    | Operation recovery time              |                                                                            | CY62157EV30LL-45             | 45  | _        | _   | ns   |
|                                   |                                      |                                                                            | CY62157EV30LL-55             | 55  | _        | _   |      |

# **Data Retention Waveform**

Figure 5. Data Retention Waveform [15]



- 11. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.

  12. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>), byte enables (BHE and BLE) and BYTE (48-pin TSOP I only) need to be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.

  13. Tested initially and after any design or process changes that may affect these parameters.

  14. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs.

  15. BHE BLE is the AND of both BHE and BLE. Deselect the chip by either disabling chip enable signals or by disabling both BHE and BLE.



# **Switching Characteristics**

Over the Operating Range

| Parameter [16, 17]  | Description                                                                |     | ndustrial /<br>otive-A) | 55 ns (Aut | comotive-E) | Unit |
|---------------------|----------------------------------------------------------------------------|-----|-------------------------|------------|-------------|------|
|                     |                                                                            | Min | Max                     | Min        | Max         |      |
| Read Cycle          |                                                                            | •   |                         |            |             |      |
| t <sub>RC</sub>     | Read cycle time                                                            | 45  | _                       | 55         | _           | ns   |
| t <sub>AA</sub>     | Address to data valid                                                      | _   | 45                      | _          | 55          | ns   |
| t <sub>OHA</sub>    | Data hold from address change                                              | 10  | _                       | 10         | _           | ns   |
| t <sub>ACE</sub>    | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid                 | _   | 45                      | _          | 55          | ns   |
| t <sub>DOE</sub>    | OE LOW to data valid                                                       | _   | 22                      | _          | 25          | ns   |
| t <sub>LZOE</sub>   | OE LOW to Low Z <sup>[18]</sup>                                            | 5   | _                       | 5          | _           | ns   |
| t <sub>HZOE</sub>   | OE HIGH to High Z <sup>[18, 19]</sup>                                      | _   | 18                      | _          | 20          | ns   |
| t <sub>LZCE</sub>   | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[18]</sup>      | 10  | _                       | 10         | _           | ns   |
| t <sub>HZCE</sub>   | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z <sup>[18, 19]</sup> | _   | 18                      | _          | 20          | ns   |
| t <sub>PU</sub>     | CE₁ LOW and CE₂ HIGH to power up                                           | 0   | _                       | 0          | _           | ns   |
| t <sub>PD</sub>     | CE₁ HIGH and CE₂ LOW to power down                                         | _   | 45                      | _          | 55          | ns   |
| t <sub>DBE</sub>    | BLE/BHE LOW to data valid                                                  | _   | 45                      | _          | 55          | ns   |
| t <sub>LZBE</sub>   | BLE/BHE LOW to Low Z <sup>[18, 20]</sup>                                   | 5   | _                       | 10         | _           | ns   |
| t <sub>HZBE</sub>   | BLE/BHE HIGH to High Z <sup>[18, 19]</sup>                                 | _   | 18                      | _          | 20          | ns   |
| Write Cycle [21, 22 | 2]                                                                         | •   | 1                       | '          | -           |      |
| t <sub>WC</sub>     | Write cycle time                                                           | 45  | _                       | 55         | _           | ns   |
| t <sub>SCE</sub>    | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end                  | 35  | _                       | 40         | _           | ns   |
| t <sub>AW</sub>     | Address setup to write end                                                 | 35  | _                       | 40         | _           | ns   |
| t <sub>HA</sub>     | Address hold from write end                                                | 0   | _                       | 0          | _           | ns   |
| t <sub>SA</sub>     | Address setup to write start                                               | 0   | _                       | 0          | _           | ns   |
| t <sub>PWE</sub>    | WE pulse width                                                             | 35  | _                       | 40         | _           | ns   |
| t <sub>BW</sub>     | BLE/BHE LOW to write end                                                   | 35  | _                       | 40         | _           | ns   |
| t <sub>SD</sub>     | Data setup to write end                                                    | 25  | _                       | 25         | _           | ns   |
| t <sub>HD</sub>     | Data hold from write end                                                   | 0   | _                       | 0          | _           | ns   |
| t <sub>HZWE</sub>   | WE LOW to High Z <sup>[18, 19]</sup>                                       | _   | 18                      | _          | 20          | ns   |
| t <sub>LZWE</sub>   | WE HIGH to Low Z <sup>[18]</sup>                                           | 10  | _                       | 10         | _           | ns   |

- 16. Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the Figure 4 on page 5.

  17. In an earlier revision of this device, under a specific application condition, READ and WRITE operations were limited to switching of the byte enable and/or chip enable signals as described in the Application Notes AN13842 and AN66311. However, the issue has been fixed and in production now, and hence, these Application Notes are no longer applicable. They are available for download on our website as they contain information on the date code of the parts, beyond which the fix has been in production.
- 18. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZCE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device.

  19. t<sub>HZCE</sub>, t<sub>HZCE</sub>, t<sub>HZCE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high-impedance state.

  20. If both byte enables are toggled together, this value is 10 ns.
- 21. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE, BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates
- 22. The minimum write cycle time for Write Cycle No. 3 (WE Controlled, OE LOW) should be equal to the sum of tsD and thzwe.



# **Switching Waveforms**

Figure 6. Read Cycle No. 1 (Address Transition Controlled)  $^{[23,\,24]}$ 



Figure 7. Read Cycle No. 2 ( $\overline{\text{OE}}$  Controlled) [24, 25]



<sup>23.</sup> The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{|L}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$ , or both =  $V_{|L}$ , and  $CE_2 = V_{|H}$ . 24.  $\overline{WE}$  is HIGH for read cycle. 25. Address valid before or similar to  $\overline{CE}_1$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW and  $CE_2$  transition HIGH.



Figure 8. Write Cycle No. 1 ( $\overline{\text{WE}}$  Controlled)  $^{[26,\ 27,\ 28]}$ 



<sup>26.</sup> The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE, BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.

<sup>27.</sup> Data I/O is high impedance if  $\overline{\text{OE}} = \text{V}_{\text{IH}}$ .

28. If  $\overline{\text{CE}}_1$  goes HIGH and  $\text{CE}_2$  goes LOW simultaneously with  $\overline{\text{WE}} = \text{V}_{\text{IH}}$ , the output remains in a high impedance state.

29. During this period, the I/Os are in output state. Do not apply input signals.



Figure 9. Write Cycle No. 2 ( $\overline{\text{CE}}_1$  or  $\text{CE}_2$  Controlled)  $^{[30,\ 31,\ 32]}$  $t_{WC}$ **ADDRESS** t<sub>SCE</sub>  $t_{AW}$  $\overline{\text{WE}}$  $t_{\text{BW}}$ BHE/BLE  $t_{HD}$  $t_{SD}$ DATA I/O NOTE 33 VALID DATA

<sup>30.</sup> The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE, BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that

<sup>31.</sup> Data I/O is high impedance if  $\overline{OE} = V_{IH}$ .

32. If  $\overline{CE}_1$  goes HIGH and  $\overline{CE}_2$  goes LOW simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state.

33. During this period, the I/Os are in output state. Do not apply input signals.



Figure 10. Write Cycle No. 3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW)  $^{[34,\ 35]}$ 



Notes
34. If  $\overline{\text{CE}}_1$  goes HIGH and  $\text{CE}_2$  goes LOW simultaneously with  $\overline{\text{WE}} = \text{V}_{\text{IH}}$ , the output remains in a high impedance state.
35. The minimum write cycle pulse width should be equal to the sum of tsD and tHZWE.
36. During this period, the I/Os are in output state. Do not apply input signals.



Figure 11. Write Cycle No. 4 (BHE/BLE Controlled, OE LOW) [37]



Notes

37. If  $\overline{\text{CE}}_1$  goes HIGH and  $\text{CE}_2$  goes LOW simultaneously with  $\overline{\text{WE}}$  =  $\text{V}_{\text{IH}}$ , the output remains in a high impedance state. 38. During this period, the I/Os are in output state. Do not apply input signals.



# **Truth Table**

| CE <sub>1</sub>   | CE <sub>2</sub>   | WE | ŌĒ | BHE | BLE | Inputs/Outputs                                                                                   | Mode                | Power                      |
|-------------------|-------------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н                 | X <sup>[39]</sup> | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/power down | Standby (I <sub>SB</sub> ) |
| X <sup>[39]</sup> | L                 | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/power down | Standby (I <sub>SB</sub> ) |
| X <sup>[39]</sup> | X <sup>[39]</sup> | Х  | Х  | Н   | Н   | High Z                                                                                           | Deselect/power down | Standby (I <sub>SB</sub> ) |
| L                 | Н                 | Н  | L  | L   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                  | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | L  | Н   | L   | Data Out (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> -I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | L  | L   | Н   | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | L   | Н   | High Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | Н   | L   | High Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | L   | L   | High Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | L   | L   | Data In (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                   | Write               | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | Н   | L   | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | L   | Н   | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data In (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |

Note
39. The 'X' (Don't care) state for the Chip enables in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted.



# **Ordering Information**

| Speed (ns) | Ordering Code         | Package<br>Diagram | Package Type                  | Operating<br>Range |
|------------|-----------------------|--------------------|-------------------------------|--------------------|
| 45         | CY62157EV30LL-45BVI   | 51-85150           | 48-ball VFBGA                 | Industrial         |
|            | CY62157EV30LL-45BVIT  | 51-85150           | 48-ball VFBGA                 |                    |
|            | CY62157EV30LL-45BVXI  | 51-85150           | 48-ball VFBGA (Pb-free)       |                    |
|            | CY62157EV30LL-45BVXIT | 51-85150           | 48-ball VFBGA (Pb-free)       |                    |
|            | CY62157EV30LL-45ZSXI  | 51-85087           | 44-pin TSOP Type II (Pb-free) |                    |
|            | CY62157EV30LL-45ZSXIT | 51-85087           | 44-pin TSOP Type II (Pb-free) |                    |
|            | CY62157EV30LL-45ZXI   | 51-85183           | 48-pin TSOP Type I (Pb-free)  |                    |
|            | CY62157EV30LL-45ZXIT  | 51-85183           | 48-pin TSOP Type I (Pb-free)  |                    |
|            | CY62157EV30LL-45BVXA  | 51-85150           | 48-ball VFBGA (Pb-free)       | Automotive-A       |
|            | CY62157EV30LL-45BVXAT | 51-85150           | 48-ball VFBGA (Pb-free)       |                    |
|            | CY62157EV30LL-45ZSXA  | 51-85087           | 44-pin TSOP Type II (Pb-free) |                    |
|            | CY62157EV30LL-45ZSXAT | 51-85087           | 44-pin TSOP Type II (Pb-free) |                    |
|            | CY62157EV30LL-45ZXA   | 51-85183           | 48-pin TSOP Type I (Pb-free)  |                    |
|            | CY62157EV30LL-45ZXAT  | 51-85183           | 48-pin TSOP Type I (Pb-free)  |                    |
| 55         | CY62157EV30LL-55ZSXE  | 51-85087           | 44-pin TSOP Type II (Pb-free) | Automotive-E       |
|            | CY62157EV30LL-55ZSXET | 51-85087           | 44-pin TSOP Type II (Pb-free) |                    |
|            | CY62157EV30LL-55ZXE   | 51-85183           | 48-pin TSOP Type I (Pb-free)  |                    |
|            | CY62157EV30LL-55ZXET  | 51-85183           | 48-pin TSOP Type I (Pb-free)  |                    |

Contact your local Cypress sales representative for availability of these parts.

# **Ordering Code Definitions**





# **Package Diagrams**

Figure 12. 48-pin VFBGA (6 × 8 × 1.0 mm) Package Outline, 51-85150



NOTE:
PACKAGE WEIGHT: See Cypress Package Material Declaration Datasheet (PMDD)
posted on the Cypress web.

51-85150 \*H



# Package Diagrams (continued)

# Figure 13. 44-pin TSOP II Package Outline, 51-85087





# Package Diagrams (continued)

# Figure 14. 48-pin TSOP I (12 × 18.4 × 1.0 mm) Package Outline, 51-85183



Document Number: 38-05445 Rev. \*P



# **Acronyms**

| Acronym | Description                             |
|---------|-----------------------------------------|
| CE      | Chip Enable                             |
| CMOS    | Complementary Metal Oxide Semiconductor |
| I/O     | Input/Output                            |
| ŌĒ      | Output Enable                           |
| RAM     | Random Access Memory                    |
| SRAM    | Static Random Access Memory             |
| TSOP    | Thin Small Outline Package              |
| VFBGA   | Very Fine-Pitch Ball Grid Array         |
| WE      | Write Enable                            |

# **Document Conventions**

# **Units of Measure**

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| MHz    | megahertz       |
| μΑ     | microampere     |
| μs     | microsecond     |
| mA     | milliampere     |
| mm     | millimeter      |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| V      | volt            |
| W      | watt            |



# **Document History Page**

| Revision | Number: 38 | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|------------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 202940     | AJU                | See ECN            | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *A       | 291272     | SYT                | See ECN            | Changed status from Advance Information to Preliminary. Removed 48-TSOP I Package and the associated footnote Added footnote stating 44 TSOP II Package has only one $\overline{CE}$ on Page # 2 Changed $V_{CC}$ stabilization time in footnote #7 from 100 $\mu s$ to 200 $\mu s$ Changed $I_{CCDR}$ from 4 to 4.5 $\mu A$ Changed $I_{CDR}$ from 6 to 10 ns for both 35 and 45 ns Speed Bins Changed $I_{DOE}$ from 15 to 18 ns for 35 ns Speed Bin Changed $I_{HZOE}$ , $I_{HZBE}$ and $I_{HZWE}$ from 12 and 15 ns to 15 and 18 ns for 35 and 45 ns Speed Bins respectively Changed $I_{HZCE}$ from 12 and 15 ns to 18 and 22 ns for 35 and 45 ns Speed Bins respectively Changed $I_{SCE}$ , $I_{AW}$ and $I_{BW}$ from 25 and 40 ns to 30 and 35 ns for 35 and 45 ns Speed Bins respectively Changed $I_{SD}$ from 15 and 20 ns to 18 and 22 ns for 35 and 45 ns Speed Bins respectively Added Lead-Free Package Information                                                                                                                                                                                                                                                                                      |
| *B       | 444306     | NXR                | See ECN            | Changed status from Preliminary to Final. Changed ball E3 from DNU to NC Removed redundant footnote on DNU. Removed 35 ns speed bin Removed "L" bin Added 48 pin TSOP I package Added Automotive product information. Changed the $I_{CC}$ Typ value from 16 mA to 18 mA and $I_{CC}$ Max value from 28 mA to 25 mA for test condition $f$ = fax = $1/t_{RC}$ . Changed the $I_{CC}$ Max value from 2.3 mA to 3 mA for test condition $f$ = 1MHz Changed the $I_{SB1}$ and $I_{SB2}$ Max value from 4.5 $\mu$ A to 8 $\mu$ A and Typ value from 0.9 $\mu$ A to 2 $\mu$ A respectively. Modified ISB1 test condition to include $\overline{BHE}$ , $\overline{BLE}$ Updated Thermal Resistance table. Changed Test Load Capacitance from 50 pF to 30 pF. Added Typ value for $I_{CCDR}$ . Changed the $I_{CCDR}$ Max value from 4.5 $\mu$ A to 5 $\mu$ A Corrected $I_{R}$ in Data Retention Characteristics from 100 $\mu$ s to $I_{RC}$ ns. Changed $I_{LZCE}$ from 3 to 5 Changed $I_{LZCE}$ from 6 to 10 Changed $I_{LZCE}$ from 30 to 35 Changed $I_{RC}$ from 30 to 35 Changed $I_{RC}$ from 6 to 10 Added footnote #15 Updated the ordering Information and replaced the Package Name column with Package Diagram. |
| *C       | 467052     | NXR                | See ECN            | Modified Data sheet to include x8 configurability. Updated the Ordering Information table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *D       | 925501     | VKN                | See ECN            | Removed Automotive-E information Added Preliminary Automotive-A information Added footnote #10 related to I <sub>SB2</sub> and I <sub>CCDR</sub> Added footnote #15 related AC timing parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



# **Document History Page** (continued)

| Document Title: CY62157EV30 MoBL <sup>®</sup> , 8-Mbit (512K × 16) Static RAM<br>Document Number: 38-05445 |         |                    |                    |                                                                                                                                                                                                                                                                                                                               |  |
|------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Revision                                                                                                   | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                         |  |
| *E                                                                                                         | 1045801 | VKN                | See ECN            | Converted Automotive-A specs from preliminary to final Updated footnote #9                                                                                                                                                                                                                                                    |  |
| *F                                                                                                         | 2724889 | NXR /<br>AESA      | 06/26/09           | Added Automotive-E information Included -45ZXA/-55ZSXE/-55ZXE parts in the Ordering Information table                                                                                                                                                                                                                         |  |
| *G                                                                                                         | 2927528 | VKN                | 05/04/2010         | Renamed "DNU" pins as "NC" for 48 TSOP I package Added footnote #24 related to chip enable Updated Package Diagrams Added Contents Updated links in Sales, Solutions, and Legal Information                                                                                                                                   |  |
| *H                                                                                                         | 3110053 | PRAS               | 12/14/2010         | Changed Table Footnotes to Footnotes. Added Ordering Code Definitions.                                                                                                                                                                                                                                                        |  |
| *                                                                                                          | 3269771 | RAME               | 05/30/2011         | Updated Functional Description (Removed "For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines.").  Updated Electrical Characteristics.  Updated Data Retention Characteristics.  Updated Package Diagrams.  Added Acronyms and Units of Measure.  Updated to new template. |  |
| *J                                                                                                         | 3578601 | TAVA               | 04/11/2012         | Updated Package Diagrams.                                                                                                                                                                                                                                                                                                     |  |
| *K                                                                                                         | 4102449 | VINI               | 08/22/2013         | Updated Switching Characteristics: Updated Note 17. Updated Package Diagrams: spec 51-85150 – Changed revision from *G to *H. spec 51-85087 – Changed revision from *D to *E. Updated to new template.                                                                                                                        |  |
| *L                                                                                                         | 4126231 | VINI               | 09/18/2013         | Updated Switching Characteristics: Updated Note 17 (Removed last sentence from Note 17 and added the sam sentence as a new note namely Note 18).                                                                                                                                                                              |  |
| *M                                                                                                         | 4214977 | MEMJ               | 12/09/2013         | Updated Pin Configurations: Updated Note 3 (Removed 'NC' mentioned at the end of the note).                                                                                                                                                                                                                                   |  |
| *N                                                                                                         | 4578508 | MEMJ               | 11/24/2014         | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end Updated Switching Characteristics: Added Note 22 and referred the same note in "Write Cycle". Updated Switching Waveforms: Added Note 35 and referred the same note in Figure 10.                                |  |
| *0                                                                                                         | 4748627 | NILE               | 04/30/2015         | Updated Package Diagrams: spec 51-85183 – Changed revision from *C to *D. Updated to new template. Completing Sunset Review.                                                                                                                                                                                                  |  |
| *P                                                                                                         | 5320972 | NILE               | 06/23/2016         | Updated Thermal Resistance: Replaced "two-layer" with "four-layer" in "Test Conditions" column. Updated values of $\Theta_{JA}$ , $\Theta_{JC}$ parameters corresponding to all packages. Updated Ordering Information: Updated part numbers. Updated to new template.                                                        |  |



# Sales, Solutions, and Legal Information

## **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

## **Products**

Wireless/RF

ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb

cypress.com/wireless

# PSoC<sup>®</sup>Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

## **Cypress Developer Community**

Forums | Projects | Video | Blogs | Training | Components

# **Technical Support**

cypress.com/support

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 38-05445 Rev. \*P Revised June 23, 2016 Page 21 of 21

<sup>©</sup> Cypress Semiconductor Corporation, 2004-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.