

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









#### CY7C1061G/CY7C1061GE

# 16-Mbit (1M words × 16 bit) Static RAM with Error-Correcting Code (ECC)

#### **Features**

- High speed
  - $\Box t_{AA} = 10 \text{ ns/15 ns}$
- Embedded error-correcting code (ECC) for single-bit error correction
- Low active and standby currents
  - □ I<sub>CC</sub> = 90 mA typical at 100 MHz
  - $\square$  I<sub>SB2</sub> = 20 mA typical
- Operating voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, and 4.5 V to 5.5 V
- 1.0 V data retention
- Transistor-transistor logic (TTL) compatible inputs and outputs
- Error indication (ERR) pin to indicate 1-bit error detection and correction
- Available in Pb-free 48-pin TSOP I, 54-pin TSOP II, and 48-ball VFBGA packages

### **Functional Description**

CY7C1061G and CY7C1061GE are high-performance CMOS fast static RAM devices with embedded ECC<sup>[1]</sup>. Both devices are offered in single and dual chip enable options and in multiple pin configurations. The CY7C1061GE device includes an ERR pin that signals a single-bit error-detection and correction event during a read cycle.

To access devices with a single chip enable input, assert the chip enable (CE) input LOW. To access dual chip enable devices, assert both chip enable inputs –  $\overline{CE}_1$  as LOW and  $\overline{CE}_2$  as HIGH.

To perform data writes, assert the Write Enable ( $\overline{WE}$ ) input LOW, and provide the data and address on the device data pins ( $I/O_0$  through  $I/O_{15}$ ) and address pins ( $A_0$  through  $A_{19}$ ) respectively. The Byte High Enable ( $\overline{BHE}$ ) and Byte Low Enable ( $\overline{BLE}$ ) inputs control byte writes, and write data on the corresponding I/O lines to the memory location specified.  $\overline{BHE}$  controls  $I/O_8$  through  $I/O_{15}$  and  $\overline{BLE}$  controls  $I/O_0$  through  $I/O_7$ .

To perform data reads, assert the Output Enable  $(\overline{OE})$  input and provide the required address on the address lines. Read data is accessible on I/O lines (I/O $_0$  through I/O $_1$ s). You can perform byte accesses by asserting the required byte enable signal (BHE or  $\overline{BLE}$ ) to read either the upper byte or the lower byte of data from the specified address location.

All I/Os (I/O<sub>0</sub> through I/O<sub>15</sub>) are <u>pla</u>ced in a high-impedance state when the device is deselected ( $\overline{CE}$  HIGH for a single chip enable device and  $\overline{CE}_1$  HIGH /  $\overline{CE}_2$  LOW for a <u>dual chip enable device</u>), or control signals are de-asserted ( $\overline{OE}$ ,  $\overline{BLE}$ ,  $\overline{BHE}$ ).

On the CY7C1061GE devices, the detection and correction of a single-bit error in the accessed location is indicated by the assertion of the ERR output (ERR = High). See the Truth Table on page 16 for a complete description of read and write modes.

The logic block diagrams are on page 2.

The CY7C1061G and CY7C1061GE devices are available in 48-pin TSOP I, 54-pin TSOP II, and 48-ball VFBGA packages.

For a complete list of related documentation, click here.

#### **Product Portfolio**

|                |                                                                                                      |            |                              |            |                    | Current Co               | Consumption                    |            |  |  |
|----------------|------------------------------------------------------------------------------------------------------|------------|------------------------------|------------|--------------------|--------------------------|--------------------------------|------------|--|--|
| Product        | Features and Options (see Pin Configurations on                                                      | Range      | V <sub>CC</sub> Range<br>(V) | Speed (ns) | Operating          | g I <sub>CC</sub> , (mA) | Standby, I <sub>SB2</sub> (mA) |            |  |  |
|                | page 4)                                                                                              | Hange      | (V)                          | 10/15      |                    | f <sub>max</sub>         | Stariuby,                      | SB2 (IIIA) |  |  |
|                |                                                                                                      |            |                              |            | Typ <sup>[2]</sup> | Max                      | <b>Typ</b> <sup>[2]</sup>      | Max        |  |  |
| CY7C1061G18    | Single or dual chip enables                                                                          | Industrial | 1.65 V-2.2 V                 | 15         | 70                 | 80                       | 20                             | 30         |  |  |
| CY7C1061G(E)30 | Optional ERR pins                                                                                    |            | 2.2 V-3.6 V                  | 10         | 90                 | 110                      |                                |            |  |  |
| CY7C1061G      | Optional Ertit pins                                                                                  |            | 4.5 V–5.5 V                  | 10         | 90                 | 110                      |                                |            |  |  |
|                | Address MSB A <sub>19</sub> pin<br>placement options<br>compatible with Cypress and<br>other vendors |            |                              |            |                    |                          |                                |            |  |  |

#### Notes

1. This device does not support automatic write-back on error detection.

Cypress Semiconductor Corporation
Document Number: 001-81540 Rev. \*R

Typical values are included only for reference and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 1.8 V (for a V<sub>CC</sub> range of 1.65 V-2.2 V), V<sub>CC</sub> = 3 V (for a V<sub>CC</sub> range of 2.2 V-3.6 V), and V<sub>CC</sub> = 5 V (for a V<sub>CC</sub> range of 4.5 V-5.5 V), T<sub>A</sub> = 25 °C.



# Logic Block Diagram - CY7C1061G



# **Logic Block Diagram - CY7C1061GE**







# **Contents**

| Pin Configurations             | 4 |
|--------------------------------|---|
| Maximum Ratings                |   |
| Operating Range                |   |
| DC Electrical Characteristics  |   |
| Capacitance                    |   |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    |   |
| Data Retention Characteristics |   |
| Data Retention Waveform        |   |
| AC Switching Characteristics   |   |
| Switching Waveforms            |   |
| Truth Table                    |   |
| ERR Output – CY7C1061GE        |   |

| Ordering Information                    | 17 |
|-----------------------------------------|----|
| Ordering Code Definitions               | 19 |
| Package Diagrams                        | 20 |
| Acronyms                                | 23 |
| Document Conventions                    |    |
| Units of Measure                        |    |
| Document History Page                   |    |
| Sales, Solutions, and Legal Information | 25 |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC®Solutions                          | 25 |
| Cypress Developer Community             |    |
| Technical Support                       | 25 |



# **Pin Configurations**

Figure 1. 48-ball VFBGA (6 × 8 × 1.0 mm) Pinout, Dual Chip Enable without ERR, Address MSB A19 at Ball G2, Dual Chip Enable without ERR, Address MSB A19 at Ball H6, CY7C1061G<sup>[3]</sup> Package/Grade ID: BVJXI

Figure 2. 48-ball VFBGA (6 × 8 × 1.0 mm) Pinout, CY7C1061G<sup>[3]</sup> Package/Grade ID: BVXI





Figure 3. 48-ball VFBGA (6 × 8 × 1.0 mm) Pinout, Single Chip Enable without ERR, Address MSB A19 at Ball G2, CY7C1061 $G^{[3]}$ Package/Grade ID: BV1XI



<sup>3.</sup> NC pins are not connected internally to the die.



### Pin Configurations (continued)

Figure 4. 48-ball VFBGA (6  $\times$  8  $\times$  1.0 mm) Pinout, Single Chip Enable with ERR, Address MSB A19 at Ball G2, CY7C1061GE<sup>[4, 5]</sup> Package/Grade ID: BV1XI



Figure 5. 48-ball VFBGA (6 × 8 × 1.0 mm) Pinout, Dual Chip Enable with ERR, Address MSB A19 at Ball G2, CY7C1061GE $^{[4,5]}$  Package/Grade ID: BVJXI



Figure 6. 48-ball VFBGA (6 × 8 × 1.0 mm) Pinout, Dual Chip Enable with ERR, Address MSB A19 at Ball H6, CY7C1061GE $^{[4,\,5]}$  Package/Grade ID: BVXI



- 4. NC pins are not connected internally to the die.
- 5. ERR is an Output pin. If not used, this pin should be left floating.



#### Pin Configurations (continued)

Figure 7. 48-pin TSOP I (12  $\times$  18.4  $\times$  1 mm) Pinout, Single Chip Enable with ERR, CY7C1061GE<sup>[6, 7]</sup> Package/Grade ID: ZXI



Figure 8. 48-pin TSOP I (12  $\times$  18.4  $\times$  1 mm) Pinout, Single Chip Enable without ERR, CY7C1061G<sup>[6]</sup> Package/Grade ID: ZXI



Figure 9. 54-pin TSOP II (22.4  $\times$  11.84  $\times$  1.0 mm) pinout, Dual Chip Enable without ERR, CY7C1061G<sup>[6]</sup> Package/Grade ID: ZSXI



Figure 10. 54-pin TSOP II (22.4  $\times$  11.84  $\times$  1.0 mm) pinout, Dual Chip Enable with ERR, CY7C1061GE  $^{[6,\ 7]}$  Package/Grade ID: ZSXI

| I/O <sub>12</sub> | 1  | 54 |   | $I/O_{11}$       |
|-------------------|----|----|---|------------------|
| $V_{CC}$          | 2  | 53 | Ы | $V_{SS}$         |
| I/O <sub>13</sub> | 3  | 52 | Ы | $I/O_{10}$       |
| I/O <sub>14</sub> | 4  | 51 | Ы | I/O <sub>9</sub> |
| $V_{SS}$          | 5  | 50 |   | $V_{CC}$         |
| I/O <sub>15</sub> | 6  | 49 |   | I/O <sub>8</sub> |
| $A_4$             | 7  | 48 | Ы | A <sub>5</sub>   |
| $A_3$             | 8  | 47 |   | $A_6$            |
| $A_2$             | 9  | 46 |   | $A_7$            |
| $A_1$             | 10 | 45 |   | A <sub>8</sub>   |
| $A_0$             | 11 | 44 |   | $A_9$            |
| BHE               | 12 | 43 |   | ERR              |
| CE <sub>1</sub>   | 13 | 42 |   | OE               |
| $V_{CC}$          | 14 | 41 |   | $V_{SS}$         |
| WE                | 15 | 40 |   | NC               |
| CE <sub>2</sub>   | 16 | 39 |   | BLE              |
| A <sub>19</sub>   | 17 | 38 |   | A <sub>10</sub>  |
| A <sub>18</sub>   | 18 | 37 |   | $A_{11}$         |
| A <sub>17</sub>   | 19 | 36 |   | A <sub>12</sub>  |
| A <sub>16</sub>   | 20 | 35 |   | A <sub>13</sub>  |
| A <sub>15</sub>   | 21 | 34 |   | $A_{14}$         |
| $I/O_0$           | 22 | 33 |   | 1/O <sub>7</sub> |
| $V_{CC}$          | 23 | 32 |   | $V_{SS}$         |
| I/O <sub>1</sub>  | 24 | 31 |   | I/O <sub>6</sub> |
| I/O <sub>2</sub>  | 25 | 30 | Þ | I/O <sub>5</sub> |
| $V_{SS}$          | 26 | 29 |   | $V_{CC}$         |
| I/O <sub>3</sub>  | 27 | 28 | Þ | I/O <sub>4</sub> |
|                   |    |    |   |                  |

- 6. NC pins are not connected internally to the die.
- 7. ERR is an Output pin. If not used, this pin should be left floating.



# **Maximum Ratings**

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested.

Storage temperature ......-65 °C to +150 °C Ambient temperature with power applied ......-55 °C to +125 °C Supply voltage DC voltage applied to outputs in High Z State  $^{[8]}$  .....-0.5 V to V $_{CC}$  + 0.5 V

| DC input voltage <sup>[8]</sup>                     | 0.5 V to V <sub>CC</sub> + 0.5 V |
|-----------------------------------------------------|----------------------------------|
| Current into outputs (LOW)                          | 20 mA                            |
| Static discharge voltage (MIL-STD-883, Method 3015) | >2001 V                          |
| Latch-up current                                    | > 140 mA                         |

# **Operating Range**

| Grade      | Ambient Temperature | V <sub>CC</sub>                                       |
|------------|---------------------|-------------------------------------------------------|
| Industrial | –40 °C to +85 °C    | 1.65 V to 2.2 V,<br>2.2 V to 3.6 V,<br>4.5 V to 5.5 V |

# **DC Electrical Characteristics**

Over the operating range of -40 °C to 85 °C

| Davisaria                      | Description                  |                            | Took Considerations                                                                                                                                                      | 10                    | 10 ns / 15 ns  |                       |      |  |
|--------------------------------|------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------|-----------------------|------|--|
| Parameter                      | Desc                         | cription                   | Test Conditions                                                                                                                                                          | Min                   | <b>Typ</b> [9] | Max                   | Unit |  |
| V <sub>OH</sub>                | Output                       | 1.65 V to 2.2 V            | $V_{CC} = Min, I_{OH} = -0.1 \text{ mA}$                                                                                                                                 | 1.4                   | _              | _                     | ٧    |  |
|                                | HIGH<br>voltage              | 2.2 V to 2.7 V             | $V_{CC} = Min, I_{OH} = -1.0 \text{ mA}$                                                                                                                                 | 2.0                   | _              | -                     | •    |  |
|                                | l stange                     | 2.7 V to 3.0 V             | $V_{CC} = Min, I_{OH} = -4.0 \text{ mA}$                                                                                                                                 | 2.2                   | _              | -                     | •    |  |
|                                |                              | 3.0 V to 3.6 V             | $V_{CC} = Min, I_{OH} = -4.0 \text{ mA}$                                                                                                                                 | 2.4                   | _              | -                     |      |  |
|                                |                              | 4.5 V to 5.5 V             | $V_{CC} = Min, I_{OH} = -4.0 \text{ mA}$                                                                                                                                 | 2.4                   | _              | -                     |      |  |
|                                |                              | 4.5 V to 5.5 V             | $V_{CC} = Min, I_{OH} = -0.1 \text{ mA}$                                                                                                                                 | $V_{CC} - 0.4^{[10]}$ | _              | -                     | •    |  |
| V <sub>OL</sub>                |                              | 1.65 V to 2.2 V            | V <sub>CC</sub> = Min, I <sub>OL</sub> = 0.1 mA                                                                                                                          | _                     | _              | 0.2                   | V    |  |
|                                | voltage                      | 2.2 V to 2.7 V             | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2 mA                                                                                                                            | _                     | _              | 0.4                   | •    |  |
|                                |                              | 2.7 V to 3.6 V             | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8 mA                                                                                                                            | _                     | _              | 0.4                   | •    |  |
|                                |                              | 4.5 V to 5.5 V             | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8 mA                                                                                                                            | _                     | _              | 0.4                   | •    |  |
|                                | Input HIGH                   | 1.65 V to 2.2 V            |                                                                                                                                                                          | 1.4                   | _              | V <sub>CC</sub> + 0.2 | V    |  |
|                                | voltage                      | 2.2 V to 2.7 V             |                                                                                                                                                                          | 2.0                   | _              | V <sub>CC</sub> + 0.3 |      |  |
|                                |                              | 2.7 V to 3.6 V             |                                                                                                                                                                          | 2.0                   | _              | V <sub>CC</sub> + 0.3 |      |  |
|                                |                              | 4.5 V to 5.5 V             |                                                                                                                                                                          | 2.0                   | _              | V <sub>CC</sub> + 0.5 | •    |  |
| V <sub>IL</sub> <sup>[8]</sup> | Input LOW                    | 1.65 V to 2.2 V            |                                                                                                                                                                          | -0.2                  | _              | 0.4                   | V    |  |
|                                | voltage                      | 2.2 V to 2.7 V             |                                                                                                                                                                          | -0.3                  | _              | 0.6                   | •    |  |
|                                |                              | 2.7 V to 3.6 V             |                                                                                                                                                                          | -0.3                  | _              | 0.8                   | •    |  |
|                                |                              | 4.5 V to 5.5 V             |                                                                                                                                                                          | -0.5                  | _              | 0.8                   | •    |  |
| I <sub>IX</sub>                | Input leakage                | e current                  | $GND \le V_{IN} \le V_{CC}$                                                                                                                                              | -1.0                  | _              | +1.0                  | μА   |  |
| l <sub>OZ</sub>                | Output leaka                 | ge current                 | $GND \le V_{OUT} \le V_{CC}$ , Output disabled                                                                                                                           | -1.0                  | _              | +1.0                  | μА   |  |
| I <sub>CC</sub>                | Operating su                 | pply current               | V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA, f = 100 MHz<br>CMOS levels                                                                                               | _                     | 90.0           | 110.0                 | mA   |  |
|                                |                              |                            | CMOS levels $f = 66.7 \text{ MHz}$                                                                                                                                       | _                     | 70.0           | 80.0                  | •    |  |
| I <sub>SB1</sub>               | Automatic Cl<br>current – TT | E power down<br>L inputs   | $\begin{array}{l} \text{Max V}_{CC}, \overline{CE} \geq V_{IH}^{[11]}, \\ V_{IN} \geq V_{IH} \text{ or } V_{IN} \leq V_{IL}, f = f_{MAX} \end{array}$                    | _                     | _              | 40.0                  | mA   |  |
| I <sub>SB2</sub>               | Automatic CI<br>current – CM | E power down<br>IOS inputs | $\begin{array}{l} \text{Max V}_{CC}, \overline{CE} \geq V_{CC} - 0.2 \ V^{[11]}, \\ V_{IN} \geq V_{CC} - 0.2 \ V \ \text{or} \ V_{IN} \leq 0.2 \ V, \ f = 0 \end{array}$ | _                     | 20.0           | 30.0                  | mA   |  |

Document Number: 001-81540 Rev. \*R

<sup>8.</sup>  $V_{IL(min)} = -2.0 \text{ V}$  and  $V_{IH(max)} = V_{CC} + 2 \text{ V}$  for pulse durations of less than 20 ns.

<sup>9.</sup> Typical values are included only for reference and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 1.8 V (for a V<sub>CC</sub> range of 1.65 V–2.2 V),  $V_{CC}$  = 3 V (for a  $V_{CC}$  range of 2.2 V–3.6 V), and  $V_{CC}$  = 5 V (for a  $V_{CC}$  range of 4.5 V–5.5 V),  $T_A$  = 25 °C.

<sup>10.</sup> This parameter is guaranteed by design and is not tested.

11. For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $\overline{CE}_2$ . When  $\overline{CE}_1$  is LOW and  $\overline{CE}_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $\overline{CE}_2$  is HIGH.



# Capacitance

| Parameter [12]   | Description       | Test Conditions                                                     | 54-pin TSOP II | 48-ball VFBGA | 48-pin TSOP I | Unit |
|------------------|-------------------|---------------------------------------------------------------------|----------------|---------------|---------------|------|
| C <sub>IN</sub>  | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10             | 10            | 10            | pF   |
| C <sub>OUT</sub> | I/O capacitance   |                                                                     | 10             | 10            | 10            | рF   |

#### **Thermal Resistance**

| Parameter [12]    | Description                           | Test Conditions                                                         | 54-pin TSOP II | 48-ball VFBGA | 48-pin TSOP I | Unit |
|-------------------|---------------------------------------|-------------------------------------------------------------------------|----------------|---------------|---------------|------|
| $\Theta_{\sf JA}$ |                                       | Still air, soldered on a 3 × 4.5 inch, four layer printed circuit board | 93.63          | 31.50         | 57.99         | °C/W |
| $\Theta_{\sf JC}$ | Thermal resistance (junction to case) |                                                                         | 21.58          | 15.75         | 13.42         | °C/W |

#### **AC Test Loads and Waveforms**

Figure 11. AC Test Loads and Waveforms<sup>[13]</sup>



| Parameters        | 1.8 V | 3.0 V | 5.0 V | Unit |
|-------------------|-------|-------|-------|------|
| R1                | 1667  | 317   | 317   | Ω    |
| R2                | 1538  | 351   | 351   | Ω    |
| V <sub>TH</sub>   | 0.9   | 1.5   | 1.5   | V    |
| V <sub>HIGH</sub> | 1.8   | 3     | 3     | V    |

<sup>12.</sup> Tested initially and after any design or process changes that may affect these parameters.

13. Full-device AC operation assumes a 100-µs ramp time from 0 to V<sub>CC</sub> (min) and 100-µs wait time after V<sub>CC</sub> stabilizes to its operational value.



#### **Data Retention Characteristics**

Over the operating range of -40 °C to 85 °C

| Parameter                          | Description                          | Conditions                                                                                                           | Min  | Max  | Unit |
|------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|------|------|
| $V_{DR}$                           | V <sub>CC</sub> for data retention   |                                                                                                                      | 1.0  | _    | V    |
| I <sub>CCDR</sub>                  | Data retention current               | $V_{CC} = V_{DR}, \overline{CE} \ge V_{CC} - 0.2 V^{[14]}, \ V_{IN} \ge V_{CC} - 0.2 V \text{ or } V_{IN} \le 0.2 V$ | -    | 30.0 | mA   |
| t <sub>CDR</sub> <sup>[15]</sup>   | Chip deselect to data retention time |                                                                                                                      | 0    | _    | ns   |
| t <sub>R</sub> <sup>[15, 16]</sup> | Operation recovery time              | V <sub>CC</sub> ≥ 2.2 V                                                                                              | 10.0 | ı    | ns   |
|                                    |                                      | V <sub>CC</sub> < 2.2 V                                                                                              | 15.0 | _    | ns   |

### **Data Retention Waveform**

Figure 12. Data Retention Waveform [14]



<sup>14.</sup> For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $\overline{CE}_2$ . When  $\overline{CE}_1$  is LOW and  $\overline{CE}_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $\overline{CE}_2$  is LOW,  $\overline{CE}$  is HIGH.

<sup>15.</sup> This parameter is guaranteed by design and is not tested

<sup>16.</sup> Full-device operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC}$  (min)  $\geq$  100  $\mu s$  or stable at  $V_{CC}$  (min)  $\geq$  100  $\mu s$ .



# **AC Switching Characteristics**

Over the operating range of -40 °C to 85 °C

| Parameter [17]     | B d l                                                            | 10       | ns          | 15    | 11   |      |
|--------------------|------------------------------------------------------------------|----------|-------------|-------|------|------|
| Parameter          | Description                                                      | Min      | Min Max Min |       | Max  | Unit |
| Read Cycle         |                                                                  | <u> </u> |             |       |      |      |
| t <sub>POWER</sub> | V <sub>CC</sub> (stable) to the first access <sup>[18, 19]</sup> | 100.0    | _           | 100.0 | _    | μs   |
| t <sub>RC</sub>    | Read cycle time                                                  | 10.0     | _           | 15.0  | _    | ns   |
| t <sub>AA</sub>    | Address to data / ERR valid                                      | _        | 10.0        | _     | 15.0 | ns   |
| t <sub>OHA</sub>   | Data / ERR hold from address change                              | 3.0      | _           | 3.0   | _    | ns   |
| t <sub>ACE</sub>   | CE LOW to data / ERR valid [20]                                  | _        | 10.0        | _     | 15.0 | ns   |
| t <sub>DOE</sub>   | OE LOW to data / ERR valid                                       | _        | 5.0         | _     | 8.0  | ns   |
| t <sub>LZOE</sub>  | OE LOW to low Z [21, 22, 23]                                     | 0        | _           | 1.0   | _    | ns   |
| t <sub>HZOE</sub>  | OE HIGH to high Z [21, 22, 23]                                   | _        | 5.0         | _     | 8.0  | ns   |
| t <sub>LZCE</sub>  | CE LOW to low Z [20, 21, 22, 23]                                 | 3.0      | _           | 3.0   | _    | ns   |
| t <sub>HZCE</sub>  | CE HIGH to high Z [20, 21, 22, 23]                               | _        | 5.0         | _     | 8.0  | ns   |
| t <sub>PU</sub>    | CE LOW to power-up [19, 20]                                      | 0        | _           | 0     | _    | ns   |
| t <sub>PD</sub>    | CE HIGH to power-down [19, 20]                                   | _        | 10.0        | _     | 15.0 | ns   |
| t <sub>DBE</sub>   | Byte enable to data valid                                        | _        | 5.0         | _     | 8.0  | ns   |
| t <sub>LZBE</sub>  | Byte enable to low Z [21, 22]                                    | 0        | _           | 1.0   | _    | ns   |
| t <sub>HZBE</sub>  | Byte disable to high Z [21, 22]                                  | _        | 6.0         | _     | 8.0  | ns   |
| Write Cycle [2     | 4, 25]                                                           |          |             | •     |      |      |
| t <sub>WC</sub>    | Write cycle time                                                 | 10.0     | _           | 15.0  | _    | ns   |
| t <sub>SCE</sub>   | CE LOW to write end [20]                                         | 7.0      | _           | 12.0  | _    | ns   |
| t <sub>AW</sub>    | Address setup to write end                                       | 7.0      | _           | 12.0  | _    | ns   |
| t <sub>HA</sub>    | Address hold from write end                                      | 0        | _           | 0     | _    | ns   |
| t <sub>SA</sub>    | Address setup to write start                                     | 0        | _           | 0     | _    | ns   |
| t <sub>PWE</sub>   | WE pulse width                                                   | 7.0      | -           | 12.0  | -    | ns   |
| t <sub>SD</sub>    | Data setup to write end                                          | 5.0      | _           | 8.0   | _    | ns   |
| t <sub>HD</sub>    | Data hold from write end                                         | 0        | _           | 0     | _    | ns   |
| t <sub>LZWE</sub>  | WE HIGH to low Z [21, 22, 23]                                    | 3.0      | _           | 3.0   | _    | ns   |
| t <sub>HZWE</sub>  | WE LOW to high Z [21, 22, 23]                                    | _        | 5.0         | _     | 8.0  | ns   |
| t <sub>BW</sub>    | Byte Enable to write end                                         | 7.0      | _           | 12.0  | _    | ns   |

<sup>17.</sup> Test conditions assume signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for  $V_{CC} \ge 3$  V) and  $V_{CC}/2$  (for  $V_{CC} < 3$  V), and input pulse levels of 0 to 3 V (for  $V_{CC} \ge 3$  V) and 0 to  $V_{CC}$  (for  $V_{CC} < 3$ V). Test conditions for the read cycle use the output loading, shown in part (a) of Figure 11 on page 8, unless specified otherwise.

 $<sup>18.\,</sup>t_{POWER}$  gives the minimum amount of time that the power supply is at stable  $V_{CC}$  until the first memory access is performed.

<sup>19.</sup> These parameters are guaranteed by design and are not tested.

20. For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $\overline{CE}_2$ . When  $\overline{CE}_1$  is LOW and  $\overline{CE}_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $\overline{CE}_2$  is HIGH.

 $<sup>21.\</sup> t_{HZOE}, t_{HZCE}, t_{HZWE}, and t_{HZBE} \ are \ specified \ with \ a \ load \ capacitance \ of \ 5 \ pF, \ as \ shown \ in \ part \ (b) \ of \ Figure \ 11 \ on \ page \ 8. \ Hi-Z, \ Lo-Z \ transition \ is \ measured \ \pm 200 \ mV \ from \ steady \ state$ 

<sup>22.</sup> At any temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$ ,  $t_{HZDE}$  is less than  $t_{LZDE}$ ,  $t_{HZOE}$  is less than  $t_{LZWE}$  for any device.

<sup>23.</sup> Tested initially and after any design or process changes that may affect these parameters.

24. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, OE = V<sub>IL</sub>, and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates

<sup>25.</sup> The minimum write pulse width for Write Cycle No. 2 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW) should be sum of  $t_{\text{HZWE}}$  and  $t_{\text{SD}}$ .



# **Switching Waveforms**

Figure 13. Read Cycle No. 1 of CY7C1061G (Address Transition Controlled)  $^{[26,\,27]}$ 



Figure 14. Read Cycle No. 2 of CY7C1061GE (Address Transition Controlled)  $^{[26,\ 27]}$ 



**Notes** 26. The device is continuously selected,  $\overline{OE} = V_{IL}$ ,  $\overline{CE} = V_{IL}$ ,  $\overline{BHE}$  or  $\overline{BLE}$  or both =  $V_{IL}$ . 27.  $\overline{WE}$  is HIGH for read cycle.



Figure 15. Read Cycle No. 3 ( $\overline{\text{OE}}$  Controlled) [28, 29, 30]



<sup>28.</sup> For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $\overline{CE}_2$ . When  $\overline{CE}_1$  is LOW and  $\overline{CE}_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $\overline{CE}_2$  is LOW,  $\overline{CE}$  is HIGH.

<sup>29.</sup> WE is HIGH for read cycle.
30. Address valid prior to or coincident with CE LOW transition.



Figure 16. Write Cycle No. 1 ( $\overline{\text{CE}}$  Controlled)  $^{[31, \, 32, \, 33]}$ 



Figure 17. Write Cycle No. 2 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW) [31, 32, 33, 34]



- 31. For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $\overline{CE}_2$ . When  $\overline{CE}_1$  is LOW and  $\overline{CE}_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $\overline{CE}_2$  is LOW,  $\overline{CE}$  is HIGH.
- 32. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, \overlap is V<sub>IL</sub> and \overlap is \overlap
- 33. Data I/O is in high-impedance state if  $\overline{CE} = V_{IH}$ , or  $\overline{OE} = V_{IH}$  or  $\overline{BHE}$ , and/or  $\overline{BLE} = V_{IH}$ .

  34. The minimum write cycle pulse width should be equal to sum of t<sub>HZWE</sub> and t<sub>SD</sub>.
- 35. During this period the I/Os are in output state. Do not apply input signals.



Figure 18. Write Cycle No. 3 (WE Controlled) [36, 37, 38]



<sup>36.</sup> For all dual chip enable devices, CE is the logical combination of CE<sub>1</sub> and CE<sub>2</sub>. When CE<sub>1</sub> is LOW and CE<sub>2</sub> is HIGH, CE is LOW; when CE<sub>1</sub> is HIGH or CE<sub>2</sub> is LOW, CE is HIGH.

<sup>37.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub> and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates

<sup>38.</sup> Data I/O is in high-impedance state if  $\overline{CE} = V_{IH}$ , or  $\overline{OE} = V_{IH}$  or  $\overline{BHE}$ , and/or  $\overline{BLE} = V_{IH}$ . 39. During this period, the I/Os are in output state. Do not apply input signals.



Figure 19. Write Cycle No. 4 ( $\overline{\rm BLE}$  or  $\overline{\rm BHE}$  Controlled)  $^{[40,\ 41,\ 42]}$ 



<sup>40.</sup> For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $\overline{CE}_2$ . When  $\overline{CE}_1$  is LOW and  $\overline{CE}_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $\overline{CE}_2$  is LOW,  $\overline{CE}$  is HIGH.

<sup>41.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub> and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write

<sup>42.</sup> Data I/O is in high-impedance state if  $\overline{CE} = V_{IH}$ , or  $\overline{OE} = V_{IH}$  or  $\overline{BHE}$ , and/or  $\overline{BLE} = V_{IH}$ .

 $<sup>43. \, \</sup>text{During this period}, \, \text{the I/Os are in output state.} \, \, \text{Do not apply input signals}.$ 



### **Truth Table**

| <b>CE</b> [44] | OE                | WE                | BLE               | BHE               | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | Mode                                                 | Power                      |
|----------------|-------------------|-------------------|-------------------|-------------------|------------------------------------|-------------------------------------|------------------------------------------------------|----------------------------|
| Н              | X <sup>[45]</sup> | X <sup>[45]</sup> | X <sup>[45]</sup> | X <sup>[45]</sup> | High-Z                             | High-Z                              | Power down                                           | Standby (I <sub>SB</sub> ) |
| L              | L                 | Н                 | Г                 | L                 | Data out                           | Data out                            | Read all bits                                        | Active (I <sub>CC</sub> )  |
| L              | L                 | Н                 | L                 | Н                 | Data out                           | High-Z                              | Read lower bits only                                 | Active (I <sub>CC</sub> )  |
| L              | L                 | Н                 | Н                 | L                 | High-Z                             | Data out                            | Read upper bits only                                 | Active (I <sub>CC</sub> )  |
| L              | Х                 | L                 | Г                 | L                 | Data in                            | Data in                             | Write all bits                                       | Active (I <sub>CC</sub> )  |
| L              | Х                 | L                 | L                 | Н                 | Data in                            | High-Z                              | Write lower bits only                                | Active (I <sub>CC</sub> )  |
| L              | Х                 | L                 | Н                 | L                 | High-Z                             | Data in                             | Write upper bits only                                | Active (I <sub>CC</sub> )  |
| L              | Н                 | Н                 | Χ                 | Х                 | High-Z                             | High-Z                              | Selected, outputs disabled                           | Active (I <sub>CC</sub> )  |
| L              | Х                 | Χ                 | Н                 | Н                 | High-Z                             | High-Z                              | Selected, outputs disabled Active (I <sub>CC</sub> ) |                            |

# ERR Output - CY7C1061GE

| Output [46]                                                | Mode                                                     |  |
|------------------------------------------------------------|----------------------------------------------------------|--|
| 0                                                          | Read operation, no single-bit error in the stored data.  |  |
| 1 Read operation, single-bit error detected and corrected. |                                                          |  |
| High-Z                                                     | Device deselected or outputs disabled or Write operation |  |

<sup>44.</sup> For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $\overline{CE}_2$ . When  $\overline{CE}_1$  is LOW and  $\overline{CE}_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $\overline{CE}_2$  is LOW,  $\overline{CE}$  is HIGH.

<sup>45.</sup> The input voltage levels on these pins should be either at  $V_{IH}$  or  $V_{IL}$ . 46. ERR is an Output pin. If not used, this pin should be left floating.



# **Ordering Information**

| Speed (ns) | Voltage<br>Range | Ordering Code        | Package<br>Diagram | Package Type<br>(all Pb-free) | Key Features /<br>Differentiators                 | ERR Pin /<br>Ball | Operating<br>Range |
|------------|------------------|----------------------|--------------------|-------------------------------|---------------------------------------------------|-------------------|--------------------|
| 10         | 4.5 V-5.5 V      | CY7C1061G-10BV1XI    | 51-85150           | 48-ball VFBGA                 | Single Chip Enable,<br>Address MSB A19 at ball G2 | No                | Industrial         |
|            |                  | CY7C1061GE-10BV1XI   |                    |                               |                                                   | Yes               |                    |
|            |                  | CY7C1061G-10BVJXI    |                    |                               | Dual Chip Enable,                                 | No                |                    |
|            |                  | CY7C1061GE-10BVJXI   |                    |                               | Address MSB A19 at ball G2                        | Yes               |                    |
|            |                  | CY7C1061G-10BVXI     |                    |                               | Dual Chip Enable,                                 | No                |                    |
|            |                  | CY7C1061GE-10BVXI    |                    |                               | Address MSB A19 at ball H6                        | Yes               |                    |
|            |                  | CY7C1061G-10ZSXI     | 51-85160           | 54-pin TSOP II                | Dual Chip Enable                                  | No                |                    |
|            |                  | CY7C1061GE-10ZSXI    |                    |                               |                                                   | Yes               |                    |
|            |                  | CY7C1061G-10ZXI      | 51-85183           | 48-pin TSOP I                 | Single Chip Enable                                | No                |                    |
|            |                  | CY7C1061GE-10ZXI     |                    |                               |                                                   | Yes               |                    |
|            | 2.2 V-3.6 V      | CY7C1061G30-10BV1XI  | 51-85150           | 48-ball VFBGA                 | Single Chip Enable,<br>Address MSB A19 at ball G2 | No                |                    |
|            |                  | CY7C1061GE30-10BV1XI |                    |                               |                                                   | Yes               |                    |
|            |                  | CY7C1061G30-10BVJXI  |                    |                               | Dual Chip Enable,                                 | No                |                    |
|            |                  | CY7C1061GE30-10BVJXI |                    |                               | Address MSB A19 at ball G2                        | Yes               |                    |
|            |                  | CY7C1061G30-10BVXI   |                    |                               | Dual Chip Enable,<br>Address MSB A19 at ball H6   | No                |                    |
|            |                  | CY7C1061GE30-10BVXI  |                    |                               |                                                   | Yes               |                    |
|            |                  | CY7C1061G30-10ZSXI   | 51-85160           | 54-pin TSOP II                | Dual Chip Enable                                  | No                |                    |
|            |                  | CY7C1061GE30-10ZSXI  |                    |                               |                                                   | Yes               |                    |
|            |                  | CY7C1061G30-10ZXI    | 51-85183           | 48-pin TSOP I                 | Single Chip Enable                                | No                |                    |
|            |                  | CY7C1061GE30-10ZXI   |                    |                               |                                                   | Yes               |                    |
| 15         | 1.65 V-2.2 V     | CY7C1061GE18-15BV1XI | 51-85150           | 48-ball VFBGA                 | Single Chip Enable,                               | Yes               |                    |
|            |                  | CY7C1061G18-15BV1XI  |                    |                               | Address MSB A19 at ball G2                        | No                |                    |
|            |                  | CY7C1061GE18-15BVJXI |                    |                               | Dual Chip Enable,                                 | Yes               | -                  |
|            |                  | CY7C1061G18-15BVJXI  | -<br>-<br>-        |                               | Address MSB A19 at ball G2                        | No                |                    |
|            |                  | CY7C1061GE18-15BVXI  |                    |                               | Dual Chip Enable,                                 | Yes               |                    |
|            |                  | CY7C1061G18-15BVXI   |                    |                               | Address MSB A19 at ball H6                        | No                |                    |
|            |                  | CY7C1061GE18-15ZSXI  | 51-85160           | 54-pin TSOP II                | Dual Chip Enable                                  | Yes               |                    |
|            |                  | CY7C1061G18-15ZSXI   |                    |                               |                                                   | No                |                    |
|            |                  | CY7C1061GE18-15ZXI   | 51-85183           | 48-pin TSOP I                 | Single Chip Enable                                | Yes               |                    |
|            |                  | CY7C1061G18-15ZXI    | 1                  |                               |                                                   | No                |                    |



# Ordering Information (continued)

| Speed (ns) | Voltage<br>Range | Ordering Code         | Package<br>Diagram | Package Type<br>(all Pb-free) | Key Features /<br>Differentiators                                   | ERR Pin /<br>Ball | Operating<br>Range |
|------------|------------------|-----------------------|--------------------|-------------------------------|---------------------------------------------------------------------|-------------------|--------------------|
| 10 4       | 4.5 V–5.5 V      | CY7C1061G-10BV1XIT    | 51-85150           | 48-ball VFBGA                 | Single Chip Enable,<br>Address MSB A19 at ball<br>G2, Tape and Reel | No                | Industrial         |
|            |                  | CY7C1061GE-10BV1XIT   |                    |                               |                                                                     | Yes               |                    |
|            |                  | CY7C1061G-10BVJXIT    |                    |                               | Dual Chip Enable,                                                   | No                |                    |
|            |                  | CY7C1061GE-10BVJXIT   |                    |                               | Address MSB A19 at ball G2, Tape and Reel                           | Yes               |                    |
|            |                  | CY7C1061G-10BVXIT     |                    |                               | Dual Chip Enable,<br>Address MSB A19 at ball<br>H6, Tape and Reel   | No                |                    |
|            |                  | CY7C1061GE-10BVXIT    |                    |                               |                                                                     | Yes               |                    |
|            |                  | CY7C1061G-10ZSXIT     | 51-85160           | 54-pin TSOP II                | Dual Chip Enable,                                                   | No                |                    |
|            |                  | CY7C1061GE-10ZSXIT    |                    |                               | Tape and Reel                                                       | Yes               |                    |
|            |                  | CY7C1061G-10ZXIT      | 51-85183           | 48-pin TSOP I                 | Single Chip Enable,                                                 | No                | 1                  |
|            |                  | CY7C1061GE-10ZXIT     |                    |                               | Tape and Reel                                                       | Yes               |                    |
|            | 2.2 V-3.6 V      | CY7C1061G30-10BV1XIT  | 51-85150           | 48-ball VFBGA                 | Single Chip Enable,<br>Address MSB A19 at ball<br>G2, Tape and Reel | No                |                    |
|            |                  | CY7C1061GE30-10BV1XIT |                    |                               |                                                                     | Yes               |                    |
|            |                  | CY7C1061G30-10BVJXIT  |                    |                               | Dual Chip Enable,<br>Address MSB A19 at ball<br>G2, Tape and Reel   | No                |                    |
|            |                  | CY7C1061GE30-10BVJXIT |                    |                               |                                                                     | Yes               |                    |
|            |                  | CY7C1061G30-10BVXIT   |                    |                               | Dual Chip Enable,<br>Address MSB A19 at ball<br>H6, Tape and Reel   | No                |                    |
|            |                  | CY7C1061GE30-10BVXIT  |                    |                               |                                                                     | Yes               |                    |
|            |                  | CY7C1061G30-10ZSXIT   | 51-85160           | 54-pin TSOP II                | Dual Chip Enable,<br>Tape and Reel                                  | No                | 1                  |
|            |                  | CY7C1061GE30-10ZSXIT  |                    |                               |                                                                     | Yes               |                    |
|            |                  | CY7C1061G30-10ZXIT    | 51-85183           | 48-pin TSOP I                 | Single Chip Enable,<br>Tape and Reel                                | No                |                    |
|            |                  | CY7C1061GE30-10ZXIT   |                    |                               |                                                                     | Yes               |                    |
| 15         | 1.65 V-2.2 V     | CY7C1061GE18-15BV1XIT | 51-85150           | 48-ball VFBGA                 |                                                                     | Yes               |                    |
|            |                  | CY7C1061G18-15BV1XIT  |                    |                               | Address MSB A19 at ball G2, Tape and Reel                           | No                |                    |
|            |                  | CY7C1061GE18-15BVJXIT |                    |                               | Dual Chip Enable,                                                   | Yes               |                    |
|            |                  | CY7C1061G18-15BVJXIT  |                    |                               | Address MSB A19 at ball G2, Tape and Reel                           | No                |                    |
|            |                  | CY7C1061GE18-15BVXIT  |                    |                               | Dual Chip Enable,<br>Address MSB A19 at ball<br>H6, Tape and Reel   | Yes               |                    |
|            |                  | CY7C1061G18-15BVXIT   |                    |                               |                                                                     | No                |                    |
|            |                  | CY7C1061GE18-15ZSXIT  | 51-85160           | 54-pin TSOP II                | Dual Chip Enable,<br>Tape and Reel                                  | Yes               |                    |
|            |                  | CY7C1061G18-15ZSXIT   |                    |                               |                                                                     | No                |                    |
|            |                  | CY7C1061GE18-15ZXIT   | 51-85183           |                               | Single Chip Enable,<br>Tape and Reel                                | Yes               |                    |
|            |                  | CY7C1061G18-15ZXIT    |                    |                               |                                                                     | No                |                    |



#### **Ordering Code Definitions**





### **Package Diagrams**

Figure 20. 48-pin TSOP I (12 × 18.4 × 1.0 mm) Z48A Package Outline, 51-85183



| SYMBOL  | DIMENSIONS  |      |      |  |  |
|---------|-------------|------|------|--|--|
| STIMBOL | MIN.        | NOM. | MAX. |  |  |
| А       | _           | _    | 1.20 |  |  |
| A1      | 0.05        | _    | 0.15 |  |  |
| A2      | 0.95        | 1.00 | 1.05 |  |  |
| b1      | 0.17        | 0.20 | 0.23 |  |  |
| b       | 0.17        | 0.22 | 0.27 |  |  |
| c1      | 0.10        | _    | 0.16 |  |  |
| С       | 0.10 —      |      | 0.21 |  |  |
| D       | 20.00 BASIC |      |      |  |  |
| D1      | 18.40 BASIC |      |      |  |  |
| E       | 12.00 BASIC |      |      |  |  |
| е       | 0.50 BASIC  |      |      |  |  |
| L       | 0.50        | 0.60 | 0.70 |  |  |
| θ       | 0°          | _    | 8    |  |  |
| R       | 0.08        | _    | 0.20 |  |  |
| N       | 48          |      |      |  |  |

#### NOTES:

1. DIMENSIONS ARE IN MILLIMETERS (mm).

2. PIN 1 IDENTIFIER FOR STANDARD PIN OUT (DIE UP).

23. PIN 1 IDENTIFIER FOR STANDARD PIN OUT (DIE OP).

3. PIN 1 IDENTIFIER FOR REVERSE PIN OUT (DIE DOWN): INK OR LASER MARK.

TO BE DETERMINED AT THE SEATING PLANE C. THE SEATING PLANE IS
DEFINED AS THE PLANE OF CONTACT THAT IS MADE WHEN THE PACKAGE
LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE.

DIMENSIONS D1 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION ON E IS 0.15mm PER SIDE AND ON D1 IS 0.25mm PER SIDE.

DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF 6 DIMENSION AT MAX. MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07mm.

THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10mm AND 0.25mm FROM THE LEAD TIP.

& LEAD COPLANARITY SHALL BE WITHIN 0.10mm AS MEASURED FROM THE SEATING PLANE.

DIMENSION "e" IS MEASURED AT THE CENTERLINE OF THE LEADS.

10. JEDEC SPECIFICATION NO. REF: MO-142(D)DD.

51-85183 \*F



# Package Diagrams (continued)

Figure 21. 54-pin TSOP II (22.4 × 11.84 × 1.0 mm) Z54-II Package Outline, 51-85160









51-85160 \*E



# Package Diagrams (continued)

Figure 22. 48-ball VFBGA (6 × 8 × 1.0 mm) BV48/BZ48 Package Outline, 51-85150



NOTE:
PACKAGE WEIGHT: See Cypress Package Material Declaration Datasheet (PMDD)
posted on the Cypress web.

51-85150 \*H



# **Acronyms**

| Acronym | Description                             |  |  |  |  |
|---------|-----------------------------------------|--|--|--|--|
| BHE     | Byte High Enable                        |  |  |  |  |
| BLE     | Byte Low Enable                         |  |  |  |  |
| CE      | Chip Enable                             |  |  |  |  |
| CMOS    | Complementary Metal Oxide Semiconductor |  |  |  |  |
| I/O     | Input/Output                            |  |  |  |  |
| ŌĒ      | Output Enable                           |  |  |  |  |
| SRAM    | Static Random Access Memory             |  |  |  |  |
| TSOP    | Thin Small Outline Package              |  |  |  |  |
| TTL     | Transistor-Transistor Logic             |  |  |  |  |
| VFBGA   | Very Fine-Pitch Ball Grid Array         |  |  |  |  |
| WE      | Write Enable                            |  |  |  |  |

# **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| MHz    | megahertz       |
| μΑ     | microampere     |
| μS     | microsecond     |
| mA     | milliampere     |
| mm     | millimeter      |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| V      | volt            |
| W      | watt            |



# **Document History Page**

|      | Occument Title: CY7C1061G/CY7C1061GE, 16-Mbit (1M words × 16 bit) Static RAM with Error-Correcting Code (ECC) Occument Number: 001-81540 |      |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Rev. | ECN No. Orig. of Change Date                                                                                                             |      | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| *P   | 4791835                                                                                                                                  | NILE | 06/09/2015         | Changed status from Preliminary to Final.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| *Q   | 5436639                                                                                                                                  | NILE | 09/14/2016         | Updated Maximum Ratings: Updated Note 8 (Replaced "2 ns" with "20 ns"). Updated DC Electrical Characteristics: Removed Operating Range "2.7 V to 3.6 V" and all values corresponding to $V_{OH}$ parameter. Included Operating Ranges "2.7 V to 3.0 V" and "3.0 V to 3.6 V" and all values corresponding to $V_{OH}$ parameter. Changed minimum value of $V_{IH}$ parameter from 2.2 V to 2 V corresponding to Operating Range "4.5 V to 5.5 V". Updated Ordering Information: Updated part numbers. Updated to new template. |  |  |  |  |
| *R   | 5580947                                                                                                                                  | NILE | 01/10/2017         | Updated Logic Block Diagram – CY7C1061G. Updated 48-pin TSOP package diagram. Updated links in Sales, Solutions, and Legal Information.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

ARM® Cortex® Microcontrollers

Automotive

Clocks & Buffers

Interface

Internet of Things

Memory

Microcontrollers

cypress.com/automotive

cypress.com/clocks

cypress.com/interface

cypress.com/iot

cypress.com/memory

cypress.com/mcu

PSoC cypress.com/psoc
Power Management ICs cypress.com/pmic
Touch Sensing cypress.com/touch
USB Controllers cypress.com/usb
Wireless Connectivity cypress.com/wireless

#### PSoC<sup>®</sup>Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2012-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-81540 Rev. \*R Revised January 10, 2017 Page 25 of 25