# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# CY7C344B

# 32-Macrocell MAX® EPLD

#### Features

- High-performance, high-density replacement for TTL, 74HC, and custom logic
- 32 macrocells, 64 expander product terms in one LAB
- 8 dedicated inputs, 16 I/O pins
- Advanced 0.65-micron CMOS EPROM technology to increase performance
- 28-pin, 300-mil DIP, cerDIP or 28-pin HLCC, PLCC package

#### **Functional Description**

Available in a 28-pin, 300-mil DIP or windowed J-leaded ceramic chip carrier (HLCC), the CY7C344B represents the densest EPLD of this size. Eight dedicated inputs and 16 bidirectional I/O pins communicate to one logic array block. In the CY7C344B LAB there are 32 macrocells and 64 expander product terms. When an I/O macrocell is used as an input, two expanders are used to create an input path. Even if all of the I/O pins are driven by macrocell registers, there are still 16 "buried" registers available. All inputs, macrocells, and I/O pins are interconnected within the LAB.

The speed and density of the CY7C344B makes it a natural for all types of applications. With just this one device, the designer can implement complex state machines, registered logic, and combinatorial "glue" logic, without using multiple chips. This architectural flexibility allows the CY7C344B to replace multichip TTL solutions, whether they are synchronous, asynchronous, combinatorial, or all three.



#### **Selection Guide**

|                          | 7C344B-15 | 7C344B-20 | 7C344B-25 |
|--------------------------|-----------|-----------|-----------|
| Maximum Access Time (ns) | 15        | 20        | 25        |

Note:

1. Number in () refers to J-leaded packages.

MAX is a registered trademark of Altera Corporation.



#### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature65°C to +135°C                               |
|-----------------------------------------------------------------|
| Ambient Temperature with                                        |
| Power Applied65°C to +135°C                                     |
| Maximum Junction Temperature (Under Bias)150°C                  |
| Supply Voltage to Ground Potential <sup>[2]</sup> 2.0V to +7.0V |

| DC Output Current, per Pin <sup>[2]</sup> | –25 mA to +25 mA |
|-------------------------------------------|------------------|
| DC Input Voltage <sup>[2]</sup>           | –2.0V to +7.0V   |

#### **Operating Range**

| Range      | Ambient<br>Temperature | v <sub>cc</sub> |
|------------|------------------------|-----------------|
| Commercial | –0°C to +70°C          | 5V ±5%          |
| Industrial | -40°C to +85°C         | 5V ±10%         |

#### Electrical Characteristics Over the Operating Range

| Parameter       | Description                 | Test Conditions                             | Min.      | Max.                 | Unit |
|-----------------|-----------------------------|---------------------------------------------|-----------|----------------------|------|
| V <sub>CC</sub> | Supply Voltage              | Maximum $V_{CC}$ rise time is 10 ms         | 4.75(4.5) | 5.25(5.5)            | V    |
| V <sub>OH</sub> | Output HIGH Voltage         | I <sub>OH</sub> = -4.0 mA DC <sup>[3]</sup> | 2.4       |                      | V    |
| V <sub>OL</sub> | Output LOW Voltage          | I <sub>OL</sub> = 8 mA DC <sup>[3]</sup>    |           | 0.45                 | V    |
| V <sub>IH</sub> | Input HIGH Level            |                                             | 2.0       | V <sub>CC</sub> +0.3 | V    |
| V <sub>IL</sub> | Input LOW Level             |                                             | -0.3      | 0.8                  | V    |
| I <sub>IX</sub> | Input Current               | $GND \le V_{IN} \le V_{CC}$                 | -10       | +10                  | μA   |
| I <sub>OZ</sub> | Output Leakage Current      | $V_{O} = V_{CC} \text{ or } GND$            | -40       | +40                  | μA   |
| t <sub>R</sub>  | Recommended Input Rise Time |                                             |           | 100                  | ns   |
| t <sub>F</sub>  | Recommended Input Fall Time |                                             |           | 100                  | ns   |

#### Capacitance

| Parameter        | Description        | Test Conditions                    | Max. | Unit |
|------------------|--------------------|------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | V <sub>IN</sub> = 0V, f = 1.0 MHz  | 10   | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V, f = 1.0 MHz | 12   | pF   |

#### AC Test Loads and Waveforms



#### Notes:

Minimum DC input is -0.3V. During transactions, the inputs may undershoot to -2.0V or overshoot to 7.0V for input currents less then 100 mA and periods shorter than 20 ns.
The I<sub>OH</sub> parameter refers to high-level TTL output current; the I<sub>OL</sub> parameter refers to low-level TTL output current.



#### **Design Recommendations**

Operation of the devices described herein with conditions above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure to absolute maximum ratings conditions for extended periods of time may affect device reliability. The CY7C344B contains circuitry to protect device pins from high-static voltages or electric fields; however, normal precautions should be taken to avoid applying any voltage higher than maximum rated voltages.

For proper operation, input and output pins must be constrained to the range GND  $\leq$  (V<sub>IN</sub> or V<sub>OUT</sub>)  $\leq$  V<sub>CC</sub>. Unused inputs must always be tied to an appropriate logic level (either V<sub>CC</sub> or GND). Each set of V<sub>CC</sub> and GND pins must be connected together directly at the device. Power supply decoupling capacitors of at least 0.2  $\mu F$  must be connected between V<sub>CC</sub> and GND. For the most effective decoupling, each V<sub>CC</sub> pin should be separately decoupled.

#### **Timing Considerations**

Unless otherwise stated, propagation delays do not include expanders. When using expanders, add the maximum expander delay  $t_{FXP}$  to the overall delay.

When calculating synchronous frequencies, use  $t_{SU}$  if all inputs are on the input pins. When expander logic is used in the data path, add the appropriate maximum expander delay,  $t_{EXP}$  to  $t_{SU}$ . Determine which of  $1/(t_{WH} + t_{WL}), 1/t_{CO1},$  or  $1/(t_{EXP} + t_{SU})$  is the lowest frequency. The lowest of these frequencies is the maximum data-path frequency for the synchronous configuration.

When calculating external asynchronous frequencies, use  $t_{AS1}$  if all inputs are on dedicated input pins.

When expander logic is used in the data path, add the appropriate maximum expander delay,  $t_{EXP}$  to  $t_{AS1}$ . Determine which of  $1/(t_{AWH} + t_{AWL})$ ,  $1/t_{ACO1}$ , or  $1/(t_{EXP} + t_{AS1})$  is the lowest frequency. The lowest of these frequencies is the maximum data-path frequency for the asynchronous configuration.

The parameter  $t_{OH}$  indicates the system compatibility of this device when driving other synchronous logic with positive input hold times, which is controlled by the same synchronous clock. If  $t_{OH}$  is greater than the minimum required input hold time of the subsequent synchronous logic, then the devices are guaranteed to function properly with a common synchronous clock under worst-case environmental and supply voltage conditions.

#### Typical I<sub>CC</sub> vs. f<sub>MAX</sub>



#### **Output Drive Current**







Figure 1. CY7C344B Timing Model

#### External Synchronous Switching Characteristics Over Operating Range

|                  |                                                              |           | 7C34 | 4B-15 | 7C34 | 4B-20 | 7C34 | 4B-25 |     |
|------------------|--------------------------------------------------------------|-----------|------|-------|------|-------|------|-------|-----|
| Parameter        | Description                                                  | Min.      | Max. | Min.  | Max. | Min.  | Max. | Unit  |     |
| t <sub>PD1</sub> | Dedicated Input to Combinatorial Output Delay <sup>[4]</sup> | Com'l/Ind |      | 15    |      | 20    |      | 25    | ns  |
| t <sub>PD2</sub> | I/O Input to Combinatorial Output Delay <sup>[4]</sup>       | Com'l/Ind |      | 15    |      | 20    |      | 25    | ns  |
| t <sub>SU</sub>  | Global Clock Set-up Time                                     | Com'l/Ind | 9    |       | 12   |       | 15   |       | ns  |
| t <sub>CO1</sub> | Synchronous Clock Input to Output Delay <sup>[4]</sup> Co    |           |      | 10    |      | 12    |      | 15    | ns  |
| t <sub>H</sub>   | Input Hold Time from Synchronous Clock Input                 | Com'l/Ind | 0    |       | 0    |       | 0    |       | ns  |
| t <sub>WH</sub>  | Synchronous Clock Input HIGH Time                            | Com'l/Ind | 6    |       | 7    |       | 8    |       | ns  |
| t <sub>WL</sub>  | Synchronous Clock Input LOW Time                             | Com'l/Ind | 6    |       | 7    |       | 8    |       | ns  |
| f <sub>MAX</sub> | Maximum Register Toggle Frequency <sup>[5]</sup>             | Com'l/Ind | 83.3 |       |      | 71.4  |      | 62.5  | MHz |
| t <sub>CNT</sub> | Minimum Global Clock Period Com                              |           |      | 13    |      | 16    |      | 20    | ns  |
| t <sub>ODH</sub> | Output Data Hold Time After Clock                            | Com'l/Ind | 1    |       | 1    |       | 1    |       | ns  |
| f <sub>CNT</sub> | Maximum Internal Global Clock Frequency <sup>[6]</sup>       | Com'l/Ind | 76.9 |       | 62.5 |       | 50   |       | MHz |

Notes:

C1 = 35 pF
The f<sub>MAX</sub> values represent the highest frequency for pipeline data.
This parameter is measured with a 32-bit counter programmed into each LAB.



# External Asynchronous Switching Characteristics Over Operating Range

|                   | 7C344                                                                  |           |      | 4B-15 | 5 7C344B-20 |      | 7C344B-25 |      |     |
|-------------------|------------------------------------------------------------------------|-----------|------|-------|-------------|------|-----------|------|-----|
| Parameter         | Description                                                            | Min.      | Max. | Min.  | Max.        | Min. | Max.      | Unit |     |
| t <sub>ACO1</sub> | Asynchronous Clock Input to Output Delay <sup>[4]</sup>                | Com'l/Ind |      | 15    |             | 18   |           | 22   | ns  |
| t <sub>AS1</sub>  | Dedicated Input or Feedback Set-Up Time to<br>Asynchronous Clock Input |           | 5    |       | 6           |      | 8         |      | ns  |
| t <sub>AH</sub>   | Input Hold Time from Asynchronous Clock Input Com'l/Inc                |           | 5    |       | 6           |      | 8         |      | ns  |
| t <sub>AWH</sub>  | Asynchronous Clock Input HIGH Time <sup>[7]</sup>                      | Com'l/Ind | 6    |       | 7           |      | 9         |      | ns  |
| t <sub>AWL</sub>  | Asynchronous Clock Input LOW Time <sup>[7]</sup> Com'l/Inc             |           | 7    |       | 9           |      | 11        |      | ns  |
| t <sub>ACNT</sub> | Minimum Internal Array Clock Frequency Com'l/Ind                       |           |      | 13    |             | 16   |           | 20   | ns  |
| f <sub>ACNT</sub> | Maximum Internal Array Clock Frequency <sup>[6]</sup>                  | Com'l/Ind | 76.9 |       | 62.5        |      | 50        |      | MHz |

# Typical Internal Switching Characteristics Over Operating Range

|                    |                                                           |            | 7C344B-15 |      | 7C34 | 7C344B-20 |      | 7C344B-25 |      |
|--------------------|-----------------------------------------------------------|------------|-----------|------|------|-----------|------|-----------|------|
| Parameter          | Description                                               |            | Min.      | Max. | Min. | Max.      | Min. | Max.      | Unit |
| t <sub>IN</sub>    | Dedicated Input Pad and Buffer Delay                      | Com'l/Ind  |           | 3    |      | 5         |      | 7         | ns   |
| t <sub>IO</sub>    | I/O Input Pad and Buffer Delay                            | Com'l/Ind  |           | 3    |      | 5         |      | 7         | ns   |
| t <sub>EXP</sub>   | Expander Array Delay                                      | Com'l/Ind  |           | 8    |      | 10        |      | 15        | ns   |
| t <sub>LAD</sub>   | Logic Array Data Delay                                    | Com'l/Ind  |           | 7    |      | 10        |      | 13        | ns   |
| t <sub>LAC</sub>   | Logic Array Control Delay                                 | Com'l/Ind  |           | 4    |      | 4         |      | 4         | ns   |
| t <sub>OD</sub>    | Output Buffer and Pad Delay <sup>[4]</sup>                | Com'l/Ind  |           | 4    |      | 4         |      | 4         | ns   |
| t <sub>ZX</sub>    | Output Buffer Enable Delay <sup>[4]</sup>                 | Com'l /Ind |           | 7    |      | 7         |      | 7         | ns   |
| t <sub>XZ</sub>    | Output Buffer Disable Delay <sup>[4]</sup>                | Com'l/Ind  |           | 7    |      | 7         |      | 7         | ns   |
| t <sub>RSU</sub>   | Register Set-Up Time Relative to Clock Signal at Register |            | 4         |      | 4    |           | 5    |           | ns   |
| t <sub>RH</sub>    | Register Hold Time Relative to Clock Signal at Register   | Com'l/Ind  | 5         |      | 8    |           | 10   |           | ns   |
| t <sub>LATCH</sub> | Flow-Through Latch Delay                                  | Com'l/Ind  |           | 1    |      | 1         |      | 1         | ns   |
| t <sub>RD</sub>    | Register Delay                                            | Com'l/Ind  |           | 1    |      | 1         |      | 1         | ns   |
| t <sub>COMB</sub>  | Transparent Mode Delay                                    | Com'l/Ind  |           | 1    |      | 1         |      | 1         | ns   |
| t <sub>IC</sub>    | Asynchronous Clock Logic Delay                            | Com'l/Ind  |           | 7    |      | 8         |      | 10        | ns   |
| t <sub>ICS</sub>   | Synchronous Clock Delay                                   | Com'l/Ind  |           | 2    |      | 2         |      | 3         | ns   |
| t <sub>FD</sub>    | Feedback Delay                                            | Com'l/Ind  |           | 1    |      | 1         |      | 1         | ns   |
| t <sub>PRE</sub>   | Asynchronous Register Preset Time                         | Com'l/Ind  |           | 5    |      | 6         |      | 9         | ns   |
| t <sub>CLR</sub>   | Asynchronous Register Clear Time                          | Com'l/Ind  |           | 5    |      | 6         |      | 9         | ns   |

Notes:

7. This parameter is measured with a positive-edge-triggered clock at the register. For the negative-edge clocking, the t<sub>ACH</sub> and t<sub>ACL</sub> parameter must be swapped.



#### **Switching Waveforms**





CY7C344B

### Switching Waveforms (continued)







# Switching Waveforms (continued)

#### Internal Synchronous



#### **Ordering Information**

| Speed<br>(ns) | Ordering Code    | Package<br>Name | Package Type                         | Operating<br>Range    |
|---------------|------------------|-----------------|--------------------------------------|-----------------------|
| 15            | CY7C344B-15HC/HI | H64             | 28-Lead Windowed Leaded Chip Carrier | Commercial/Industrial |
|               | CY7C344B-15JC/JI | J64             | 28-Lead Plastic Leaded Chip Carrier  |                       |
|               | CY7C344B-15PC/PI | P21             | 28-Lead (300-Mil) Molded DIP         |                       |
|               | CY7C344B-15WC/WI | W22             | 28-Lead Windowed CerDIP              |                       |
| 20            | CY7C344B-20HC/HI | H64             | 28-Lead Windowed Leaded Chip Carrier | Commercial/Industrial |
|               | CY7C344B-20JC/JI | J64             | 28-Lead Plastic Leaded Chip Carrier  |                       |
|               | CY7C344B-20PC/PI | P21             | 28-Lead (300-Mil) Molded DIP         |                       |
|               | CY7C344B-20WC/WI | W22             | 28-Lead Windowed CerDIP              |                       |
| 25            | CY7C344B-25HC/HI | H64             | 28-Lead Windowed Leaded Chip Carrier | Commercial/Industrial |
|               | CY7C344B-25JC/JI | J64             | 28-Lead Plastic Leaded Chip Carrier  |                       |
|               | CY7C344B-25PC/PI | P21             | 28-Lead (300-Mil) Molded DIP         |                       |



# Package Diagrams



28-Pin Windowed Leaded Chip Carrier H64



### Package Diagrams (continued)



28-Lead Plastic Leaded Chip Carrier J64

28-Lead (300-Mil) Molded DIP P21





#### Package Diagrams (continued)



© Cypress Semiconductor Corporation, 1999. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.



| Document Title: CY7C344B 32-Macrocell MAX® EPLD<br>Document Number: 38-03036 |         |            |                 |                                          |  |  |  |
|------------------------------------------------------------------------------|---------|------------|-----------------|------------------------------------------|--|--|--|
| REV.                                                                         | ECN NO. | Issue Date | Orig. of Change | Description of Change                    |  |  |  |
| **                                                                           | 106381  | 06/15/01   | SZV             | Change from Spec #: 38-00860 to 38-03036 |  |  |  |