# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# TAXI<sup>™</sup>-compatible HOTLink<sup>®</sup> Transceiver

### Features

- Second-generation HOTLink<sup>®</sup> technology
- AMD<sup>™</sup> AM7968/7969 TAXIchip<sup>™</sup>-compatible
- 8-bit 4B/5B or 10-bit 5B/6B NRZI encoded data transport
- 10-bit or 12-bit NRZI pre-encoded (bypass) data transport
- Synchronous TTL parallel interface
- Embedded/bypassable 256-character Transmit and Receive FIFOs
- 50- to 200-MBaud serial signaling rate
- Internal phase-locked loops (PLLs) with no external PLL components
- Dual differential PECL-compatible serial inputs and outputs
- Compatible with fiber-optic modules and copper cables
- Built-in self-test (BIST) for link testing
- Link Quality Indicator
- Single +5.0 V ±10%supply
- 100-pin TQFP
- Pb-free package option available

### **Functional Description**

The CY7C9689A HOTLink Transceiver is a point-to-point communications building block allowing the transfer of data over high-speed serial links (optical fiber, balanced, and unbalanced copper transmission lines) at speeds ranging between 50 and 200 MBaud. The transmit section accepts parallel data of selectable widths and converts it to serial data, while the receiver section accepts serial data and converts it to parallel data of selectable widths. Figure 1 illustrates typical connections between two independent host systems and corresponding CY7C9689A parts. The CY7C9689A provides enhanced technology, increased functionality, a higher level of integration, higher data rates, and lower power dissipation over the AMD AM7968/7969 TAXIchip products.

The transmit section of the CY7C9689A HOTLink can be configured to accept either 8- or 10-bit data characters on each clock cycle, and stores the parallel data into an internal

synchronous Transmit FIFO. Data is read from the Transmit FIFO and is encoded using embedded 4B/5B or 5B/6B encoders to improve its serial transmission characteristics. These encoded characters are then serialized, converted to NRZI, and output from two PECL-compatible differential transmission line drivers at a bit-rate of either 10 or 20 times the input reference clock in 8-bit (or 10-bit bypass) mode, or 12 or 24 times the reference clock in 10-bit (or 12-bit bypass) mode.

The receive section of the CY7C9689A HOTLink accepts a serial bit-stream from one of two PECL compatible differential line receivers and, using a completely integrated PLL clock synchronizer, recovers the timing information necessary for data reconstruction. The recovered bit stream is converted from NRZI to NRZ, deserialized, framed into characters, 4B/5B or 5B/6B decoded, and checked for transmission errors. The recovered 8- or 10-bit decoded characters are then written to an internal Receive FIFO, and presented to the destination host system.

The integrated 4B/5B and 5B/6B encoder/decoder may be bypassed (disabled) for systems that present externally encoded or scrambled data at the parallel interface. With the encoder bypassed, the pre-encoded parallel data stream is converted to and from a serial NRZI stream. The embedded FIFOs may also be bypassed (disabled) to create a reference-locked serial transmission link. For those systems requiring even greater FIFO storage capability, external FIFOs may be directly coupled to the CY7C9689A through the parallel interface without the need for additional glue-logic.

The TTL parallel I/O interface may be configured as either a FIFO (configurable for depth expansion through external FIFOs) or as a pipeline register extender. The FIFO configurations are optimized for transport of time-independent (asynchronous) 8- or 10-bit character-oriented data across a link. A Built-In Self-Test (BIST) pattern generator and checker allows for testing of the high-speed serial data paths in both the transmit and receive sections, and across the interconnecting links.

HOTLink devices are ideal for a variety of applications where parallel interfaces can be replaced with high-speed, point-to-point serial links. Some applications include interconnecting workstations, backplanes, servers, mass storage, and video transmission equipment.

198 Champion Court

•

San Jose, CA 95134-1709 • 408-943-2600 Revised November 17, 2014



# CY7C9689A

## Contents

| TAXI™ HOTLink Transceiver Logic Block Diagram | 3    |
|-----------------------------------------------|------|
| Pin Configuration                             | 4    |
| Pin Descriptions                              | 5    |
| CY7C9689A HOTLink Operation                   | .14  |
| Overview                                      | .14  |
| Transmit Data Path                            | .14  |
| Receive Data Interface                        | .14  |
| Oscillator Speed Selection                    | .14  |
| CY7C9689A TAXI HOTLink Transceiver            |      |
| Block Diagram Description                     | .15  |
| Transmit FIFO                                 | .16  |
| Encoder Block                                 | .16  |
| Transmit Shifter                              | .17  |
| Routing Matrix                                | .17  |
| Serial Line Drivers                           | .17  |
| Iransmit PLL Clock Multiplier                 | .17  |
| Transmit Control State Machine                | .18  |
| Serial Line Receivers                         | .18  |
| Signal Detect                                 | .18  |
| Clock/Data Recovery                           | .18  |
| Clock Divider                                 | .19  |
| Deserializer/Framer                           | .19  |
| Decoder Block                                 | . 19 |
| Receive Control State Machine                 | .19  |
| Receive FIFO                                  | .21  |
| Receive Input Register                        | .21  |
| Receive Output Register                       | .21  |
| Maximum Ratings                               | .23  |
| Operating Range                               | .23  |
| CY7C9689A DC Electrical Characteristics       | .23  |
| AC Test Loads and Waveforms                   | .24  |
| Capacitance[16]                               | .24  |
| CY7C9689A Transmitter TTL                     | ~-   |
| Switching Characteristics, FIFO Enabled       | . 25 |
| CY7C9689A Receiver TTL                        |      |
| Switching Characteristics, FIFO Enabled       | . 26 |
| CY7C9689A Transmitter TTL                     |      |
| Switching Characteristics, FIFO Bypassed      | .26  |
| CY7C9689A Receiver TTL                        | ~-   |
| Switching Characteristics, FIFO Bypassed      | .27  |
| CY/C9689A REFCLK Input                        | ~~   |
| Switching Characteristics                     | . 28 |
|                                               | ~~   |
| Switching Characteristics                     | . 28 |
| CY/C9689A Transmitter                         | ~~   |
| Switching Characteristics                     | . 29 |
| CY/C9689A HOTLink Transmitter                 |      |
| Switching waveforms                           | .29  |

| CY7C9689A HOTLink Receiver               |    |
|------------------------------------------|----|
| Switching Waveforms                      | 35 |
| Output Enable Timing                     |    |
| Functional Description                   | 38 |
| CY7C9689A TAXI HOTLink Transmit-Path     |    |
| Operating Mode Descriptions              | 39 |
| Synchronous Encoded                      |    |
| Synchronous Pre-encoded                  |    |
| Asynchronous Encoded                     | 39 |
| CY7C9689A TAXI HOTLink Receive-Path      |    |
| Operating Mode Descriptions              | 39 |
| Synchronous Decoded                      |    |
| Synchronous Undecoded                    | 40 |
| Asynchronous Decoded                     | 40 |
| Asynchronous Undecoded                   | 40 |
| BIST Operation and Reporting             | 40 |
| BIST Enable Inputs                       | 41 |
| BIST Transmit Path                       | 41 |
| BIST Receive Path                        | 42 |
| BIST Three-state Control                 | 42 |
| Bus Interfacing                          | 42 |
| Shared Bus Interface Concept             | 43 |
| Device Selection                         | 43 |
| Address Match and FIFO Flag Access       | 43 |
| Device Selection                         | 44 |
| Transmit Data Selection                  | 44 |
| Receive Data Selection                   | 45 |
| FIFO Reset Address Match                 | 47 |
| FIFO Reset Sequence                      | 48 |
| Transmit FIFO Reset Sequence             | 48 |
| Receive FIFO Reset Sequence              | 51 |
| Printed Circuit Board Layout Suggestions | 52 |
| Ordering Information                     |    |
| Ordering Code Definitions                |    |
| Package Diagram                          |    |
| Acronyms                                 |    |
| Document Conventions                     |    |
| Units of Measure                         |    |
| Document History Page                    |    |
| Sales, Solutions, and Legal Information  |    |
| worldwide Sales and Design Support       |    |
| Products                                 |    |
| PSOC® Solutions                          |    |
| Cypress Developer Community              |    |
| rechnical Support                        |    |









# **Pin Configuration**





# **Pin Descriptions**

| Pin                                     | Name                       | I/O Characteristics                                            | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-----------------------------------------|----------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Transr                                  | Transmit Path Signals      |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 68                                      | TXCLK                      | TTL clock input<br>Internal Pull-up                            | Transmit FIFO Clock.<br>Used to sample all Transmit FIFO and related interface signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 44, 42,<br>40, 36,<br>34, 32,<br>30, 22 | TXDATA[7:0]                | TTL input, sampled on<br>TXCLK↑ or REFCLK↑<br>Internal Pull-up | Parallel Transmit DATA Input.<br>When selected ( $CE = LOW$ and $TXEN = asserted$ ), information on these inputs is<br>processed as DATA when TXSC/D is LOW and ignored otherwise. When the<br>encoder is bypassed (ENCBYP is LOW), TXDATA[7:0] functions as the least signif-<br>icant eight bits of the 10- or 12-bit pr <u>e-encode</u> d transmit character.<br>When the Transmit FIFO is enabled (FIFOBYP is HIGH), these inputs <u>are sampled</u><br>on the rising edge of TXCLK. When the Transmit FIFO is bypassed (FIFOBYP is<br>LOW) these inputs are captured on the rising edge of REFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 54, 46                                  | TXDATA[9:8]/<br>TXCMD[2:3] | TTL input, sampled on<br>TXCLK↑ or REFCLK↑<br>Internal Pull-up | Parallel Transmit DATA or COMMAND Input.<br>When selected, BYTE8/10 is HIGH, and the encoder is enabled (ENCBYP is<br>HIGH), information on these inputs are processed as TXCMD[2:3] if TXSC/D is<br>HIGH and ignored otherwise.<br>When selected, BYTE8/10 is LOW, and the encoder is enabled (ENCBYP is<br>HIGH), information on these inputs are processed as TXDATA[9:8] if TXSC/D is<br>LOW and ignored otherwise.<br>When the encoder is bypassed (ENCBYP is LOW), TXDATA[9:8] functions as the<br>9th and 10th bits of the 10- or 12-bit <u>pre-encoded</u> transmit character.<br>When the Transmit FIFO is enabled (FIFOBYP is HIGH), these inputs <u>are sampled</u><br>on the rising edge of TXCLK. When the Transmit FIFO is bypassed (FIFOBYP is<br>LOW), these inputs are captured on the rising edge of REFCLK.                                                                                                                                                                                                                           |  |  |
| 58, 56                                  | TXCMD[1:0]                 | TTL input, sampled on<br>TXCLK↑ or REFCLK↑<br>Internal Pull-up | Parallel Transmit COMMAND Input.<br>When selected and the encoder is enabled (ENCBYP is HIGH), information on<br>these inputs is processed as a COMMAND when TXSC/D is HIGH and ignored<br>otherwise.<br>When BYTE8/10 is HIGH and the encoder is bypassed (ENCBYP is LOW), the<br>TXCMD[1:0] inputs are ignored.<br>When BYTE8/10 is LOW and when the encoder is bypassed (ENCBYP is LOW),<br>the TXCMD[1:0] inputs function as the 11th and 12th (MSB) bits of the 12-bit<br>pre-encoded transmit character.<br>When the Transmit FIFO is enabled (FIFOBYP is HIGH), these inputs <u>are sampled</u><br>on the rising edge of TXCLK. When the Transmit FIFO is bypassed (FIFOBYP is<br>LOW), these inputs are sampled on the rising edge of REFCLK.                                                                                                                                                                                                                                                                                                    |  |  |
| 20                                      | TXSC/D                     | TTL input, sampled on<br>TXCLK↑ or REFCLK↑<br>Internal Pull-up | COMMAND or DATA input selector.<br>When selected, BYTE8/10 is HIGH, and the encoder is enabled (ENCBYP is<br>HIGH), this input selects if the DATA or COMMAND inputs are processed. If<br>TXSC/D is HIGH, the value on TXCMD[3:0] is captured as one of sixteen possible<br>COMMANDs, and the data on the TXDATA[7:0] bits are ignored. If TXSC/D is<br>LOW, the information on TXDATA[7:0] is captured as one of 256 possible 8-bit<br>DATA values, and the information on the TXCMD[3:0] bus is ignored.<br>When BYTE8/10 is LOW and the encoder is enabled (ENCBYP is HIGH) this input<br>selects if the DATA or COMMAND inputs are processed. If TXSC/D is HIGH, the<br>information on TXCMD[1:0] is captured as one of four possible COMMANDs, and<br>the information on the TXDATA[9:0] bits are ignored. If TXSC/D is LOW, the infor-<br>mation on TXDATA[9:0] is captured as one of 1024 possible 10-bit DATA values,<br>and the information on the TXCMD[1:0] bus is ignored.<br>When the encoder is bypassed (ENCBYP is LOW) TXSC/D is ignored |  |  |



| Pin | Name     | I/O Characteristics                                               | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|----------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18  | TXEN     | TTL input, sampled on<br>TXCLK↑ or REFCLK↑<br>Internal Pull-up    | Transmit Enable.TXEN is sampled on the rising edge of the TXCLK or REFCLK input and enablesparallel data bus write operations (when selected). The device is selected whenTXEN is asserted during a clock cycle immediately following one in which $\overline{CE}$ issampled LOW.Depending on the level on EXTFIFO, the asserted state for TXEN can be activeHIGH or active LOW. If EXTFIFO is LOW, then TXEN is active LOW and data iscaptured on the same clock cycle where TXEN is sampled LOW. If EXTFIFO isHIGH, then TXEN is active HIGH and data is captured on the clock cycle followingany clock edge when TXEN is sampled HIGH.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7   | TXBISTEN | TTL input,<br>asynchronous<br>Internal Pull-up                    | Transmitter BIST Enable.<br>When TXBISTEN is LOW, the transmitter generates a 511-character repeating sequence that can be used to validate link integrity. This 4B/5B BIST sequence is generated regardless of the state <u>of other configuration</u> inputs. The transmitter returns to normal operation when TXBISTEN is HIGH. All Transmit FIFO read operations are suspended when BIST is active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 16  | TXRST    | TTL input, sampled on<br>TXCLK↑<br>Internal Pull-up               | Reset Transmit FIFO.<br>When the Transmit FIFO is enabled (FIFOBYP is HIGH), TXEN is deasserted, CE is asserted (LOW), and TXRST is sampled LOW by TXCLK for seven cycles, the Transmit FIFO begins its internal reset process. The Transmit FIFO TXFULL flag is asserted and the host interface counter and address pointer are zeroed. This reset propagates to the serial transmit side, any remaining counters and pointers. The TXFULL flag is asserted until both sides of the Transmit FIFO have reset.<br>While TXRST remains asserted, the Transmit FIFO remains in reset and the TXFULL output remains asserted.<br>When the Transmit FIFO is bypassed (FIFOBYP is LOW), TXRST is ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9   | TXHALT   | TTL input, sampled on<br>TXCLK↑<br>Internal Pull-up               | Transmitter Halt Control Input.<br>When TXHALT is asserted LOW, transmission of <u>data is</u> suspended and the<br>HOTLink TAXI transmits SYNC characters. When TXHALT is deasserted HIGH,<br>normal data processing proceeds.<br>If the Transmit FIFO is enabled (FIFOBYP is HIGH), the interface is allowed to<br>continue loading data into the Transmit FIFO while TXHALT is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 72  | TXFULL   | Three-state TTL output,<br>changes following<br>TXCLK↑ or REFCLK↑ | Transmit FIFO Full Status Flag.<br>When the Transmit FIFO is enabled (FIFOBYP is HIGH) and its flags are driven<br>(CE is LOW), TXFULL is asserted when four or fewer characters can be written to<br>the HOTLink Transmit FIFO. If a Transmit FIFO reset has been initiated (TXRST<br>was sampled asserted for a minimum of seven TXCLK cycles), TXFULL is<br>asserted to enforce the full/unavailable status of the Transmit FIFO during reset.<br>When the Transmit FIFO is bypassed (FIF <u>OBYP</u> is LOW), the TXFULL output<br>changes after the rising edge of REFCLK. TXFULL is asserted when the trans-<br>mitter is BUSY (not accepting a new data or command characters) and deasserted<br>when new characters can be accepted.<br>When the Transmit FIFO is bypassed and RANGESEL is HIGH or SPDSEL is<br>LOW, TXFULL toggles at the character rate to provide a character rate reference<br>control-indication since REFCLK is operating at twice of the data rate.<br>The asserted state of this output (HIGH or LOW) is determined by the state of the<br>EXTFIFO input. When EXTFIFO is LOW, TXFULL is active LOW. When EXTFIFO<br>is HIGH, TXFULL is active HIGH. |



| Pin                                    | Name           | I/O Characteristics                                               | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------|----------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 70                                     | TXHALF         | Three-state TTL output,<br>changes following<br>TXCLK↑            | Transmit FIFO Half-full Status Flag.<br>When the Transmit FIFO is enabled (FIFOBYP is HIGH and CE is LOW) TXHALF<br>is asserted when the HOTLink Transmit FIFO is <u>half full</u> (128 characters is half<br>full). If a Transmit FIFO reset has been initi <u>ated (TX</u> RST was sampled asserted<br>for a minimum of seven TXCLK cycles), TXHALF is asserted to enforce the<br>full/unavailable status of the Transmit FIF <u>O during reset</u> .<br>When the Transmit FIFO is bypassed (FIFOBYP is LOW), TXHALF remains<br><u>deasserted</u> , having no logical function.<br><u>TXHALF</u> is forced to the High-Z state only during a "full-chip" reset (i.e., while<br>RESET is LOW).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 60                                     | TXEMPTY        | Three-state TTL output,<br>changes following<br>TXCLK↑ or REFCLK↑ | Transmit FIFO Empty Status Flag.<br><u>When the</u> Transmit FIFO is enabled (FIFOBYP is HIGH and CE is LOW),<br>TXEMPTY is asserted when the HOTLink Transmit FIFO has no data to forward<br>to the encoder. If a Transmit FIFO reset has been initiated (TXRST was sampled<br>asserted for a minimum of seven TXCLK cycles), TXEMPTY is deasserted and<br>remains deasserted until the Transmit <u>FIFO reset</u> operation is complete.<br>When the Transmit FIFO is bypassed (FIFOBYP is LOW), TXEMPTY is asserted<br>to indicate that the transmitter can accept data. TXEMPTY is also used as a BIST<br>progress indicator when TXBISTEN is asserted.<br>When TXBISTEN is asserted LOW, TXEMPTY becomes the transmit BIST-loop<br><u>counter</u> indicator (regardless of the logic state of FIFOBYP). In this mode<br>TXEMPTY is asserted for one TXCLK or REFCLK period at the end of each trans-<br>mitted BIST sequence.<br><b>Note</b> : During BIST operations, when the Transmit FIFO is enabled (FIFOBYP is<br>HIGH), it is necessary to keep TXCLK operating, even though no <u>data is loa</u> ded<br>into the Transmit FIFO and TXEN is never asserted, to allow the TXEMPTY flag<br>to respond to the BIST state changes.<br>The asserted state of this output (HIGH or LOW) is determined by the state of the<br>EXTFIFO input. When EXTFIFO is LOW, TXEMPTY is active LOW. When<br>EXTFIFO is HIGH, TXEMPTY is active HIGH.<br>If CE is sampled asserted (LOW), TXEMPTY is driven to an active state. If CE is<br>sampled deasserted (HIGH), TXEMPTY is placed into a High-Z state. |
| Receiv                                 | e Path Signals |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 8                                      | RXCLK          | Bidirectional TTL clock<br>Internal Pull-up                       | Receive Clock.<br>When the Receive FIFO is enabled (FIFOBYP is HIGH), this clock is the Receive interface <i>input</i> clock and is used to control <u>Receive</u> FIFO read and reset, operations. When the Receive FIFO is bypassed (FIFOBYP is LOW), this clock becomes the recovered Receive PLL character clock <i>output</i> which runs continuously at the character rate.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 41, 43,<br>45, 47,<br>48, 53,<br>59,61 | RXDATA[7:0]    | Three-state TTL output,<br>changes following<br>RXCLK↑            | Parallel Receive DATA Outputs.<br>When the decoder is enabled (ENCBYP is HIGH), the low-order eight bits of the decoded DATA character are presented on the RXDATA[7:0] outputs. COMMAND characters, when they are received, do not disturb these outputs. When the decoder is bypassed, the low order eight bits of the non-decoded character are presented on the RXDATA[7:0] outputs.<br>When the Receive FIFO is disabled (FIFOBYP is LOW), these outputs change on the rising edge of the RXCLK output. When the Receive FIFO is enabled (FIFOBYP is HIGH), these outputs change on the rising edge of RXCLK input.<br>RXEN is the three-state control for RXDATA[7:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



| Pin    | Name                         | I/O Characteristics                                                         | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------|------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31, 33 | RXDATA[9:8]/<br>RXCMD[2:3]   | Three-state TTL output,<br>changes following<br>RXCLK↑                      | Parallel Receive DATA or COMMAND Output.<br>When BYTE8/10 is HIGH and the decoder is enabled (ENCBYP is HIGH) these<br>outputs reflects the value for the most recently received RXCMD[2:3].<br>When BYTE8/10 is LOW and the decoder is enabled (ENCBYP is HIGH) these<br>outputs reflects the value for the most recently received RXDATA[9:8].<br>When the decoder is bypassed (ENCBYP is LOW), RXDATA[9:8] functions as the<br>9th and 10th bits of the 10- or 12-bit <u>non-decoded</u> receive character.<br>When the Receive FIFO is disabled (FIFOBYP is LOW), these outputs change on<br>the rising edge of the RXCLK output. When the Receive FIFO is enabled<br>(FIFOBYP is HIGH), these outputs change on the rising edge of the RXCLK input.<br>RXEN is a three-state control for RXDATA[9:8]/RXCMD[2:3].                                                                                                                                                 |  |
| 23, 29 | RXDATA[11:10]<br>/RXCMD[1:0] | Three-state TTL output,<br>changes following<br>RXCLK↑                      | Parallel Receive COMMAND Outputs.<br>When the decoder is enabled (ENCBYP is HIGH) these outputs reflect the value<br>for the most recently received RXCMD[1:0].<br>When BYTE8/10 is HIGH and the decoder is bypassed (ENCBYP is LOW), these<br>outputs have no meaning and are driven LOW.<br>When BYTE8/10 is LOW and the decoder is bypassed (ENCBYP is LOW),<br>RXCMD[1:0] functions as the 11th and 12th (MSB) bits of the 12-bit non-decoded<br>receive character.<br>When the Receive FIFO is disabled (FIFOBYP is LOW), this output changes on<br>the rising edge of the RXCLK output. When the Receive FIFO is enabled<br>(FIFOBYP is HIGH), these outputs change on the rising edge of the RXCLK input.<br>RXEN is a three-state control for RXCMD[1:0].                                                                                                                                                                                                     |  |
| 69     | RXEN                         | TTL input, sampled<br>on RXCLK↑<br>Internal Pull-up                         | Receive Enable Input.<br>RXEN is a three-state control for the parallel data bus read operations. RXEN is<br>sampled on the rising edge of the RXCLK input (or output) and enables parallel<br>data bus read operations (when selected). The device is selected when RXEN is<br>asserted during an RXCLK cycle immediately following one in which CE is sampled<br>LOW. The parallel data pins are driven to active levels after the rising edge of<br>RXCLK. When RXEN is de-asserted (ending the selection) the parallel data pins<br>are High-Z after the rising edge of RXCLK.<br>Depending on the level on EXTFIFO, this signal can be active HIGH or active LOW.<br>If EXTFIFO is LOW, then RXEN is active LOW. If EXTFIFO is HIGH, then RXEN<br>is active HIGH. Data is delivered on the clock cycle following any clock edge when<br>RXEN is active.                                                                                                          |  |
| 65     | RXSC/D                       | Three-state TTL output,<br>changes following<br>RXCLK↑                      | COMMAND or <u>D</u> ATA Output Indicator.<br>When BYTE8/10 is HIGH and the decoder is enabled (ENCBYP is HIGH), this<br>output indicates which group of outputs have been updated. If RXSC/D is HIGH,<br>RXCMD[3:0] contains a new COMMAND. The DATA on the RXDATA[7:0] pins<br>remain unchanged. If RXSC/D is LOW, RXDATA[7:0] contains a new DATA<br>character. The <u>COMMAND</u> output on RXCMD[3:0] remain unchanged.<br>When BYTE8/10 is LOW and the decoder is enabled (ENCBYP is HIGH), this<br>output indicates which group of outputs have been updated. If RXSC/D is HIGH,<br>RXCMD[1:0] contains a new <u>COMMAND</u> and the DATA on the RXDATA[9:0]<br>remain unchanged. If RXSC/D is LOW, RXDATA[9:0] contains a new DATA<br>character and the COMMAND output on RXCMD[1:0] rem <u>ain</u> unchanged.<br>When the decoder is bypassed (ENCBYP is LOW) RXSC/D is not used and may<br>be left unconnected.<br>RXEN is a three-state control for RXSC/D. |  |
| 6      | VLTN                         | Three-state TTLoutput,<br>changes following<br>RXCLK↑<br>Internal Pull-down | Code Rule Violation Detected.<br>VLTN is asserted in response to detection of a 4B/5B or 5B/6B character that does<br>not meet the coding rules of these characters. When VLTN is asserted, the values<br>on the output DATA and COMMAND buses remain unchanged. VLTN remains<br>asserted for one RXCLK period.<br>VLTN is used to report character mismatches when <u>RXBISTEN</u> is driven LOW.<br>VLTN is driven LOW when the decoder is bypassed (ENCBYP is LOW).<br>RXEN is a three-state control for VLTN.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |



| Pin    | Name        | I/O Characteristics                                                 | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|--------|-------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 67     | RXRST       | TTL input, sampled on<br>RXCLK↑<br>Internal Pull-up                 | When the Receive FIFO Reset. Active LOW.<br>When the Receive FIFO is enabled (FIFOBYP is HIGH), RXEN is deasserted, CE is asserted (LOW), and RXRST is sampled while asserted (LOW) by RXCLK for seven cycles, the Receive FIFO begins its internal reset process.<br>Once the reset operation is started, the RXEMPTY flag is asserted and the interface counters and address pointer are zeroed. The reset operation proceeds to clear out the internal write pointers and counters. The RXEMPTY output remains asserted through the reset operation and remains asserted until new data is written to the Receive FIFO. While RXRST remains asserted, the Receive FIFO remains in reset and cannot accept received characters.<br>When the Receive FIFO is bypassed (FIFOBYP is LOW), RXRST is ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 24, 25 | RXMODE[1:0] | Static control input<br>TTL levels<br>Normally wired HIGH or<br>LOW | Receiver Discard Policy Mode Select.<br>20b—allows all characters to be written into the Receive FIFO or output to the<br>Receive data bus<br>21b—discards all JK or LM sync characters except the "last" one of a string of sync<br>characters. Single sync characters in a data stream are included in the data written<br>into the Receive FIFO.<br>1Xb—discards all JK or LM sync characters. The data stream written into the<br>Receive FIFO does not include sync characters.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 77     | RXBISTEN    | TTL input,<br>asynchronous<br>Internal Pull-up                      | Receiver BIST Enable. Active LOW.<br>When LOW, the receiver is configured to perform a character-for-character match<br>of the incoming data stream with a 511-character BIST sequence. The result of<br>character mismatches are indicated on the VLTN pin. Completion <u>of each</u><br>511-character BIST loop is accompanied by an assertion pulse on the RXFULL<br>flag.<br>The state of ENCBYP, FIFOBYP, and BYTE8/10 have no effect on BIST operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 73     | RFEN        | TTL input,<br>asynchronous<br>Internal Pull-up                      | Reframe Enable.<br>Used to control when the framer is allowed to adjust the character boundaries<br>based on detection of one or more framing characters in the data stream.<br>When framing is enabled (RFEN is HIGH) the receive framer realigns the serial<br>stream to the incoming 10-bit <u>JK</u> sync character (if BYTE8/10 is HIGH) or the 12-bit<br>LM sync character (if BYTE8/10 is LOW). Framing is disabled when RFEN is LOW.<br>The deassertion of RFEN freezes the character boundary relationship between<br>the serial stream and character clock. RFEN is an asynchronous input, sampled<br>by the internal Receive PLL character clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 10     | RXFULL      | Three-state TTL output,<br>changes following<br>RXCLK↑              | Receive FIFO Full Flag.<br>When the Receive FIFO is enabled (FIFOBYP is HIGH) and its flags are driven<br>(CE is LOW), RXFULL is asserted when space is available for four or fewer<br>characters to be written to the HOTLink Receive FIFO. If the RXCLK input is not<br>continuous or the FIFO is accessed at a rate slower than data is being received,<br>RXFULL may also indicate that some data has been lost because of FIFO overflow.<br>When the Receive FIFO is bypassed (FIFOBYP is LOW), RXFULL is deasserted<br>to indicate that valid data may be present. RXFULL is also used as a BIST progress<br>indicator, and pulses once every pass through the 511 character BIST loop.<br>When RXBISTEN is asserted (LOW), RXFULL becomes the receive BIST loop<br>progress indicator (regardless of the logic state of FIFOBYP). While RXBISTEN<br>is asserted, RXFULL is deasserted for the duration of the BIST pattern, pulsing<br>asserted for one RXCLK period on the last symbol of each BIST loop. If 14 of 28<br>consecutive symbols are received in error, RXFULL returns to the asserted state<br>until the start of a BIST pattern is again detected.<br>The asserted state of this output (HIGH or LOW) is determined by the state of the<br>EXTFIFO input. When EXTFIFO is LOW, RXFULL is active LOW. When EXTFIFO<br>is HIGH, RXFULL is active HIGH. |  |  |



| Pin    | Name       | I/O Characteristics                                    | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|--------|------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 19     | RXHALF     | Three-state TTL output,<br>changes following<br>RXCLK↑ | Receive FIFO Half-full Flag.<br>When the Receive FIFO is enabled (FIFOBYP is HIGH and CE is LOW) RXHALF<br>is asserted when the HOTLink Receive FIFO is half full (128 characters is half full).<br>If a Receive FIFO reset has been initiated (RXRST was sampled asserted for a<br>minimum of seven RXCLK cycles), RXHALF is deasserted to enforce the<br>empty/unavailable status of the Receive FIFO during reset. If FIFOBYP is LOW,<br>RXHALF remains deasserted having no logical function.<br>RXHALF is forced to the High-Z state only during a "full-chip" reset (i.e., while<br>RESET is LOW).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 21     | RXEMPTY    | Three-state TTL output,<br>changes following<br>RXCLK↑ | Receive FIFO Empty Flag.<br>When the Receive FIFO is enabled (FIFOBYP is HIGH) and its flags are driven<br>(CE is LOW), RXEMPTY is asserted when the HOTLink Receive FIFO has no data<br>to forward to the parallel interface. If a Receive FIFO reset has been initiated<br>(RXRST was sampled asserted for a minimum of seven RXCLK cycles),<br>RXEMPTY is asserted to enforce the empty/unavailable status of the Receive<br>FIFO during reset.<br>Any read operation occurring when RXEMPTY is asserted results in no change in<br>the FIFO status, and the data from the last valid read remains on the RXDATA bus.<br>When the Receive FIFO is bypassed but the decoder is enabled, RXEMPTY is<br>used as a valid data indicator. When deasserted it indicates that valid data is<br>present at the RXDATA or RXCMD outputs as indicated by RXSC/D. When<br>asserted it indicates that a SYNC character (JK or LM) is present on the RXCMD<br>output pins. When the Receive FIFO is bypassed (FIFOBYP is LOW), RXEMPTY<br>is deasserted whenever data is ready.<br>The asserted state of this output (HIGH or LOW) is determined by the state of the<br>EXTFIFO input. When EXTFIFO is LOW, RXEMPTY is active LOW. When<br>EXTFIFO is HIGH, RXEMPTY is active HIGH.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Contro | ol Signals | 1                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 71     | CE         | TTL input sampled on<br>TXCLK1, RXCLK1, or<br>REFCLK1  | Chip Enable Input. Active LOW.<br>When CE is asserted and sampled LOW by RXCLK, the Receive FIFO status flags<br>are driven to their active states. When this input is deasserted and sampled by<br>RXCLK, the Receive FIFO status flags are <u>placed</u> in a High-Z state.<br>When CE has been sampled LOW and RXEN changes from deasserted to<br>asserted and is sampled by RXCLK, the RXSC/D, RXDATA[7:0],<br>RXDATA[9:8]/RXCMD[2:3] and VLTN output <u>drivers</u> are enabled and go to their<br>driven levels. These pins remain driven <u>until RXEN</u> is sampled deasserted.<br>When the Transmit FIFO is enabled (FIFOBYP is HIGH), and CE is asserted and<br>sampled by TXCLK, the Transmit FIFO status flags are driven to their active states.<br>When this input is deasserted and sampled by TXCLK, the Transmit FIFO status<br>flags are placed in a High-Z state.<br>When the Transmit FIFO is bypassed (FIFOBYP is LOW), and CE is asserted and<br>sampled by REFCLK, the Transmit FIFO status flags are driven to their active<br>states. When this input is deasserted and sampled by REFCLK, the Transmit FIFO<br>status flags are placed in a High-Z state.<br>When the <u>Transmit FIFO</u> is enabled (FIFOBYP is HIGH), CE has been sampled<br>LOW, and <u>TXEN</u> changes from deasserted to asserted and is sampled by TXCLK,<br>the TXSC/D, TXDATA[7:0], TXDATA[9:8]/RXCMD[2:3], and TXCMD[1:0] inputs<br>are sampled and passed to the <u>Transmit FIFO</u> . These inputs are sampled on all<br>consecutive TXCLK cycles until TXEN is <u>sampled</u> deasserted.<br>When the Tr <u>ansmit FIFO</u> is bypassed (FIFOBYP is LOW), CE has been sampled<br>LOW, and TXEN changes from deasserted to asserted and is sampled on all<br>consecutive TXCLK cycles until TXEN is <u>sampled</u> deasserted.<br>When the Tr <u>ansmit</u> FIFO is bypassed (FIFOBYP is LOW), CE has been sampled<br>LOW, and TXEN changes from deasserted to asserted and is sampled by<br>REFCLK, the TXSC/D, TXDATA[7:0], TXDATA[9:8]/RXCMD[2:3], and<br>TXCMD[1:0] inputs are sampled and passed to the encoder or serializer as<br>directed by other control inputs. These inputs are sampled on all consecutive<br>REFCLK cycles until TXEN is sampled dea |  |  |



| Pin | Name     | I/O Characteristics                                                 | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|-----|----------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 12  | REFCLK   | TTL clock input                                                     | PLL Frequency Reference Clock.<br>This clock input is used as the timing reference for the transmit and receive PLLs.<br>When the Transmit FIFO is bypassed (FIFOBYP is LOW), REFCLK is also used<br>as the clock for the parallel transmit interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 75  | SPDSEL   | Static control input<br>TTL levels<br>Normally wired HIGH or<br>LOW | Speed Select.<br>Used to select from one of two operating serial rates for the CY7C9689A. When<br>SPDSEL is HIGH, the signaling rate is between 100 and 200 MBaud. When LOW,<br>the signaling rate is between 50 and 100 MBaud. Used in combination with<br>RANGESEL and BYTE8/10 to configure the VCO multipliers and dividers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 74  | RANGESEL | Static control input<br>TTL levels<br>Normally wired HIGH or<br>LOW | Range Select.<br>Selects the proper prescaler for the REFCLK input. If RANGESEL is LOW, the<br>REFCLK input is passed directly to the Transmit PLL clock multiplier. If<br>RANGESEL is HIGH, REFLCK is divided by two before being sent to the Transmit<br>PLL multiplier.<br>When the Transmit FIFO is bypassed (FIFOBYP is LOW), with RANGESEL HIGH<br>or SPDSEL LOW, TXFULL toggles at half the REFCLK rate to provide a character<br>rate indication, and to show when data can be accented                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 51  | RESET    | Asynchronous<br>TTL input                                           | Master Reset for Internal Logic.<br>Pulsed LOW for one or more REFCLK cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 28  | FIFOBYP  | Static control input<br>TTL levels<br>Normally wired HIGH or<br>LOW | FIFO Bypass Enable.<br>When asserted, the Transmit and Receive FIFOs are bypassed. In this mode<br>TXCLK is not used. Instead all transmit data must be synchronous to REFCLK.<br>Transmit FIFO status flags are synchronized to REFCLK. All received data is<br>synchronous to RXCLK output. Receive FIFO status flags are synchronized to<br>RXCLK (the recovered Receive PLL character clock).<br>When not asserted, the Transmit and Receive FIFOs are enabled. In this mode all<br>Transmit FIFO writes are synchronized to TXCLK, and all Receive FIFO reads are<br>synchronous to the RXCLK input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 50  | BYTE8/10 | Static control input<br>TTL levels<br>Normally wired HIGH or<br>LOW | 8/10-bit Parallel Data Size Select.<br>When set for 8-bit data (BYTE8/10 is HIGH) and the encoder is enabled (ENCBYP<br>is HIGH), 8-bit DATA characters and 4-bit COMMAND characters are captured at<br>the TXDATA[7:0] or TXCMD[3:0] inputs (selected by the TXSC/D input) and<br>passed to the Transmit FIFO (if enabled) and encoder. Received characters are<br>decoded, passed through the Receive FIFO (if enabled) and presented at either<br>the RXDATA[7:0] or RXCMD[3:0] outputs and indicated by the RXSC/D output.<br>When set for 8-bit data (BYTE8/10 is HIGH) and the encoder is bypassed<br>(ENCBYP is LOW), the internal data paths are set for 10-bit characters. Each<br>received character is presented to the Receive FIFO (if enabled) and is passed to<br>the RXDATA[9:0] outputs.<br>When set for 10-bit data (BYTE8/10 is LOW) and the encoder is enabled (ENCBYP<br>is HIGH), 10-bit DATA characters and 2-bit COMMAND characters are captured<br>at the TXDATA[9:0] or TXCMD[1:0] inputs (selected by the TXSC/D input) and<br>passed to the Transmit FIFO (if enabled) and encoder. Received characters are<br>decoded, passed through the Receive FIFO (if enabled) and presented at either<br>the RXDATA[9:0] or TXCMD[1:0] inputs (selected by the TXSC/D input) and<br>passed to the Transmit FIFO (if enabled) and encoder. Received characters are<br>decoded, passed through the Receive FIFO (if enabled) and presented at either<br>the RXDATA[9:0] or RXCMD[1:0] outputs and indicated by the RXSC/D output.<br>When set for 10-bit data (BYTE8/10 is LOW) and the encoder is bypassed<br>(ENCBYP is LOW), the internal clock data paths are set for 12-bit characters. Each<br>received character is presented to the Receive FIFO (if enabled) and is passed to<br>the RXDATA[9:0] and the RXCMD[1:0] outputs. |  |



| Pin               | Name             | I/O Characteristics                                                 | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-------------------|------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 49                | EXTFIFO          | Static control input<br>TTL levels<br>Normally wired HIGH or<br>LOW | External FIFO Mode.<br>EXTFIFO modifies the active state of the RXEN and TXEN inputs and the timing<br>of the Transmitter and Receiver data buses. When configured for external FIFOs<br>(EXTFIFO is HIGH), TXEN is assumed to be driven by the empty flag of an<br>attached CY7C42X5 FIFO, and RXEN is assumed to be driven by the almost full<br>flag of an attached CY7C42X5 FIFO. In this mode the active data transition is in<br>the clock following the clock edge that "enables" the data bus.<br>When not configured for external FIFOs (EXTFIFO is LOW), TXEN is assumed to<br>be driven as a pipeline register and RXEN is assumed to be driven by a controller<br>for a pipeline register. In this mode the active data transition is within the same<br>clock as the clock edge that "enables" the data bus.<br>EXTFIFO also modifies the output state of the Receive and Transmit FIFO flags.<br>When configured for external FIFOs (EXTFIFO is HIGH), the Full and Empty FIFO<br>flags are active HIGH (the Half full flag is always active LOW). When not configured<br>for external FIFOs (EXTFIFO is LOW), all of the FIFO flags are active LOW. |  |
| 27                | ENCBYP           | Static control input<br>TTL levels<br>Normally wired HIGH or<br>LOW | Enable Encoder Bypass Mode.<br>When asserted, both the encoder and decoder are bypassed. Data is transmitted<br>without 4B/5B or 5B/6B encoding (but with NRZI encoding), LSB first. Received<br>data are presented as parallel characters to the parallel interface without decoding.<br>When deasserted, data is passed through both the encoder in the Transmit path<br>and the decoder in the Receive path.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Analo             | g I/O and Contro | bl                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 89, 90,<br>81, 82 | OUTA±<br>OUTB±   | PECL compatible<br>differential output                              | Differential Serial Data Outputs.<br>These PECL-compatible differential outputs are capable of driving terminated transmission lines or commercial fiber-optic transmitter modules. To minimize the power dissipation of unused outputs, the outputs should be left unconnected and the associated CURSETA or CURSETB should be connected to V <sub>DD</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 94, 93,<br>86, 85 | INA±<br>INB±     | PECL compatible<br>differential input                               | Differential Serial Data Inputs.<br>These inputs accept the serial data stream for deserialization and decoding. Only<br>one serial stream at a time may be fed to the receive PLL to extract the data<br>content. This stream is selected using the A/B input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 97                | CURSETA          | Analog                                                              | Current-set Resistor Input for OUTA±.<br>A precision resistor is connected between this input and a clean ground to set the<br>output differential amplitude and currents for the OUTA± differential driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 78                | CURSETB          | Analog                                                              | Current-set Resistor Input for OUTB±.<br>A precision resistor is connected between this input and a clean ground to set the<br>output differential amplitude and currents for the OUTB± differential driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 100               | CARDET           | PECL input,<br>asynchronous                                         | Carrier Detect Input.<br>Used to allow an external device to signify a valid signal is being presented to the<br>high-speed PECL input buffers, as is typical on an Optical Module. When CARDET<br>is deasserted LOW, the LFI indicator asserts LOW signifying a Link Fault. This<br>input can be tied HIGH for copper media applications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 2                 | A/B              | Asynchronous TTL input                                              | Input A or Input B Selector.<br>When HIGH, input INA± is selected, when LOW, INB± is selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 3                 | LFI              | TTL output, changes<br>following RXCLK↑                             | Link Fault Indication Output. Active LOW.<br>LFI changes synchronous with RXCLK. This output is driven LOW when the serial<br>link currently selected by A/B is not suitable for data recovery. This could be<br>because:<br>Serial Data Amplitude is below acceptable levels<br>Input transition density is not sufficient for PLL clock recovery<br>Input Data stream is outside an acceptable frequency range of operation<br>CARDET is LOW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |



| Pin                                                         | Name             | I/O Characteristics                              | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-------------------------------------------------------------|------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5                                                           | DLB              | Asynchronous TTL<br>input                        | Diagnostic Loop Back Selector.<br>When DLB is LOW, LOOP Mode is OFF. Output of the transmitter shifter is routed<br>to both OUTA± and OUTB± and the serial input selected by A/B is routed to the<br>receive PLL for data recovery.<br>When DLB is HIGH, Diagnostic Loopback is Enabled. Output of the transmitter<br>serial data is routed to the receive PLL for data recovery. Primarily used for System<br>Diagnostic test. The serial inputs are ignored and OUTA± and OUTB± are both<br>active. |  |
| 1                                                           | TEST             | Asynchronous TTL<br>input normally wired<br>HIGH | Test Mode Select.<br>Used to force the part into a diagnostic test mode used for factory ATE test. This<br>input must be tied HIGH during normal operation.                                                                                                                                                                                                                                                                                                                                           |  |
| Power                                                       |                  |                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 80, 87,<br>88, 95,<br>96, 98                                | V <sub>DDA</sub> |                                                  | Power for PECL-compatible I/O signals and internal circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 76, 79,<br>83, 84,<br>91, 92,<br>99                         | V <sub>SSA</sub> |                                                  | Ground for PECL-compatible I/O signals and internal circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 14, 17,<br>35, 55,<br>62, 64                                | V <sub>DD</sub>  |                                                  | Power for TTL I/O signals and internal circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 4,11,<br>13, 15,<br>26, 37,<br>38, 39,<br>52, 57,<br>63, 66 | V <sub>SS</sub>  |                                                  | Ground for TTL I/O signals and internal circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |



## CY7C9689A HOTLink Operation

#### Overview

The CY7C9689A is designed to move parallel data across both short and long distances with minimal overhead or host system intervention. This is accomplished by converting the parallel characters into a serial bit-stream, transmitting these serial bits at high speed, and converting the received serial bits back into the original parallel data format.

The CY7C9689A offers a large feature set, allowing it to be used in a wide range of host systems. Some of the configuration options are

- AMD TAXIchip 4B/5B- and 5B/6B-compatible encoder/decoder
- AMD TAXIchip-compatible serial link
- AMD TAXIchip parallel COMMAND and DATA I/O bus architecture
- 8-bit or 10-bit character size
- User-definable data packet or frame structure
- Two-octave data rate range
- Asynchronous (FIFOed) or synchronous data interface
- Embedded or bypassable FIFO data storage
- Encoded or non-encoded
- Multi-PHY capability

This flexibility allows the CY7C9689A to meet the data transport needs of almost any system.

#### Transmit Data Path

#### Transmit Data Interface/Transmit Data FIFO

The transmit data interface to the host system is configurable as either an asynchronous buffered (FIFOed) parallel interface or as a synchronous pipeline register. The bus itself can be configured for operation with either 8-bit or 10-bit character widths.

When configured for asynchronous operation (where the host-bus interface clock operates asynchronous to the serial character and bit stream clocks), the host interface becomes that of a synchronous FIFO clocked by TXCLK. In this configuration an internal 256-character Transmit FIFO is enabled that allows the host interface to be written at any rate from DC to 50 MHz.

When configured for synchronous operation, the transmit interface is clocked by REFCLK and operates synchronous to the internal character and bit-stream clocks. The input register can be written at either 1/10 or 1/12 the serial bit rate. This interface can be clocked at up to 40 MHz when configured for 8-bit data width, and up to 33 MHz when configured for 10-bit data bus width. Actual clock rate depends on data rate as well as RANGESEL and SPDSEL logic levels.

Both asynchronous and synchronous interface operations support user control over the logical sense of the FIFO status flags. Full and empty flags on both the transmitter and receiver can be active HIGH or active LOW. This facilitates interfacing with existing control logic or external FIFOs with minimal or no external glue logic.

#### Encoder

Data from the host interface or Transmit FIFO is next passed to an Encoder block. The CY7C9689A contains both 4B/5B and 5B/6B encoders that are used to improve the serial transport characteristics of the data. For those systems that contain their own encoder or scrambler, this Encoder may be bypassed.

#### Serializer/Line Driver

The data from the Encoder is passed to a Serializer. This Serializer operates at 10 or 12 times the character rate. With the internal FIFOs enabled, REFCLK can run at 1x, 2x, or 4x the character rate. With the FIFOs bypassed, REFCLK can operate at 1x or 2x the character rate. The serialized data is output in NRZI format from two PECL-compatible differential line drivers configured to drive transmission lines or optical modules.

#### **Receive Data Interface**

#### Line Receiver/Deserializer/Framer

Serial data is received at one of two PECL-compatible differential line receivers. The data is passed to both a Clock and Data Recovery PLL and to a Deserializer that converts NRZI serial data into NRZ parallel characters. The Framer adjusts the boundaries of these characters to match those of the original transmitted characters.

#### Decoder

The parallel characters are passed through a pair of 5B/4B or 6B/5B decoders and returned to their original form. For systems that make use of external decoding or descrambling, the decoder may be bypassed.

#### Receive Data Interface/Receive Data FIFO

Data from the decoder is passed either to a synchronous Receive FIFO or is passed directly to the output register. The output register can be configured for either 8-bit character or 10-bit character operation.

When configured for an asynchronous buffered (FIFOed) interface, the data is passed through a 256-character Receive FIFO that allows data to be read at any rate from DC to 50 MHz. When configured for synchronous operation (Receive FIFO is bypassed) data is clocked out of the Receive Output register at up to 20 MHz when configured for 8-bit characters, or 16.67 MHz when configured for 10-bit characters. The receive interface is also configurable for FIFO flags with either HIGH or LOW status indication

#### **Oscillator Speed Selection**

The CY7C9689A is designed to operate over a two-octave range of serial signaling rates, covering the 50- to 200-MBaud range. To cover this wide range, the PLLs are configured into various sub-regions using the SPDSEL and RANGESEL inputs, and to a limited extent the BYTE8/10 input. These inputs are used to configure the various prescalers and clock dividers used with the transmit and receive PLLs.



### CY7C9689A TAXI HOTLink Transceiver **Block Diagram Description**

#### **Transmit Input/Output Register**

The CY7C9689A provides a synchronous interface for data and command inputs, instead of the TAXI's asynchronous strobed interface. The Transmit Input Register, shown in Figure 2. captures the data and command to be processed by the HOTLink Transmitter, and allows the input timing to be made compatible with asynchronous or synchronous host system buses. These buses can take the form of external FIFOs, state machines, or other control structures. Data and command present on the TXDATA[9:0] and TXSC/D inputs are captured at the rising edge of the selected sample clock. The transmit data bus bit-assignments vary depending on the data encoding and bus-width selected. These bus bit-assignments are shown in Table 1, and list the functional names of these different signals. Note that the function of several of these signals changes in different operating modes. The logical sense of the enable and FIFO flag signals depends on the intended interface convention and is set by the EXTFIFO pin.

The transmit interface supports both synchronous and asynchronous clocking modes, each supporting both UTOPIA and Cascade timing models. The selection of the specific clocking mode is determined by the RANGESEL and SPDSEL inputs and the FIFO Bypass (FIFOBYP) signal.



|                      | Transmit Encoder Mode <sup>11</sup>              |                                        |                                                   |                                        |
|----------------------|--------------------------------------------------|----------------------------------------|---------------------------------------------------|----------------------------------------|
| TXDATA Bus Input Bit | Encoded 8-bit<br>Character Stream <sup>[2]</sup> | Pre-encoded 10-bit<br>Character Stream | Encoded 10-bit<br>Character Stream <sup>[3]</sup> | Pre-encoded 12-bit<br>Character Stream |
| TXSC/D               | TXSC/D                                           |                                        | TXSC/D                                            |                                        |
| TXDATA[0]            | TXDATA[0]                                        | TXD[0] <sup>[4]</sup>                  | TXDATA[0]                                         | TXD[0] <sup>[5]</sup>                  |
| TXDATA[1]            | TXDATA[1]                                        | TXD[1]                                 | TXDATA[1]                                         | TXD[1]                                 |
| TXDATA[2]            | TXDATA[2]                                        | TXD[2]                                 | TXDATA[2]                                         | TXD[2]                                 |
| TXDATA[3]            | TXDATA[3]                                        | TXD[3]                                 | TXDATA[3]                                         | TXD[3]                                 |
| TXDATA[4]            | TXDATA[4]                                        | TXD[4]                                 | TXDATA[4]                                         | TXD[4]                                 |
| TXDATA[5]            | TXDATA[5]                                        | TXD[5]                                 | TXDATA[5]                                         | TXD[5]                                 |
| TXDATA[6]            | TXDATA[6]                                        | TXD[6]                                 | TXDATA[6]                                         | TXD[6]                                 |
| TXDATA[7]            | TXDATA[7]                                        | TXD[7]                                 | TXDATA[7]                                         | TXD[7]                                 |
| TXDATA[8]/TXCMD[3]   | TXCMD[3]                                         | TXD[8]                                 | TXDATA[8]                                         | TXD[8]                                 |
| TXDATA[9]/TXCMD[2]   | TXCMD[2]                                         | TXD[9]                                 | TXDATA[9] <sup>[3]</sup>                          | TXD[9]                                 |
| TXCMD[1]             | TXCMD[1]                                         |                                        | TXCMD[1]                                          | TXD[10] <sup>[5]</sup>                 |
| TXCMD[0]             | TXCMD[0]                                         |                                        | TXCMD[0]                                          | TXD[11]                                |

Table 1. Transmit Input Bus Signal Map

#### Notes

- All open cells are ignored.
- When ENCBYP is HIGH and BYTE8/10 is HIGH, transmitted bit order is the encoded form (MSB to LSB) of TXDATA[7,6,5,4] and TXDATA[3,2,1,0] or TXC-2. MD[3,2,1,0] as selected by TXSC/D.
- 3.
- When ENCBYP is LOW and BYTE8/10 is HIGH, the transmitted bit order is (LSB to MSB) TXD[0,1,2,3,4,5,6,7,8,9].
- 4.
- When ENCBYP is LOW and BYTE8/10 is LOW, the transmitted bit order is (LSB to MSB) TXD[0,1,2,3,4,5,6,7,8,9,11,10]. 5.



#### Synchronous Interface

Synchronous interface clocking operates the entire transmit data <u>path synchronous</u> to REFCLK. It is enabled by connecting FIFOBYP LOW to disable the internal FIFOs.

#### Asynchronous Interface

Asynchronous interface clocking controls the writing <u>of host bus</u> data into the Transmit FIFO. It is enabled by setting FIFOBYP HIGH to enable the internal FIFOs. In these configurations, all writes to the Transmit Input Register, and associated transfers to the Transmit FIFO, are controlled by TXCLK. The remainder of the transmit data path is clocked by REFCLK or synthesized derivatives of REFCLK.

#### Shared Bus Timing Model

The Shared Bus Timing Model allows multiple CY7C9689A transmitters to be accessed from a common host bus. It is <u>enabled by setting EXTF</u>IFO LOW. In <u>shared bus timing</u>, the TXEMPTY and TXFULL outputs and TXEN input are all active LOW signals. If the CY7C9689A is <u>addressed by asserting CE</u> LOW, it becomes "selected" when TXEN is asserted LOW. Following selection, data or command is written into the Transmit FIFO on every clock cycle where TXEN remains LOW.

#### Cascade Timing Model

The Cascade timing model is a variation of the shared bus timing model. Here the TXEMPTY and TXFULL outputs, and TXEN input, are all active HIGH signals. Cascade timing makes use of the same selection sequences as shared bus timing, but write data accesses use a delayed write. This delayed write is necessary to allow direct coupling to external FIFOs, or to state machines that initiate a write operation one clock cycle before the data is available on the bus.

#### Cascade timing is enabled by setting EXTFIFO HIGH.

When used for FIFO depth expansion, Cascade timing allows the size of the internal Transmit FIFO to be expanded to an almost unlimited depth. It allows a CY7C42x5 series synchronous FIFO to be attached to the transmit interface without any extra logic, as shown in Figure 3.

# Figure 3. External FIFO Depth Expansion of the CY7C9689A Transmit Data Path



### **Transmit FIFO**

The Transmit FIFO is used to buffer data and command captured in the input register for later processing and transmission. This FIFO is sized to hold 256 14-bit characters. When the Transmit FIFO is enabled, and a <u>Transmit FIFO</u> write is enabled (the device is selected and TXEN is sampled asserted), data is captured in the transmit input register and stored into the Transmit FIFO. All Transmit FIFO write operations are clocked by TXCLK.

The Transmit FIFO presents Full, Half-Full, and Empty FIFO flags. These flags are provided synchronous to TXCLK. When the Transmit FIFO is enabled, it allows operation with a Moore-type external controlling state machine. When configured for Cascade timing, the timing and active levels of these signals are also designed to support direct expansion to Cypress CY7C42x5 synchronous FIFOs.

Regardless of bus width (8- or 10-bit characters) the Transmit FIFO can be clocked at any rate from DC to 50 MHz. This gives the Transmit FIFO a maximum bandwidth of 50 million characters per second. Since the serial outputs can only move 20 million characters per second at their fastest operating rate, there is ample time to service multiple CY7C9689A HOTLinks with a single controller.

The read port of the Transmit FIFO is connected to a logic block that performs data formatting and validation. All data read operations from the Transmit FIFO are controlled by a Transmit Control State Machine that operates synchronous to REFCLK.

#### **Encoder Block**

The Encoder logic block performs two primary functions: encoding the data for serial transmission and generating BIST patterns to allow at-speed link and device testing.

#### BIST LFSR

The Encoder logic block operates on data stored in a register. This register accepts information directly from the Transmit FIFO, the Transmit Input Register or from the Transmit Control State Machine when it inserts special characters into the data stream.

This same register is converted into a Linear Feedback Shift <u>Register (LF</u>SR) when the BIST pattern generator is enabled (TXBISTEN is LOW). When enabled, this LFSR generates a 511-character sequence that includes all Data and Special Character codes, including the explicit violation symbols. This provides a predictable but pseudo-random sequence that can be matched to an identical LFSR in the Receiver.

#### Encoder

The data passed through the Transmit FIFO and pipeline register, or as received directly from the Transmit Input Register, is seldom in a form suitable for transmission across a serial link. The characters must usually be processed or transformed to guarantee:

- a minimum transition density (to allow the serial receiver PLL to extract a clock from the data stream)
- ■some way to allow the remote receiver to determine the correct character boundaries (framing).



The CY7C9689A contains an integrated 4B/5B encoder that accepts 8-bit data characters and converts these into 10-bit transmission characters that have been optimized for transport on serial communications links. This 4B/5B encoding scheme is compliant with the ANSI X3T9.5 (FDDI) committee's 4B/5B code. The CY7C9689A also contains a 5B/6B encoder that accepts 10-bit data characters and converts these into 12-bit transmission characters.

The 4B/5B, 5B/6B encoder can be bypassed for those systems that operate with external 4B/5B or 5B/6B encoders or use alternate forms of encoding or scrambling to ensure good transmission characteristics. The complete encoding tables are listed in Table 7 and Table 8.

When the Encoder is enabled, the transmit data characters (as passed through the Transmit FIFO and pipeline register) are converted to either a 10-bit or 12-bit Data symbol or a 10-bit or 12-bit Command Character, depending upon the state of the TXSC/D input. If TXSC/D is HIGH, the data on the command inputs are encoded into Command Character as shown in *Table 8*. If TXSC/D is LOW, the data inputs are encoded using the Data Character encoding in Table 7.

The 4B/5B, 5B/6B coding function of the Encoder can be bypassed for systems that include an external coder or scrambler function as part of the controller or host system. This is performed by setting ENCBYP LOW. With the encoder bypassed, each 10-bit or 12-bit character (as captured in the Transmit Input Register) is passed directly to the Transmit Shifter (or Transmit FIFO) without modification.

#### **Transmit Shifter**

The Transmit Shifter accepts 10-bit (BYTE8/10 = HIGH) or 12-bit (BYTE8/10 = LOW) parallel data from the Encoder block once each character time, and shifts it out the serial interface output buffers using a PLL-multiplied bit-clock with NRZI encoding. This bit-clock runs at 2.5, 5, or 10 times the REFCLK rate (3, 6, or 12 times when BYTE8/10 is LOW) as selected by RANGESEL and SPDSEL (see Table 3). Timing for the parallel transfer is controlled by the counter and dividers in the Clock Multiplier PLL and is not affected by signal levels or timing at the input pins. Bits in each character are shifted out LSB first.

#### **Routing Matrix**

The Routing Matrix is a precision multiplexor that allows local diagnostic loopback. The signal routing for the transmit serial outputs is controlled by the DLB input as listed Table 2.in

#### Serial Line Drivers

The serial interface PECL Output Drivers (ECL referenced to +5 v) are the transmission line drivers for the serial media. OUTA± receives its data directly from the transmit shifter, while OUTB± receives its data from the Routing Matrix. These two outputs (OUTA± and OUTB±) are capable of direct connection to +5 v optical modules, and can also directly drive DC- or AC-coupled transmission lines.

The PECL-compatible Output Drivers can be viewed as programmable current sources. The output voltage is determined by the output current and the load impedance  $Z_{LOAD}$ . The desired output voltage swing is therefore controlled by the current-set resistor  $R_{CURSET}$  associated with that driver. Different  $R_{CURSET}$  values are required for different line



impedance/amplitude combinations. The output swing is designed to center around V<sub>DD</sub>-1.33 v. Each output must be externally biased to V<sub>DD</sub>-1.33 v.

This differential output-swing can be specified two ways: either as a peak-to-peak voltage into a single-end load, or as an absolute differential voltage into a differential load.

When specified into a single-ended load (one of the outputs switching into a load), the single output will both source and sink current as it changes between its HIGH and LOW levels. The voltage difference between this HIGH level and LOW level determine the peak-to-peak signal-swing of the output. This amplitude relationship is controlled by the load impedance on the driver, and by the resistance of the  $R_{CURSET}$  resistor for that driver, as listed in *Eq. 1* 

$$R_{\text{CURSET}} = \frac{180 \times Z_{\text{LOAD}}}{V_{\text{OPP}}}$$
 Eq. 1

In Eq. 1, V<sub>OPP</sub> is the difference in voltage levels at one output of the differential driver when that output is driving HIGH and LOW,  $Z_{LOAD}$  is that load seen by the one output when it is sourcing and sinking current. With a known load impedance and a desired signal swing, it is possible to calculate the value of the associated CURSETA or CURSETB resistor that sets this current.

Unused differential output drivers should be left open, and can reduce their power dissipation by connecting their respective CURSETx input to  $V_{DD}$ .

#### Transmit PLL Clock Multiplier

The Transmit PLL Clock Multiplier accepts an external clock at the REFCLK input, and multiples that clock by 2.5, 5, or 10 (3, 6, or 12 when BYTE8/10 is LOW and the encoder is disabled) to generate a bit-rate clock for use by the transmit shifter. It also provides a character-rate clock used by the Transmit Controller state machine.

The clock multiplier PLL can accept a REFCLK input between 8 MHz and 40 MHz, however, this clock range is limited by the operation mode of the CY7C9689A as selected by the SPDSEL and RANGESEL inputs, and to a limited extent, by the BYTE8/10



and FIFOBYP signals. The operating serial signalling rate and allowable range of REFCLK frequencies is listed in Table 3.

#### Transmit Control State Machine

The Transmit Control State Machine responds to multiple inputs to control the data stream passed to the encoder. It operates in response to:

| SPDSEL | RANGESEL            | Serial<br>Data Rate<br>(MBaud) | REFCLK <sup>[7]</sup><br>Frequency<br>(MHz) |
|--------|---------------------|--------------------------------|---------------------------------------------|
| LOW    | LOW                 | 50–100                         | 10–20                                       |
| LOW    | HIGH <sup>[6]</sup> | 50–100                         | 20–40                                       |
| HIGH   | LOW                 | 100–200                        | 10–20                                       |
| HIGH   | HIGH                | 100–200                        | 20–40                                       |

Table 3. Speed Select and Range Select Settings

■the state of the FIFOBYP input

■the presence of data in the Transmit FIFO

■the contents of the Transmit FIFO

■the state of the transmitter BIST enable (TXBISTEN)

■the state of external halt signal (TXHALT).

These signals are used by the Transmit Control State Machine to control the data formatter, read access to the Transmit FIFO and BIST. They determine the content of the characters passed to the Encoder and Transmit Shifter.

When the Transmit FIFO is bypassed, the Transmit Control State Machine operates synchronous to REFCLK. In this mode, data from the TXDATA bus is passed directly from the Input Register to the Pipeline Register. If no data is enabled into the Input register (TXEN is deasserted or TXFULL is asserted) then the Transmit Control State Machine presents a JK or LM (when  $BYTE8/\overline{10} = LOW$ ) Command Character code to the Encoder to maintain link synchronization.

If both the Encoder and Transmit FIFO are bypassed and no data is enabled into the Input Register, the Transmit Control State Machine injects JK or LM (when BYTE8/ $\overline{10}$  = LOW) into the Serial Shifter Register at this time slot. This also occurs if the Encoder is bypassed, the Transmit FIFO is enabled, and the Transmit FIFO is empty.

#### External Control of Data Flow

The Transmit Control State Machine supports halting of data transmission by the TXHALT input. This control signal input is only interpreted when the Transmit FIFO is enabled. TXHALT is brought directly to the state machine without going through the Transmit FIFO.

The assertion of TXHALT causes character processing to stop at the next FIFO character location. No additional data is read from the Transmit FIFO until TXHALT is deasserted.

TXHALT may be used to prevent a remote FIFO overflow, which would result in lost data. This back-pressure mechanism can significantly improve data integrity in systems that cannot guarantee the full bandwidth of the host system at all times.

#### Serial Line Receivers

Two differential line receivers, INA± and INB±, are available for accepting serial data streams, with the active input selected using the A/B input. The DLB input allow the transmit Serializer output to be selected as a third input serial stream, but this path is generally used only for local diagnostic loopback purposes. The serial line receiver inputs are all differential, and will accommodate wire interconnect with filtering losses or transmission line attenuation greater than 9 dB (V<sub>DIF</sub> ≥ 200 mV, or 400 mV peak-to-peak differential) or can be directly connected to +5 v fiber-optic interface modules (any ECL logic family, not limited to ECL 100K). The common-mode tolerance of these line receivers accommodates a wide range of signal termination voltages.

As can be seen in *Table 2*, these inputs are configured to allow single-pin control for most applications. For those systems requiring selection of only INA± or INB±, the DLB signals can be tied LOW, and the A/B selection can be performed using only A/B. For those systems requiring only a single input and a local loopback, the A/B can be tied HIGH or LOW, and DLB can be used for loopback control.

### Signal Detect

The selected Line Receiver (that routed to the clock and data recovery PLL) is simultaneously monitored for:

- ■analog amplitude (> 400 mV pk-pk)
- transition density
- ■received data stream outside normal frequency range (±400 ppm)
- carrier detected

All of these conditions must be valid for the Signal Detect block to indicate a valid signal is present. This status is presented on the LFI (Link Fault Indicator) output, which changes synchronous to RXCLK. While link status is monitored internally at all times, it is necessary to have transitions on RXCLK to allow this signal to change externally.

#### Clock/Data Recovery

The extraction of a bit-rate clock and recovery of data bits from the received serial stream is performed within the Clock/Data Recovery (CDR) block. The clock extraction function is performed by a high-performance embedded PLL that tracks the frequency of the incoming bit stream and aligns the phase of its internal bit-rate clock to the transitions in the serial data stream.

The CDR makes use of the clock present at the REFCLK input. It is used to ensure that the VCO (within the CDR) is operating at the correct frequency (rather than some harmonic of the bit rate), to improve PLL acquisition time, and to limit unlocked frequency excursions of the CDR VCO when no data is present at the serial inputs.

#### Notes

<sup>6.</sup> When SPDSEL is LOW and the FIFOs are bypassed (FIFOBYP is LOW), the RANGESEL input is ignored and is internally mapped to the LOW setting. When configured for 12-bit preencoded data (BYTE8/10 and ENCBYP are both LOW) the allowable REFCLK ranges are 8.33 to 16.67 MHz and 16.67 to

<sup>7.</sup> 33 33 MHz



Regardless of the type of signal present, the CDR will attempt to recover a data stream from it. If the frequency of the recovered data stream is outside the limits for the range controls, the CDR PLL will track REFCLK instead of the data stream. When the frequency of the selected data stream returns to a valid frequency, the CDR PLL is allowed to track the received data stream. The frequency of REFCLK is required to be within ±400 ppm of the frequency of the clock that drives the REFCLK signal at the remote transmitter to ensure a lock to the incoming data stream.

For systems using multiple or redundant connections, the LFI output can be used to select an alternate data stream. When an LFI indication is detected, external logic <u>can</u> toggle selection of the INA± and INB± inputs through the A/B input. When a port switch takes place, it is necessary for the PLL to reacquire the new serial stream and frame to the incoming characters.

#### **Clock Divider**

This block contains the clock division logic, used to transfer the data from the Deserializer/Framer to the Decoder once every character (once every ten or twelve bits) clock. This counter is free running and generates outputs at the bit-rate divided by 10 (12 when the BYTE8/10 is LOW). When the Receive FIFO is bypassed, one of these generated clocks is driven out the RXCLK pin.

#### Deserializer/Framer

The CDR circuit extracts bits from the serial data stream and clocks these bits into the Shifter/Framer at the bit-clock rate. When enabled, the Framer examines the data stream looking for JK or LM (when BYTE8/10 is LOW) characters at all possible bit positions. The location of this character in the data stream is used to determine the character boundaries of all following characters.

The framer operates in two different modes, as selected by the RFEN input. When RFEN is asserted (HIGH), the framer is allowed to reset the internal character boundaries on any detected JK or LM (when BYTE8/10 is LOW) character.

If RFEN is LOW, the framer is disabled and no changes are made to character boundaries.

The framer in the CY7C9689A operates by shifting the internal character position to align with the character clock. This ensures that the recovered clock does not contain any significant phase changes/hops during normal operation or framing, and allows the recovered clock to be replicated and distributed to other circuits using PLL-based logic elements.

### **Decoder Block**

The decoder logic block performs two primary functions: decoding the received transmission characters back into Data and Command Character codes, and comparing generated BIST patterns with received characters to permit at-speed link and device testing.

#### 5B/4B, 6B/5B Decoder

The framed parallel output of the Deserializer is passed to the 5B/4B, 6B/5B Decoder. If the Decoder is enabled, it is transformed from a 10-bit or 12-bit transmission character back to the original Data and Command Character codes. This block uses the standard decoder patterns in Table 7 and Table 8 of this data

sheet. Data Patterns on the data bus are indicated by a LOW on RXSC/D, and Command Character codes on the command bus are indicated by a HIGH. Invalid patterns or disparity errors are signaled as errors by a HIGH on VLTN.

If the Decoder is bypassed and  $BYTE8/\overline{10}$  is HIGH, the ten (10) data bits of each transmission character are passed unchanged from the framer to the Pipeline Register.

When the Decoder is bypassed and  $BYTE8/\overline{10}$  is LOW, the twelve (12) data bits of each transmission character are passed unchanged from the framer to the Pipeline Register.

#### BIST LFSR

The output register of the Decoder block is normally used to accumulate received characters for delivery to the <u>Receive</u> Formatter block. When configured for BIST mode (RXBISTEN is LOW), this register becomes a signature pattern generator and checker by logically converting to a Linear Feedback Shift Register (LFSR). When enabled, this LFSR generates a 511-character sequence that includes all Data and Command Character codes, including the explicit violation symbols. This provides a predictable but pseudo-random sequence that can be matched to an identical LFSR in the Transmitter. When synchronized with the received data stream, it checks each character in the Decoder with each character generated by the LFSR and indicates compare errors at the VLTN output of the Receive Output Register.

The LFSR is initialized by the BIST hardware to the BIST loop start code of HEX data 00 (00 is sent only once per BIST loop). Once the start of the BIST loop has been detected by the receiver, RXRVS is asserted for pattern mismatches between the received characters and the internally generated character sequence. Code rule violations or running disparity errors that <u>occur as</u> part of the BIST loop do not cause an error indication. RXFULL pulses asserted for one RXCLK cycle per BIST loop and can be used to check test pattern progress.

The specific patterns checked by the receiver are described in Table 4.

If a large number of errors are detected, the receive BIST state machine aborts the compare operations and resets the LFSR to the D0.0 state to look for the start of the BIST sequence again.

#### **Receive Control State Machine**

The Receive Control State Machine responds to multiple input conditions to control the routing and handling of received characters. It controls the staging of characters across various registers and the Receive FIFO. It controls the various discard policies and error control within the receiver, and operates in response to:

■the received character stream

■the room for additional data in the Receive FIFO

■the state of the receiver BIST enable (RXBISTEN)

■the state of FIFOBYP.

These signals and conditions are used by the Receive Control State Machine to control the Receive Formatter, write access to the Receive FIFO, the Receive Output register, and BIST. They determine the content of the characters passed to each of these destinations.



#### Table 4. CY7C9689A TAXI HOTLink BIST Sequence

| D.00<br>C.JK | C.JK<br>C.IH | C.IH<br>C.OI | C.SR<br>D.FF | C.SS<br>C.BB | C.QQ<br>D B3 | D.FB<br>D 55 | D.77<br>D.2C | D.3D<br>C.JK | D.1E<br>C.BS | C.HH<br>D.C5 | D.8F<br>D 68 | D.4B<br>C.II | D.23<br>C BS | D.11<br>D.C0 | D.04<br>C.TS |
|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| C.TR         | C.SR         | C.SS         | 0.00         | D.F8         | C.TS         | C.QH         | D.D2         | C.RR         | D.BC         | C.TT         | C.QH         | D.D7         | D.6D         | D.3A         | C.HH         |
| D.89         | D.42         | C.HI         | D.94         | C.TT         | C.TR         | C.QI         | D.EB         | D.73         | D.35         | D.1C         | C.JK         | C.RS         | D.CF         | D.6B         | D.33         |
| D.15         | D.0C         | C.JK         | C.RS         | D.CD         | D.6A         | C.HI         | D.91         | D.44         | C.II         | C.IH         | C.QI         | D.E6         | C.RR         | D.B2         | C.HQ         |
| D.A8         | C.TT         | C.QH         | D.D4         | C.TS         | C.TR         | C.QI         | D.E3         | D.71         | D.34         | C.JK         | C.IH         | C.QI         | D.ED         | D.7A         | C.HI         |
| D.99         | D.46         | C.HI         | D.96         | C.HQ         | D.AE         | C.HQ         | D.A3         | D.51         | D.24         | C.JK         | C.IH         | C.QI         | D.EC         | C.TS         | C.QH         |
| D.D1         | D.64         | C.II         | C.IH         | C.QI         | D.E4         | C.RR         | C.IR         | C.QI         | D.E0         | C.IS         | C.TR         | C.SR         | C.SS         | C.SS         | C.SS         |
| C.SS         | C.QQ         | D.F0         | C.TS         | C.TR         | C.SR         | C.QQ         | D.F4         | C.TS         | C.TR         | C.QI         | D.E1         | D.70         | C.II         | C.IH         | C.SR         |
| C.QQ         | D.FC         | C.TS         | C.QH         | D.D3         | D.65         | D.38         | C.JK         | C.RS         | D.C6         | C.RR         | D.B6         | C.HQ         | D.AA         | C.HQ         | D.A1         |
| D.50         | C.II         | C.IH         | C.SR         | C.QQ         | D.FD         | D.7E         | C.HI         | D.9B         | D.47         | D.29         | D.12         | C.HH         | D.8C         | C.TT         | C.QH         |
| ם.ם          | D.6E         | C.HI         | D.93         | D.45         | D.28         | C.JK         | 0.KS         | D.C4         | 0.15         | C.IR         | U.QI         | D.E2         | C.RR         | D.B0         | 6.11         |
| C.TR         | C.SR         | C.QQ         | D.F6         | C.RR         | D.BA         | C.HQ         | D.A9         | D.52         | C.HI         | D.9C         | C.TT         | C.QH         | D.DF         | D.6F         | D.3B         |
| D.17         | D.0D         | D.0A         | C.HH         | D.85         | D.48         | C.II         | C.RS         | D.C8         | C.TS         | C.QH         | D.D8         | C.TS         | C.QH         | D.DA         | C.RR         |
| D.BD         | D.5E         | C.HI         | D.9F         | D.4F         | D.2B         | D.13         | D.05         | D.08         | C.JK         | C.RS         | D.CC         | C.TS         | C.QH         | D.D9         | D.66         |
| C.HI         | D.92         | C.HQ         | D.AC         | C.TT         | C.QH         | D.D5         | D.6C         | C.II         | C.RS         | D.C1         | D.60         | C.II         | C.IH         | C.SR         | C.SS         |
| C.SS         | C.SS         | C.QQ         | D.F1         | D.74         | C.II         | C.IH         | C.QI         | D.E5         | D.78         | C.II         | C.RS         | D.C2         | C.RR         | D.B4         | C.TT         |
| C.TR         | C.QI         | D.E9         | D.72         | C.HI         | D.98         | C.TT         | C.QH         | D.DE         | C.RR         | D.BF         | D.5F         | D.2F         | D.1B         | D.07         | D.09         |
| D.02         | C.HH         | D.84         | C.TT         | C.TR         | C.QI         | D.EA         | C.RR         | D.B1         | D.54         | C.II         | C.IH         | C.QI         | D.E7         | D.79         | D.36         |
| C.HH         | D.8A         | C.HQ         | D.A5         | D.58         | C.II         | C.RS         | D.CA         | C.RR         | D.B5         | D.5C         | C.II         | C.RS         | D.CB         | D.63         | D.31         |
| D.14         | C.JK         | C.IH         | C.QI         | D.EF         | D.7B         | D.37         | D.1D         | D.0E         | C.HH         | D.87         | D.49         | D.22         | C.HH         | D.80         | C.TT         |
| C.TR         | C.SR         | C.SS         | C.QQ         | D.F9         | D.76         | C.HI         | D.9A         | C.HQ         | D.AD         | D.5A         | C.HI         | D.9D         | D.4E         | C.HI         | D.97         |
| D.4D         | D.2A         | C.HH         | D.81         | D.40         | C.II         | C.IH         | C.SR         | C.SS         | C.QQ         | D.FA         | C.RR         | D.B9         | D.56         | C.HI         | D.9E         |
| C.HQ         | D.AF         | D.5B         | D.27         | D.19         | D.06         | C.HH         | D.86         | C.HQ         | D.A6         | C.HQ         | D.A2         | C.HQ         | D.AO         | C.TT         | C.TR         |
| C.SR         | C.SS         | C.SS         | C.QQ         | D.F2         | C.RR         | D.B8         | C.TT         | C.QH         | D.D6         | C.RR         | D.BE         | C.HQ         | D.AB         | D.53         | D.25         |
| D.18         | C.JK         | C.RS         | D.CE         | C.RR         | D.B7         | D.5D         | D.2E         | C.HH         | D.83         | D.41         | D.20         | C.JK         | C.IH         | C.SR         | C.SS         |
| C.SS         | C.QQ         | D.F3         | D.75         | D.3C         | C.JK         | C.RS         | D.C7         | D.69         | D.32         | C.HH         | D.88         | C.TT         | C.QH         | D.DC         | C.TS         |
| C.QH         | D'DR         | D.67         | D.39         | D.16         | C.HH         | D.8E         | U.HQ         | D.A7         | D.59         | D.26         | C.HH         | D.82         | C.HQ         | D.A4         | C.II         |
| C.TR         | C.QI         | D.E8         | C.TS         | C.QH         | D.D0         | C.TS         | C.TR         | C.SR         | C.QQ         | D.F5         | D.7C         | C.II         | C.RS         | D.C3         | D.61         |
| D.30         | C.JK         | C.IH         | C.SR         | C.QQ         | D.FE         | C.RR         | D.BB         | D.57         | D.2D         | D.1A         | C.HH         | D.8D         | D.4A         | C.HI         | D.95         |

The Receive Control State Machine always operates synchronous to the recovered character clock (bit-clock/10 or bit-clock/12). When the Receive FIFO is bypassed, RXCLK becomes an output that changes synchronous to the internal character clock. RXCLK operates at the same frequency as the internal character clock.

#### Discard Policies

When the Receive FIFO is enabled, the Receive Control State Machine has the ability to selectively discard specific characters from the data stream that are determined by the present configuration as being unnecessary. When discarding is enabled, it reduces the host system overhead necessary to keep the Receive FIFO from overflowing and losing data.



The discard policy is configured as part of the operating mode and is set using the RXMODE[1:0] inputs. The four discard policies are listed in Table 5.

|--|

| Policy # | Policy Description                                                 |
|----------|--------------------------------------------------------------------|
| 0 (00)   | Keep all received characters                                       |
| 1 (01)   | Process Commands, discard all but the last JK or LM SYNC character |
| 2 (1X)   | Process Commands, discard all C5.0 characters                      |

Policy 0 is the simplest and also applies for all conditions where the Receive FIFO is bypassed. In this mode, every character that is received is placed into the Receive FIFO (when enabled) or into the Receive Output Register.

In discard policy 1, the JK or LM SYNC character, which is automatically transmitted when no data is present in the Transmit FIFO, is treated differently here. In this mode, whenever two or more adjacent JK or LM characters are received, all of them are discarded except the last one received before any other character type. This allows these fill characters to be removed from the data stream, but the last SYNC character which can be used as a delimiter.

Policy 2 is identical to policy 1 except that all C5.0 characters are removed from the data stream.

When the FIFOs are bypassed (FIFOBYP LOW), no characters are actually discarded, but the receiver discard <u>policy can</u> be used to control external filtering of the data. The RXEMPTY FIFO flag is used to indicate if the ch<u>aracter on</u> the output bus is valid or not. In discard policy 0, the RXEMPTY flag is always deasserted to indicate that valid data is always present. In discard policy 1, the RXEMPTY flag indicates an empty condition for all but the last JK or LM character before any other character is presented. In discard policy 2, the RXEMPTY flag indicates an empty condition for all JK or LM SYNC characters. When any other character is present, this flag indicates that valid or "interesting" Data or Special Characters are present.

#### **Receive FIFO**

The Receive FIFO is used to buffer data captured from the selected serial stream for later processing by the host system. This FIFO is sized to hold 256 14-bit characters. When the FIFO is enabled, it is written to by the Receive Control State Machine. When data is present in the Receive FIFO (as indicated by the RXFULL, RXHALF, and RXEMPTY Receive FIFO status flags), it can be read from the Output Register by asserting CE and RXEN.

The read port on the Receive FIFO may be configured for the same two timing models as the transmit interface: UTOPIA and Cascade. Both are forms of a FIFO interface. The UTOPIA timing model has active LOW RXEMPTY and RXFULL status flags, and an active LOW RXEN enable. When configured for Cascade operation, these same signals are all active HIGH. Either timing model supports connection to various host bus interfaces, state machines, or external FIFOs for depth expansion (see *Figure 4*)

Figure 4. External FIFO Depth Expansion of the CY7C9689A Receive Data Path)



The Receive FIFO presents Full, Half-Full, and Empty FIFO status flags. These flags are provided synchronous to RXCLK to allow operation with a Moore-type external controlling state machine. When configured with the Receive FIFO enabled, <u>RXCLK is an input</u>. When the Receive FIFO is bypassed (FIFOBYP is LOW), RXCLK is an output operating at the received character rate.

#### **Receive Input Register**

The input register is clocked by the rising edge of RXCLK. It samples numerous signals that control the reading of the Receive FIFO and operation of the Receive Control State Machine.

#### **Receive Output Register**

The Receive Output Register changes in response to the rising edge of RXCLK. The Receive FIFO status flag outputs of this register are <u>placed</u> in a High-Z state when the CY7C9689A is not addressed (CE is sampled HIGH). The RXDATA bus output drivers are enabled when the device is selected by RXEN being asserted in the RXCLK cycle immediately following that in which the device was addressed (CE is sampled LOW), and RXEN being sampled by RXCLK. This initiates a Receive FIFO read cycle.

Just as with the TXDATA bus on the Transmit Input Register, the receive outputs are also mapped by the specific decoding and bus-width selected by the ENCBYP, BYTE8/10 and FIFOBYP inputs. These assignments are shown in *Table 6*.

If the Receive FIFO and Decoder are bypassed, all received characters are passed directly to the Receive Output Register. If framing is enabled, and JK or LM sync characters have been detected meeting the present framing requirements, the output characters will appear on proper character boundaries. If framing is disabled (RFEN is LOW) or sync characters have not been detected in the data stream, the received characters may not be output on their proper 10-bit boundaries. In this mode, some form of external framing and decoding/descrambling must be used to recover the original source data.



#### Table 6. Receiver Output Bus Signal Map

|                       |                                                  | Receiver Decoder Mode <sup>[1]</sup>   |                                                   |                                        |  |  |  |
|-----------------------|--------------------------------------------------|----------------------------------------|---------------------------------------------------|----------------------------------------|--|--|--|
| RXDATA Bus Output Bit | Encoded 8-bit<br>Character Stream <sup>[8]</sup> | Pre-encoded 10-bit<br>Character Stream | Encoded 10-bit<br>Character Stream <sup>[9]</sup> | Pre-encoded 12-bit<br>Character Stream |  |  |  |
| RXSC/D                | RXSC/D                                           |                                        | RXSC/D                                            |                                        |  |  |  |
| RXDATA[0]             | RXDATA[0]                                        | RXD[0] <sup>[10, 11]</sup>             | RXDATA[0]                                         | RXD[0] <sup>[10, 12]</sup>             |  |  |  |
| RXDATA[1]             | RXDATA[1]                                        | RXD[1]                                 | RXDATA[1]                                         | RXD[1]                                 |  |  |  |
| RXDATA[2]             | RXDATA[2]                                        | RXD[2]                                 | RXDATA[2]                                         | RXD[2]                                 |  |  |  |
| RXDATA[3]             | TA[3] RXDATA[3] RXD[3] RXI                       |                                        | RXDATA[3]                                         | RXD[3]                                 |  |  |  |
| RXDATA[4]             | RXDATA[4]                                        | RXD[4]                                 | RXDATA[4]                                         | RXD[4]                                 |  |  |  |
| RXDATA[5]             | RXDATA[5]                                        | RXD[5]                                 | RXDATA[5]                                         | RXD[5]                                 |  |  |  |
| RXDATA[6]             | RXDATA[6]                                        | RXD[6]                                 | RXDATA[6]                                         | RXD[6]                                 |  |  |  |
| RXDATA[7]             | RXDATA[7]                                        | RXD[7]                                 | RXDATA[7]                                         | RXD[7]                                 |  |  |  |
| RXDATA[8]/RXCMD[3]    | RXCMD[3]                                         | RXD[8]                                 | RXDATA[8]                                         | RXD[8]                                 |  |  |  |
| RXDATA[9]/RXCMD[2]    | DATA[9]/RXCMD[2] RXCMD[2] RXD[9] RXDAT           |                                        | RXDATA[9] <sup>[9]</sup>                          | RXD[9]                                 |  |  |  |
| RXCMD[1]              | RXCMD[1]                                         |                                        | RXCMD[1]                                          | RXD[10] <sup>[12]</sup>                |  |  |  |
| RXCMD[0]              | RXCMD[0]                                         |                                        | RXCMD[0]                                          | RXD[11]                                |  |  |  |
| VLTN                  | VLTN                                             |                                        | VLTN                                              |                                        |  |  |  |

<sup>Notes
8. When BYTE8/10 is HIGH, received bit order is decoded form the serial stream and presented (MSB to LSB) at RXDATA[7,6,5,4] and RXDATA[3,2,1,0] or RXCMD[3,2,1,0] as indicated by RXSC/D.
9. When BYTE8/10 is LOW, received bit order is decoded form the serial stream and presented (MSB to LSB) at RXDATA[8,7,6,5,4] and RXDATA[9,3,2,1,0] or RXCMD[1,0] as indicated by RXSC/D.
10. Eiror bit sbifted into the receiver</sup> 

<sup>11.</sup> When ENCBYP is LOW and BYTE8/10 is HIGH, the received bit order is (LSB to MSB) RXD[0,1,2,3,4,5,6,7,8,9].

<sup>12.</sup> When ENCBYP is LOW and BYTE8/10 is LOW, the received bit order is (LSB to MSB) RXD[0,1,2,3,4,5,6,7,8,9,11,10].





## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage temperature                     | . –65 °C to +150 °C                       |
|-----------------------------------------|-------------------------------------------|
| Ambient temperature with (power applied | )–55 °C to +125 °C                        |
| Supply voltage to ground potential      | –0.5 v to +6.5 v                          |
| DC voltage applied to outputs(          | $0.5 v \text{ to } V_{\text{DD}} + 0.5 v$ |
| Output current into TTL outputs (LOW)   | 30 mA                                     |
| DC input voltage                        | 0.5 v to V <sub>DD</sub> + 0.5 v          |

# **CY7C9689A DC Electrical Characteristics**

Static discharge voltage.....> 2001 V (per MIL-STD-883, Method 3015)

Latch-up current ......> 200 mA

### **Operating Range**

| Range      | Ambient Temperature | V <sub>DD</sub>          |
|------------|---------------------|--------------------------|
| Commercial | 0 °C to +70 °C      | $5.0 \text{ V} \pm 10\%$ |
| Industrial | –40 °C to +85 °C    | $5.0~V\pm10\%$           |

Over the Operating Range

| Parameter                                                           | Description                                                            | Test Conditions                                                               | Min.                    | Max.                    | Unit |  |  |
|---------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------|-------------------------|------|--|--|
| TTL Outpu                                                           | ts                                                                     | ·                                                                             |                         |                         |      |  |  |
| V <sub>OHT</sub>                                                    | Output HIGH voltage                                                    | $I_{OH} = -2 \text{ mA}, V_{DD} = \text{Min.}$                                | 2.4                     | _                       | V    |  |  |
| V <sub>OLT</sub>                                                    | Output LOW voltage                                                     | I <sub>OL</sub> = 8 mA, V <sub>DD</sub> = Min.                                | -                       | 0.4                     | V    |  |  |
| I <sub>OST</sub>                                                    | Output short circuit current                                           | $V_{OUT} = 0 V^{[13]}$                                                        | -30                     | -80                     | mA   |  |  |
| I <sub>OZL</sub>                                                    | High-Z output leakage current                                          |                                                                               | -20                     | 20                      | mA   |  |  |
| TTL Inputs                                                          |                                                                        |                                                                               |                         |                         |      |  |  |
| V <sub>IHT</sub>                                                    | Input HIGH voltage                                                     |                                                                               | 2.0                     | V <sub>CC</sub>         | V    |  |  |
| V <sub>ILT</sub>                                                    | Input LOW voltage                                                      |                                                                               | -0.5                    | 0.8                     | V    |  |  |
| I <sub>IHT</sub>                                                    | Input HIGH current                                                     | $V_{IN} = V_{DD}$                                                             | -                       | ±40                     | μA   |  |  |
| I <sub>ILT</sub>                                                    | Input LOW current                                                      | V <sub>IN</sub> = 0.0 V                                                       | -                       | -40                     | μA   |  |  |
| I <sub>ILPDT</sub>                                                  | Input HIGH current with internal pull-down                             | V <sub>IN</sub> = V <sub>CC</sub>                                             | -                       | +300                    | μA   |  |  |
| I <sub>ILPUT</sub>                                                  | Input LOW current with internal pull-up                                | V <sub>IN</sub> = 0.0 V                                                       | -300                    | -                       | μA   |  |  |
| Transmitter PECL-Compatible Output Pins: OUTA+, OUTA-, OUTB+, OUTB- |                                                                        |                                                                               |                         |                         |      |  |  |
| V <sub>OHE</sub>                                                    | Output HIGH voltage (V <sub>DD</sub> referenced)                       | Load = 50 $\Omega$ to V <sub>DD</sub> – 1.33 v;<br>R <sub>CURSET</sub> = 10 k | V <sub>DD</sub> – 1.03  | V <sub>DD</sub> - 0.83  | V    |  |  |
| V <sub>OLE</sub>                                                    | Output LOW voltage (V <sub>DD</sub> referenced)                        | Load = 50 $\Omega$ to V <sub>DD</sub> – 1.33 v;<br>R <sub>CURSET</sub> = 10 k | V <sub>DD</sub> – 2.0   | V <sub>DD</sub> – 1.62  | V    |  |  |
| V <sub>ODIF</sub>                                                   | Output differential voltage  (OUT+) - (OUT-)                           | Load = 50 $\Omega$ to V <sub>DD</sub> – 1.33 v;<br>R <sub>CURSET</sub> = 10 k | 600                     | 1100                    | mV   |  |  |
| Receiver S                                                          | ingle-ended PECL-Compatible Input Pin: CAR                             | DET                                                                           |                         |                         |      |  |  |
| V <sub>IHE</sub>                                                    | Input HIGH voltage (V <sub>DD</sub> referenced)                        |                                                                               | V <sub>DD</sub> - 1.165 | V <sub>DD</sub>         | V    |  |  |
| V <sub>ILE</sub>                                                    | Input LOW voltage (V <sub>DD</sub> referenced)                         |                                                                               | 2.5                     | V <sub>DD</sub> - 1.475 | V    |  |  |
| I <sub>IHE</sub>                                                    | Input HIGH current                                                     | $V_{IN} = V_{IHE}(min.)$                                                      | -                       | +40                     | μA   |  |  |
| I <sub>ILE</sub>                                                    | Input LOW current                                                      | $V_{IN} = V_{ILE}(max.)$                                                      | -40                     |                         | μA   |  |  |
| Receiver D                                                          | Receiver Differential Line Receiver Input Pins: INA+, INA-, INB+, INB- |                                                                               |                         |                         |      |  |  |
| V <sub>DIFF</sub>                                                   | Input differential voltage  (IN+) - (IN-)                              |                                                                               | 200                     | 2500                    | mV   |  |  |
| V <sub>IHH</sub>                                                    | Highest input HIGH voltage                                             |                                                                               | -                       | V <sub>DD</sub>         | V    |  |  |
| V <sub>ILL</sub>                                                    | Lowest input LOW voltage                                               |                                                                               | 2.5                     | _                       | V    |  |  |
| I <sub>IHH</sub>                                                    | Input HIGH current                                                     | V <sub>IN</sub> = V <sub>IHH</sub> Max.                                       | -                       | 750                     | μA   |  |  |
| I <sub>ILL</sub> <sup>[14]</sup>                                    | Input LOW current                                                      | V <sub>IN</sub> = V <sub>ILL</sub> Min.                                       | -200                    | -                       | μA   |  |  |

Notes

Tested one output at a time, output shorted for less than one second, less than 10% duty cycle.
 To guarantee positive currents for all PECL voltages, an external pull-down resistor must be present.



## CY7C9689A DC Electrical Characteristics (continued)

#### Over the Operating Range

| Parameter Description Test Condit |                      |              | onditions  | Min. | Max. | Unit |
|-----------------------------------|----------------------|--------------|------------|------|------|------|
| Miscellaneous                     |                      |              |            | Тур. | Max. |      |
| I <sub>DD</sub> <sup>[15]</sup>   | Power supply current | Freq. = Max. | Commercial | 170  | 250  | mA   |

### Capacitance<sup>[16]</sup>

| Parameter          | Description            | Test Conditions                                                    | Max. | Unit |
|--------------------|------------------------|--------------------------------------------------------------------|------|------|
| C <sub>INTTL</sub> | TTL input capacitance  | $T_A = 25 \text{ °C}, f_0 = 1 \text{ MHz}, V_{DD} = 5.0 \text{ V}$ | 7    | pF   |
| CINPECL            | PECL input capacitance | $T_A = 25 \text{ °C}, f_0 = 1 \text{ MHz}, V_{DD} = 5.0 \text{ V}$ | 4    | pF   |

### **AC Test Loads and Waveforms**



#### Notes

- 15. Maximum I<sub>CC</sub> is measured with V<sub>DD</sub> = MAX, RFEN = LOW, and outputs unloaded. Typical I<sub>DD</sub> is measured with V<sub>DD</sub> = 5.0 V, T<sub>A</sub> = 25 °C, RFEN = LOW, and outputs unloaded.
- 16. Tested initially and after any design or process changes that may affect these parameters, but not 100% tested.
- 17. Cypress uses constant current (ATE) load configurations and forcing functions. This figure is for reference only.



# CY7C9689A Transmitter TTL Switching Characteristics, FIFO Enabled

Over the Operating Range

| Parameter                           | Description                                                                  | Min. | Max. | Unit |
|-------------------------------------|------------------------------------------------------------------------------|------|------|------|
| f <sub>TS</sub>                     | TXCLK clock cycle frequency with transmit FIFO enabled                       |      | 50   | MHz  |
| t <sub>TXCLK</sub>                  | TXCLK period                                                                 | 20   | -    | ns   |
| t <sub>TXCPWH</sub>                 | TXCLK HIGH time                                                              | 6.5  | -    | ns   |
| t <sub>TXCPWL</sub>                 | TXCLK LOW time                                                               | 6.5  | -    | ns   |
| t <sub>TXCLKR</sub> [16]            | TXCLK Rise time <sup>[18]</sup>                                              | 0.7  | 5    | ns   |
| t <sub>TXCLKF</sub> <sup>[16]</sup> | TXCLK fall time <sup>[18]</sup>                                              | 0.7  | 5    | ns   |
| t <sub>TXA</sub>                    | Flag access time from TXCLK <sup>↑</sup> to Output                           | 2    | 15   | ns   |
| t <sub>TXDS</sub>                   | Transmit data set-up time to TXCLK <sup>↑</sup>                              | 4    | -    | ns   |
| t <sub>TXDH</sub>                   | Transmit data hold time from TXCLK1                                          | 1    | -    | ns   |
| t <sub>TXENS</sub>                  | Transmit enable set-up time to TXCLK <sup>↑</sup>                            | 4    | -    | ns   |
| t <sub>TXENH</sub>                  | Transmit enable hold time from TXCLK <sup>↑</sup>                            | 1    | -    | ns   |
| t <sub>TXRSS</sub>                  | Transmit FIFO Reset (TXRST) set-up time to TXCLK↑                            | 4    | -    | ns   |
| t <sub>TXRSH</sub>                  | Transmit FIFO Reset (TXRST hold time from TXCLK↑                             | 1    | -    | ns   |
| t <sub>TXCES</sub>                  | Transmit chip enable (CE) set-up time to TXCLK1                              | 4    | -    | ns   |
| t <sub>TXCEH</sub>                  | Transmit chip enable (CE) hold time from TXCLK1                              | 1    | -    | ns   |
| t <sub>TXZA</sub>                   | Sample of CE LOW by TXCLK <sup>↑</sup> , output high-Z to Active HIGH or LOW | 0    | -    | ns   |
| t <sub>TXOE</sub>                   | Sample of CE LOW by TXCLK↑ to output valid                                   | 1.5  | 20   | ns   |
| t <sub>TXAZ</sub>                   | Sample of CE HIGH by TXCLK <sup>↑</sup> to output in high-Z                  | 1.5  | 20   | ns   |