# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### **Features**

- Memory organization
  - Industry's largest first in first out (FIFO) memory densities: 18-Mbit, 36-Mbit, and 72-Mbit
  - □ Selectable memory organization: × 9, × 12, × 16, × 18, × 20, × 24, × 32, × 36
- Up to 133-MHz clock operation
- Unidirectional operation
- Independent read and write ports
  - □ Supports simultaneous read and write operations
  - Reads and writes operate on independent clocks, upto a maximum ratio of two, enabling data buffering across clock domains.
  - Supports multiple I/O voltage standard: low voltage complementary metal oxide semiconductor (LVCMOS) 3.3 V and 1.8 V voltage standards.
- Input and output enable control for write mask and read skip operations
- Mark and retransmit: resets read pointer to user marked position
- Empty, full, half-full, and programmable almost-empty and almost-full status flags with configured offsets
- Flow-through mailbox register to send data from input to output port, bypassing the FIFO sequence
- Configure programmable flags and registers through serial or parallel modes
- Separate serial clock (SCLK) input for serial programming
- Master reset to clear entire FIFO
- Partial reset to clear data but retain programmable settings
- Joint test action group (JTAG) port provided for boundary scan function
- Industrial temperature range: -40 °C to +85 °C

## **Functional Description**

The Cypress programmable FIFO family offers the industry's highest-density programmable FIFO memory device. It has independent read and write ports, which can be clocked up to 133 MHz. User can configure input and output bus sizes. The maximum bus size of 36 bits enables a maximum data throughput of 4.8 Gbps. The user-programmable registers enable user to configure the device operation as desired. The device also offers a simple and easy-to-use interface to reduce implementation and debugging efforts, improve time-to-market, and reduce engineering costs. This makes it an ideal memory choice for a wide range of applications including multiprocessor interfaces, video and image processing, networking and telecommunications, high-speed data acquisition, or any system that needs buffering at high speeds across different clock domains.

As implied by the name, the functionality of the FIFO is such that the data is read out of the read port in the same sequence in which it <u>was written</u> into the write port. If writes and inputs are enabled (WEN & IE), data on the write port gets written into the device a<u>t</u> the rising edge of write clock. Enabling reads and outputs (REN & OE) fetches data on the read port at every rising edge of read clock. Both reads and writes can occur simultaneously at different speeds provided the ratio between read and write clock is in the range of 0.5 to 2. Appropriate flags are set whenever the FIFO is empty, almost-empty, half-full, almost-full or full.

The device also supports mark and retransmit of data, and a flow-through mailbox register.

All product features and specs are common to all densities (CYF0072V, CYF0036V, and CYF0018V). All descriptions are given assuming the 72Mbit (CYF0072V) device is operated in  $\times$  36 mode. They are valid for other densities (CYF0036V, and CYF0018V) and all port sizes  $\times$  9,  $\times$  12,  $\times$  16,  $\times$  18,  $\times$  20,  $\times$  24 and  $\times$  32 unless otherwise specified. The only difference will be in the input and output bus width. Table 1 on page 7 shows the part of bus with valid data from D[35:0] and Q[35:0] in  $\times$  9,  $\times$  12,  $\times$  16,  $\times$  18,  $\times$  20,  $\times$  24,  $\times$  32 and  $\times$  36 modes.

For a complete list of related documentation, click here.

198 Champion Court

San Jose, CA 95134-1709 • 408-943-2600 Revised July 29, 2016



## Logic Block Diagram





## Contents

| Pin Diagram for CYF0XXXVXXL [1]    | 4  |
|------------------------------------|----|
| Pin Definitions                    | 5  |
| Architecture                       | 7  |
| Reset Logic                        | 7  |
| Selecting Word Sizes               | 7  |
| Memory Organization                |    |
| for Different Port Sizes           | 7  |
| Data Valid Signal (DVal)           | 8  |
| Write Mask and Read Skip Operation | 8  |
| Flow-through Mailbox Register      | 8  |
| Flag Operation                     | 8  |
| Retransmit from Mark Operation     | 9  |
| Programming Flag Offsets           |    |
| and Configuration Registers        | 9  |
| Width Expansion Configuration      | 13 |
| Power Up                           | 13 |
| Read/Write Clock Requirements      | 13 |
| JTAG Operation                     | 14 |
| Test Access Port                   | 14 |
| Tap Registers                      | 14 |
| JTAG ID Codes                      | 15 |
| OPCODES Supported                  | 15 |
| JTAG Instructions                  | 15 |

| Instruction Update and Bypass           | 15 |
|-----------------------------------------|----|
| TAP Controller State Diagram            | 15 |
| Maximum Ratings                         | 16 |
| Operating Range                         | 16 |
| Recommended DC Operating Conditions     | 16 |
| Electrical Characteristics              | 16 |
| I/O Characteristics                     | 17 |
| Latency Table                           | 17 |
| Switching Characteristics               | 19 |
| Switching Waveforms                     | 20 |
| Ordering Information                    | 29 |
| Ordering Code Definitions               | 29 |
| Package Diagram                         | 30 |
| Acronyms                                | 31 |
| Document Conventions                    | 31 |
| Units of Measure                        | 31 |
| Document History Page                   | 32 |
| Sales, Solutions, and Legal Information | 35 |
| Worldwide Sales and Design Support      | 35 |
| Products                                | 35 |
| PSoC® Solutions                         | 35 |
| Cypress Developer Community             |    |
| Technical Support                       | 35 |
|                                         |    |



## Pin Diagram for CYF0XXXVXXL [1]

|     |      |     |                  |                  | -                 | •                  | • •               | •                |                   |                   |                   |
|-----|------|-----|------------------|------------------|-------------------|--------------------|-------------------|------------------|-------------------|-------------------|-------------------|
|     | 1    | 2   | 3                | 4                | 5                 | 6                  | 7                 | 8                | 9                 | 10                | 11                |
| А   | FF   | D0  | D1               | DNU              | PORTSZ0           | PORTSZ1            | DNU               | DNU              | RT                | Q0                | Q1                |
| В   | ĒF   | D2  | D3               | DNU              | DNU               | PORTSZ2            | DNU               | DNU              | REN               | Q2                | Q3                |
| С   | D4   | D5  | WEN              | DNU              | V <sub>CC1</sub>  | DNU                | V <sub>CC1</sub>  | DNU              | RCLK              | Q4                | Q5                |
| D   | D6   | D7  | V <sub>SS</sub>  | V <sub>CC1</sub> | DNU               | LD                 | DNU               | V <sub>CC1</sub> | Vss               | Q6                | Q7                |
| Е   | D8   | D9  | V <sub>CC2</sub> | V <sub>CC2</sub> | V <sub>CCIO</sub> | V <sub>CCIO</sub>  | V <sub>CCIO</sub> | V <sub>CC2</sub> | V <sub>CC2</sub>  | Q8                | Q9                |
| F   | D10  | D11 | V <sub>SS</sub>  | $V_{SS}$         | V <sub>SS</sub>   | DNU                | V <sub>SS</sub>   | $V_{SS}$         | V <sub>SS</sub>   | Q10               | Q11               |
| G   | D12  | D13 | V <sub>CC2</sub> | V <sub>CC2</sub> | V <sub>CCIO</sub> | V <sub>CC1</sub>   | V <sub>CCIO</sub> | V <sub>CC2</sub> | V <sub>CC2</sub>  | Q12               | Q13               |
| Н   | D14  | D15 | V <sub>SS</sub>  | $V_{SS}$         | V <sub>SS</sub>   | V <sub>CC1</sub>   | V <sub>SS</sub>   | $V_{SS}$         | V <sub>SS</sub>   | Q14               | Q15               |
| J   | D16  | D17 | V <sub>CC2</sub> | V <sub>CC2</sub> | V <sub>CCIO</sub> | V <sub>CC1</sub>   | V <sub>CCIO</sub> | V <sub>CC2</sub> | V <sub>CC2</sub>  | Q16               | Q17               |
| К   | DNU  | DNU | WCLK             | DNU              | V <sub>SS</sub>   | ĪĒ                 | V <sub>SS</sub>   | DNU              | V <sub>CCIO</sub> | V <sub>CCIO</sub> | V <sub>CCIO</sub> |
| L   | D18  | D19 | V <sub>CC2</sub> | V <sub>CC2</sub> | V <sub>CCIO</sub> | V <sub>CC1</sub>   | V <sub>CCIO</sub> | V <sub>CC2</sub> | V <sub>CC2</sub>  | Q18               | Q19               |
| М   | D20  | D21 | $V_{SS}$         | $V_{SS}$         | V <sub>SS</sub>   | V <sub>CC1</sub>   | $V_{SS}$          | $V_{SS}$         | V <sub>SS</sub>   | Q20               | Q21               |
| Ν   | D22  | D23 | V <sub>CC2</sub> | V <sub>CC2</sub> | V <sub>CCIO</sub> | V <sub>CC1</sub>   | V <sub>CCIO</sub> | V <sub>CC2</sub> | V <sub>CC2</sub>  | Q22               | Q23               |
| Ρ   | D24  | D25 | $V_{SS}$         | $V_{SS}$         | $V_{SS}$          | SPI_SEN            | $V_{SS}$          | $V_{SS}$         | V <sub>SS</sub>   | Q24               | Q25               |
| R   | D26  | D27 | V <sub>CC2</sub> | $V_{CC2}$        | V <sub>CCIO</sub> | V <sub>CCIO</sub>  | V <sub>CCIO</sub> | $V_{CC2}$        | V <sub>CC2</sub>  | Q26               | Q27               |
| Т   | D28  | D29 | V <sub>SS</sub>  | V <sub>CC1</sub> | V <sub>CC1</sub>  | SPI_SI             | V <sub>CC1</sub>  | V <sub>CC1</sub> | V <sub>SS</sub>   | Q28               | Q29               |
| U   | DVal | DNU | D30              | D31              | PRS               | DNU <sup>[2]</sup> | SPI_SCLK          | V <sub>REF</sub> | OE                | Q30               | Q31               |
| ۷   | PAF  | PAE | D32              | D33              | DNU               | MRS                | MB                | DNU              | MARK              | Q32               | Q33               |
| ۱۸/ | TDO  | HE  | D34              | D35              | TDI               | DNU                | TMS               | TCK              | DNU               | Q34               | Q35               |

#### Figure 1. 209-ball FBGA pinout (Top View)

Notes

Pin Diagram for 18-Mbit, 36-Mbit & 72-Mbit; 1.8V & 3.3V IO voltage options.
 This pin should be tied to V<sub>SS</sub> preferably or can be left floating to ensure normal operation.



## **Pin Definitions**

| Pin Name     | I/O    | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|--------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| MRS          | Input  | Master reset: MRS initializes the internal read and write pointers to zero, resets all flags and sets the output register to all zeroes. During Master Reset, the configuration registers are set to default values.                                                                                                                                                                                                             |  |  |  |  |  |
| PRS          | Input  | artial reset: $\overline{PRS}$ initializes the internal read and write pointers to zero, resets all flags and sets t<br>utput register to all zeroes. During Partial Reset, the configuration register settings are retained.                                                                                                                                                                                                    |  |  |  |  |  |
| PORTSZ [2:0] | Input  | Port word size select: Port word width select pins (common for read and write ports).                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| WCLK         | Input  | Write clock: The rising edge clocks data into the FIFO when writes are enabled ( $\overline{WEN}$ asserted). Data is written into the FIFO memory when LD is high and into configuration registers when LD is low.                                                                                                                                                                                                               |  |  |  |  |  |
| LD           | Input  | Load: When LD is LOW, D[7:0] (Q[7:0]) are written (read) into (from) the configuration registers. When LD is HIGH, D[35:0] (Q[35:0]) are written (read) into (from) the FIFO memory.                                                                                                                                                                                                                                             |  |  |  |  |  |
| WEN          | Input  | Write enable: Control signal to enable writes to the device. When $\overline{\text{WEN}}$ is low data present on the inputs is written to the FIFO memory or configuration registers on every rising edge of WCLK.                                                                                                                                                                                                               |  |  |  |  |  |
| ĪĒ           | Input  | Input enable: IE is the data input enable signal that controls the enabling and disabling of the 36-bit data input pins. If it is enabled, data on the D[35:0] pins is written into the FIFO. The internal write address pointer is always incremented at rising edge of WCLK if WEN is enabled, regardless of the IE level. This is used for 'write masking' or incrementing the write pointer without writing into a location. |  |  |  |  |  |
| D[35:0]      | Input  | Data inputs: Data inputs for a 36-bit bus.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| RCLK         | Input  | Read clock: The rising edge initiates a read from the FIFO when reads are enabled ( $\overline{REN}$ asserted). Data is read from the FIFO memory when LD is high & from the configuration registers if LD is low.                                                                                                                                                                                                               |  |  |  |  |  |
| REN          | Input  | Read enable: Control signal to enable reads from the device. When $\overline{\text{REN}}$ is low data is read from the FIFO memory or configuration registers on every rising edge of RCLK.                                                                                                                                                                                                                                      |  |  |  |  |  |
| OE           | Input  | Output enable: When $\overline{OE}$ is LOW, FIFO data outputs are enabled; when $\overline{OE}$ is HIGH, the FIFO's outputs are in High Z (high impedance) state.                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Q[35:0]      | Output | Data outputs: Data outputs for a 36-bit bus.                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| DVal         | Output | Data valid: Active low data valid signal to indicate valid data on Q[35:0].                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| MARK         | Input  | Mark for retransmit: When this pin is asserted the memory location corresponding to the data present on the output bus is marked. Any subsequent retransmit operation resets the read pointer to this location.                                                                                                                                                                                                                  |  |  |  |  |  |
| RT           | Input  | Retransmit: A HIGH pulse on RT resets the internal read pointer to a physical location of the FIFO which is marked by the user (using MARK pin). With every valid read cycle after retransmit, previously accessed data is read until the FIFO is empty.                                                                                                                                                                         |  |  |  |  |  |
| MB           | Input  | Mailbox: When asserted the reads and writes happen to flow-through mailbox register.                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| EF           | Output | Empty flag: When $\overline{EF}$ is LOW, the FIFO is empty. $\overline{EF}$ is synchronized to RCLK.                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| PAE          | Output | Programmable almost-empty: When PAE is LOW, the FIFO is almost empty based on the almost-empty offset value programmed into the FIFO. It is synchronized to RCLK.                                                                                                                                                                                                                                                                |  |  |  |  |  |
| HF           | Output | Half-full flag: When $\overline{HF}$ is LOW, half of the FIFO is full. $\overline{HF}$ is synchronized to WCLK.                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| PAF          | Output | Programmable almost-full: When PAF is LOW, the FIFO is almost full based on the almost-full offset value programmed into the FIFO. It is synchronized to WCLK.                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| FF           | Output | Full flag: When $\overline{FF}$ is LOW, the FIFO is full. $\overline{FF}$ is synchronized to WCLK.                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| SPI_SCLK     | Input  | Serial clock: A rising edge on SPI_SCLK clocks the serial data present on the SPI_SI input into the offset registers if SPI_SEN is enabled.                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| SPI_SI       | Input  | Serial input: Serial input data in SPI mode.                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| SPI_SEN      | Input  | Serial enable: Enables serial loading of programmable flag offsets and configuration registers.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| ТСК          | Input  | Test clock (TCK) pin for JTAG.                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| TMS          | Input  | Test mode select (TMS) pin for JTAG.                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |



## Pin Definitions (continued)

| Pin Name          | I/O                | Pin Description                                                        |
|-------------------|--------------------|------------------------------------------------------------------------|
| TDI               | Input              | Test data in (TDI) pin for JTAG.                                       |
| TDO               | Output             | Test data out (TDO) pin for JTAG.                                      |
| V <sub>REF</sub>  | Input<br>Reference | Reference voltage: Reference voltage (regardless of I/O standard used) |
| V <sub>CC1</sub>  | Power<br>Supply    | Core voltage supply 1: 1.8 V supply voltage                            |
| V <sub>CC2</sub>  | Power<br>Supply    | Core voltage supply 2: 1.5 V supply voltage                            |
| V <sub>CCIO</sub> | Power<br>Supply    | Supply for I/Os                                                        |
| V <sub>SS</sub>   | Ground             | Ground                                                                 |
| DNU               | _                  | Do not use: These pins need to be left floating.                       |



## Architecture

The CYF0072V, CYF0036V, and CYF0018V are memory arrays of 72-Mbit, 36-Mbit, and 18-Mbit respectively. The memory organization is user configurable and word sizes can be selected as  $\times 9$ ,  $\times 12$ ,  $\times 16$ ,  $\times 18$ ,  $\times 20$ ,  $\times 24$ ,  $\times 32$ , or  $\times 36$ . The logic blocks to implement the FIFO functionality and the associated features are built around these memory arrays.

The input and output data buses have a maximum width of 36 bits. The input data bus goes to an input register and the data flow from the input register to the memory is controlled by the <u>write control logic</u>. The inputs to the write logic block <u>are WCLK</u>, WEN and IE. When the writes are enabled through WEN and if the inputs are enabled by IE, then the data on the input bus is written into the memory array at the rising edge of WCLK. This also increments the write pointer. Enabling writes but disabling the data input pins through IE only increments the write pointer without doing any writes or altering the contents of the memory location.

Similarly, the output register is connected to the data output bus. Transfer of contents from the memory to the output register is controlled by the read control logic. The inputs to the read control logic include <u>RCLK</u>, <u>REN</u>, <u>OE</u>, <u>RT</u> and <u>MARK</u>. When reads are enabled by <u>REN</u> and outputs are enabled using <u>OE</u>, the data from the memory pointed by the read pointer is transferred to the <u>output</u> data bus at the rising edge of <u>RCLK</u> along with active low <u>DVal</u>. If the outputs are disabled but the reads enabled, the outputs are in high impedance state, but internally the read pointer is incremented.

During write operation, the number of writes performed is always an even number (i.e., minimum write burst length is two and number of writes always a multiple of two). Whereas during read operation, the number of reads performed can be even or odd (i.e., minimum read burst length is one).

The MARK signal is used to 'mark' the location from which data is retransmitted when requested and RT is asserted to retransmit the data from the marked location.

#### **Reset Logic**

The FIFO can <u>be reset</u> in two ways: Master Reset (MRS) and Partial Reset (PRS). The MRS initializes the read and write pointers to zero and sets the output register to all zeroes. It also resets all flags & the configuration registers to their default values. The word size is configured thr<u>ough</u> pins; values of the three PORTSZ pins are latched during MRS. A Master Reset is required after power-up before accessing the FIFO.

PRS resets the read pointer, write pointer and mark location to the first physical location in the memory array. It also resets all flags to their default values. PRS does not affect the programmed configuration register values. Any changes to configuration registers during device operation mandates a PRS cycle to guarantee accurate flag operation.

#### Selecting Word Sizes

The word sizes are configured based on the logic levels on the PORTSZ pins during the master reset (MRS) cycle only (latched on low to high edge). The port size cannot be changed during normal mode of operation and these pins are ignored. Table 1. explains the pins of D[35:0] and Q[35:0] that will have valid data in modes where the word size is less than  $\times$  36. If word size is less than  $\times$  36, the unused output pins are tri-stated by the device and unused input pins will be ignored by the internal logic. The pins with valid data input D[N:0] and output Q[N:0] is given in Table 1.

#### Memory Organization for Different Port Sizes

The 72-Mbit memory has different organization for different port sizes. Table 1 shows the depth of the FIFO for all port sizes.

Note that for all port sizes, four to eight locations are not available for writing the data and are used to safeguard against false synchronization of empty and full flags.

| PORTSZ[2:0] | Word Size | FIFO Depth [3] | Memory Size [3] | Active Input Data Pins D[N:0] | Active Output Data Pins Q[N:0] |
|-------------|-----------|----------------|-----------------|-------------------------------|--------------------------------|
| 000         | × 9       | 8 Meg          | 72-Mbit         | D[8:0]                        | Q[8:0]                         |
| 001         | × 12      | 4 Meg          | 48-Mbit         | D[11:0]                       | Q[11:0]                        |
| 010         | × 16      | 4 Meg          | 64-Mbit         | D[15:0]                       | Q[15:0]                        |
| 011         | × 18      | 4 Meg          | 72-Mbit         | D[17:0]                       | Q[17:0]                        |
| 100         | × 20      | 2 Meg          | 40-Mbit         | D[19:0]                       | Q[19:0]                        |
| 101         | × 24      | 2 Meg          | 48-Mbit         | D[23:0]                       | Q[23:0]                        |
| 110         | × 32      | 2 Meg          | 64-Mbit         | D[31:0]                       | Q[31:0]                        |
| 111         | × 36      | 2 Meg          | 72-Mbit         | D[35:0]                       | Q[35:0]                        |

#### Table 1. Word Size Selection



#### Data Valid Signal (DVal)

Data valid (DVal) is an active low signal, synchronized to RCLK and is provided to check for valid data on the output bus. When a read operation is performed, the DVal signal goes low along with output data. This helps user to capture the data without keeping track of REN to data output latency. This signal also helps when write and read operations are performed continuously at different frequencies by indicating when valid data is available at the output port Q[35:0].

#### Write Mask and Read Skip Operation

As mentioned in Architecture on page 7, enabling writes but disabling the inputs (IE HIGH) increments the write pointer without doing any write operations or altering the contents of the location.

This feature is called Write Mask and allows user to move the write pointer without actually writing to the locations. This "write masking" ability is useful in some video applications such as Picture In Picture (PIP).

Similarly, during a read operation, if the outputs are disabled by keeping the OE high, the read data does not appear on the output bus; however, the read pointer is incremented. This feature is referred to as a Read Skip Operation.

#### Flow-through Mailbox Register

This feature transfers data from input to output directly bypassing the FIFO sequence. When MB signal is asserted the data present in D[35:0] will be available at Q[35:0] after two WCLK cycles. Normal read and write operations are not allowed during flow-through mailbox operation. Before starting Flow-through mailb<u>ox operation FIFO read should be completed to make data</u> valid DVal high in order to avoid data loss from FIFO. The width of flow-through mailbox register always corresponds to port size.

#### **Flag Operation**

This device provides five flag pins to indicate the condition of the FIFO.

#### Full Flag

The Full Flag (FF) operates on double word (burst length of two) boundaries and goes LOW when the device is full. Write operations are inhibited whenever FF is LOW regardless of the state of WEN. FF is synchronized to WCLK, that is, it is exclusively updated by each rising edge of WCLK. The worst

case assertion latency for Full Flag is four. As the user cannot know that the FIFO is full for four clock cycles, it is possible that user continues writing data during this time. In this case, the four data words written will be stored to prevent data loss and these words have to be read back in order for full flag to get de-asserted. The minimum number of reads required to de-assert full-flag is two and the maximum number of reads required to de-assert full flag is six. The assertion and de-assertion of Full flag with associated latencies is explained in Latency Table on page 14.

#### Half-Full Flag

The Half-Full (HF) flag goes LOW when half of the memory array is written. HF is synchronized to WCLK. The assertion and de-assertion of Half-Full flag with associated latencies is explained in Latency Table on page 17.

#### Empty Flag

The Empty Flag  $(\overline{EF})$  deassertion depends on burst writes and goes LOW when the device is empty. Read operations are inhibited whenever  $\overline{EF}$  is LOW, regardless of the state of REN.  $\overline{EF}$  is synchronized to RCLK, that is, it is exclusively updated by each rising edge of RCLK. The assertion and de-assertion of Empty flag with associated latencies is explained in Latency Table on page 17.

#### Programmable Almost-Empty and Almost-Full Flags

The CYF0072V includes programmable Almost-Empty and Almost-Full flags. Each flag operates on word boundaries and is programmed (see Programming Flag Offsets and Configuration Registers on page 9) a specific distance from the corresponding boundary flags (Empty or Full). (offset can range from 16 to 1023) When the FIFO contains the number of words for which the flags are programmed, the PAF or PAE is asserted, signifying that the FIFO is either almost-full or almost-empty. The default flag offset for both PAE and PAF is 127 words. These programmable flag boundaries have thresholds associated with them. Table 2 gives the assertion and de-assertion conditions for PAE & PAF flags based on these thresholds assuming default offset values.

The PAF flag signal transition is caused by the rising edge of WCLK and the PAE flag transition is caused by the rising edge of RCLK. The assertion and de-assertion of these flags with associated latencies is explained in Latency Table on page 17.

 Table 2. Programmable Flag Assertion/De-assertion Thresholds

| Operation   | PAE offset | Number of FIFO words - PAE                                   | PAF offset | Number of FIFO words - PAF                                                 |
|-------------|------------|--------------------------------------------------------------|------------|----------------------------------------------------------------------------|
| Assertion   | 127        | # FIFO words <= (PAE offset + 2)<br>i.e. # FIFO words <= 129 | 127        | # FIFO words >= FIFO depth - (offset + 1)<br>i.e. # FIFO words >= 2M - 128 |
| Deassertion | 127        | # FIFO words > (offset)<br>i.e. # FIFO words > 127           | 127        | # FIFO words < FIFO depth - (offset)<br>i.e. # FIFO words < 2M - 127       |



#### **Retransmit from Mark Operation**

The retransmit feature is useful for transferring packets of data repeatedly. It enables the receipt of data to be acknowledged by the receiver and retransmitted if necessary. Initiation of a retransmit operation (using RT pin) resets the internal read pointer to a physical location of the FIFO that is marked by the user (using the MARK pin). With every valid read cycle after retransmit, data is read out starting from the marked location and the read pointer is incremented until the FIFO is empty. Data written to FIFO after initiation of a retransmit operation are also transmitted. The full depth of the FIFO can be repeatedly retransmitted.

Flags are governed by the relative locations of the read and write pointers and are updated during a retransmit cycle. Refer to the latency table for the associated flag update latencies after initiation of a retransmit cycle.

Asserting RT initiates a retransmit operation. The retransmit feature can be used when two or more data words have been written to the FIFO. When the MARK pin is asserted, the memory location corresponding to the data present on the output bus is marked. A mark operation is mandated prior to initiating a Retransmit operation.

A retransmit operation should not be initiated when reads or writes are in progress. User should wait for four RCLK cycles after disabling reads before RT is asserted to ensure that the reads are completed.

On initiation of RT the 'marked' location becomes the new Full Boundary. If user continues to write the data after initiation of a retransmit operation, FF will be asserted when this boundary is reached i.e. FF is asserted once the write pointer reaches the marked location. This prevents overwriting and data-loss. During RT reads the full boundary remains frozen to the marked location and is released when the FIFO becomes empty. i.e. FF remains LOW until the entire FIFO is read. Full flag is released LFF\_RELEASE clocks after the EF is asserted. Full boundary is also released on a reset operation (MRS or PRS).

Refer to Latency Table on page 17 for more details.

## Programming Flag Offsets and Configuration Registers

The CYF0072V has ten 8-bit user configurable registers. These registers contain the almost-full (M) and almost-empty (N) offset values which decide when the PAF and PAE flags are asserted.

These registers can be programmed in one of two ways: serial loading or parallel\_loading\_method. The loading method is <u>selected</u> using the SPI\_SEN (Serial Enable) pin. A low on the SPI\_SEN selects the serial method for writing into the registers. For serial programming, there is a separate SCLK and a Serial Input (SI). In parallel mode, a LOW on the load (LD) pin causes the write and read operation to these registers. The write and read operation happens from the first location (0x1) to the last location (0xA) in a sequence. If LD is HIGH, the writes occur to the FIFO.

Register values can be read through the parallel output port regardless of the programming mode selected (serial or parallel). Register values cannot be read serially. The registers may be programmed (and reprogrammed) any time after master reset, regardless of whether serial or parallel programming is selected. Any changes to configuration registers during device operation mandates a PRS cycle to guarantee accurate flag operation.

See Table 4 on page 11 and Table 5 on page 12 for access to configuration registers in serial and parallel modes.

In parallel mode, the read and write operations loop back when the maximum address location of the configuration registers is reached. Simultaneous read and write operations should be avoided on the configuration registers. Any change in configuration registers will take effect after eight write clock cycles (WCLK) cycles.



## Table 3. Configuration Registers

| ADDR | Configuration Register                              | Default   | Bit [7]         | Bit [6] | Bit [5] | Bit [4] | Bit [3] | Bit [2] | Bit [1] | Bit [0] |
|------|-----------------------------------------------------|-----------|-----------------|---------|---------|---------|---------|---------|---------|---------|
| 0x1  | Reserved                                            | 0x00      | Х               | Х       | Х       | Х       | Х       | Х       | Х       | Х       |
| 0x2  | Reserved                                            | 0x00      | Х               | Х       | Х       | Х       | Х       | Х       | Х       | Х       |
| 0x3  | Reserved                                            | 0x00      | Х               | Х       | Х       | Х       | Х       | Х       | Х       | Х       |
| 0x4  | Almost-Empty Flag generation<br>address - (LSB) (N) | 0x7F      | D7              | D6      | D5      | D4      | D3      | D2      | D1      | D0      |
| 0x5  | Almost-Empty Flag generation address - (MSB) (N)    | 0x00      | х               | х       | х       | Х       | Х       | х       | D9      | D8      |
| 0x6  | Reserved                                            | 0x00      | Х               | Х       | Х       | Х       | Х       | Х       | Х       | Х       |
| 0x7  | Almost-Full Flag generation<br>address - (LSB) (M)  | 0x7F      | D7              | D6      | D5      | D4      | D3      | D2      | D1      | D0      |
| 0x8  | Almost-Full Flag generation<br>address - (MSB) (M)  | 0x00      | Х               | х       | х       | Х       | Х       | х       | D9      | D8      |
| 0x9  | Reserved                                            | 0x00      | Х               | Х       | Х       | Х       | Х       | Х       | Х       | Х       |
| 0xA  | Fast CLK Bit Register                               | 1XXXXXXXb | Fast CLK<br>bit | Х       | Х       | Х       | Х       | Х       | Х       | Х       |



| SPI_SEN | LD | WEN | REN | WCLK                                                                       | RCLK                                                                         | SPI_SCLK | Operation                                     |
|---------|----|-----|-----|----------------------------------------------------------------------------|------------------------------------------------------------------------------|----------|-----------------------------------------------|
| 1       | 0  | 0   | 1   | ↑ First risin <u>g edg</u> e<br>bec <u>ause</u> both LD and<br>WEN are low | x x                                                                          |          | Parallel write to first register              |
| 1       | 0  | 0   | 1   | $\uparrow$ Second rising edge                                              | Х                                                                            | Х        | Parallel write to second register             |
| 1       | 0  | 0   | 1   | ↑ Third rising edge                                                        | Х                                                                            | Х        | Parallel write to third register              |
| 1       | 0  | 0   | 1   | $\uparrow$ Fourth rising edge                                              | Х                                                                            | Х        | Parallel write to fourth register             |
| 1       | 0  | 0   | 1   | •                                                                          | Х                                                                            | Х        | •                                             |
| 1       | 0  | 0   | 1   | •                                                                          | Х                                                                            | Х        | •                                             |
| 1       | 0  | 0   | 1   | •                                                                          | Х                                                                            | Х        | •                                             |
| 1       | 0  | 0   | 1   | ↑ Tenth rising edge                                                        | Х                                                                            | Х        | Parallel write to tenth register              |
| 1       | 0  | 0   | 1   | ↑ Eleventh rising edge                                                     | Х                                                                            | Х        | Parallel write to first register (roll back)  |
| 1       | 0  | 1   | 0   | Х                                                                          | <sup>↑</sup> First <u>ris</u> ing edge since<br>both LD and REN are X<br>low |          | Parallel read from first register             |
| 1       | 0  | 1   | 0   | Х                                                                          | ↑ Second rising edge X                                                       |          | Parallel read from second register            |
| 1       | 0  | 1   | 0   | Х                                                                          | ↑ Third rising edge                                                          | Х        | Parallel read from third register             |
| 1       | 0  | 1   | 0   | Х                                                                          | $\uparrow$ Fourth rising edge                                                | х        | Parallel read from fourth register            |
| 1       | 0  | 1   | 0   | Х                                                                          | •                                                                            | Х        | •                                             |
| 1       | 0  | 1   | 0   | Х                                                                          | •                                                                            | Х        | •                                             |
| 1       | 0  | 1   | 0   | Х                                                                          | •                                                                            | Х        | •                                             |
| 1       | 0  | 1   | 0   | Х                                                                          | ↑ Tenth rising edge                                                          | Х        | Parallel read from tenth register             |
| 1       | 0  | 1   | 0   | Х                                                                          | ↑ Eleventh rising edge X                                                     |          | Parallel read from first register (roll back) |
| 1       | Х  | 1   | 1   | Х                                                                          | Х                                                                            | Х        | No operation                                  |
| Х       | 1  | 0   | Х   | ↑ Rising edge                                                              | Х                                                                            | Х        | Write to FIFO memory                          |
| Х       | 1  | Х   | 0   | Х                                                                          | ↑ Rising edge                                                                | Х        | Read from FIFO memory                         |
| 0       | 0  | Х   | 1   | X                                                                          | X X                                                                          |          | Illegal operation                             |

#### Table 4. Writing and Reading Configuration Registers in Parallel Mode



| SPI_SEN | LD | WEN | REN | WCLK          | RCLK          | SCLK          | Operation                                                                                                                                                           |
|---------|----|-----|-----|---------------|---------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 1  | х   | х   | Х             | Х             | ↑ Rising edge | Each rising of the SCLK clocks in<br>one bit from the SI (Serial In). Any of<br>the 10 registers can be addressed<br>and written to, following the SPI<br>protocol. |
| Х       | 1  | 0   | Х   | ↑ Rising edge | Х             | Х             | Parallel write to FIFO memory.                                                                                                                                      |
| Х       | 1  | Х   | 0   | Х             | ↑ Rising edge | Х             | Parallel read from FIFO memory.                                                                                                                                     |
| 1       | 0  | 1   | 1   | Х             | Х             | х             | This corresponds to parallel mode (refer to Table 4 on page 11).                                                                                                    |

#### Table 5. Writing into Configuration Registers in Serial Mode







#### Width Expansion Configuration

The width of CYFX072V can be expanded to provide word widths greater than 36 bits. During width expansion mode, all control line inputs are common and all flags are available. Empty (Full) flags are created by ANDing the Empty (Full) flags of every FIFO; the PAE and PAF flags can be detected from any one device. This technique avoids reading data from or writing data to the FIFO that is "staggered" by one clock cycle due to the variations in skew between RCLK and WCLK. Figure 3 demonstrates an example of 72 bit-word width by using two 36-bit word CYFX072Vs.





#### **Power Up**

The device becomes functional after V<sub>CC1</sub>, V<sub>CC2</sub>, V<sub>CCI0</sub>, and V<sub>REF</sub> attain minimum stable voltage required as given in Recommended DC Operating Conditions on page 16. The device can be accessed  $t_{PU}$  time after these supplies attain the minimum required level (see Switching Characteristics on page 19). There is no specific power sequencing required for the device.

#### **Read/Write Clock Requirements**

The read and write clocks must satisfy the following requirements:

- Both read (RCLK) and write (WCLK) clocks should be free-running.
- The clock frequency for both clocks should be between the minimum and maximum range given in Electrical Characteristics on page 16.
- The WCLK to RCLK ratio should be in the range of 0.5 to 2.

For proper FIFO operation, the device must determine which of the input clocks – RCLK or WCLK – is faster. This is evaluated using counters after the MRS cycle. The device uses two 9-bit counters (one running on RCLK and other on WCLK), which count 256 cycles of read and write clocks after MRS. The clock of the counter which reaches its terminal count first is used as master clock inside the FIFO.

When there is change in the relative frequency of RCLK and WCLK during normal operation of FIFO, user can specify it by using "Fast CLK bit" in the configuration register (0xA).

- "1" indicates  $f_{req}$  (WCLK) >  $f_{req}$  (RCLK)
- "0" indicates f<sub>rea</sub> (WCLK) < f<sub>rea</sub> (RCLK)

The result of counter evaluated frequency is available in this register bit. User can override the counter evaluated frequency for faster clock by changing this bit.

Whenever there is a change in this bit value, user must wait t<sub>PLL</sub> time before issuing the next read or write to FIFO.



#### **JTAG Operation**

The Programmable FIFO has two devices connected internally in a JTAG chain as shown in figure Figure 4.



#### **Test Access Port**

#### Test Clock (TCK)

The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven on the falling edge of TCK.

#### Test Mode Select (TMS)

The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. This pin may be left unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level.

#### Test Data-In (TDI)

The TDI pin is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see the TAP Controller State Diagram. TDI is internally pulled up and can be left unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) on any of the TAP registers.

#### Test Data-Out (TDO)

The TDO output pin is used to serially clock data out from the registers. The output is active, depending upon the current state of the TAP state machine. The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any of the TAP registers.

**Note:** Reset is performed by forcing TMS HIGH ( $V_{DD}$ ) for five rising edges of TCK.

#### **Tap Registers**

Registers are connected between the TDI and TDO pins to scan the data in and out of the test circuitry. Only one register can be selected at a time through the instruction registers. Data is serially loaded into the TDI pin on the rising edge of TCK. Data is output on the TDO pin on the falling edge of TCK.

#### Instruction Register

Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO pins, as shown in Figure 5. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a Reset state.

#### Bypass Register

To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between TDI and TDO pins. This enables shifting of data through the device with minimal delay.

#### Boundary Scan Register

The boundary scan register is connected to all of the input and output pins on the device. Several No Connect (NC) pins are also included in the scan register to reserve pins for higher density devices.

The boundary scan register is loaded with the contents of the device input and output ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO pins when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD instructions can be used to capture the contents of the input and output ring. The MSB of the register is connected to TDI and the LSB is connected to TDO.

#### Identification (ID) Register

The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the device and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in Table 6.



#### JTAG ID Codes

#### Table 6. JTAG IDCODES

|          | IR Register Length | Device ID (HEX) | Bypass Register Length |
|----------|--------------------|-----------------|------------------------|
| Device-1 | 3                  | "Ignore"        | 1                      |
| Device-2 | 8                  | 1E3261CF        | 1                      |

#### **OPCODES Supported**

#### Table 7. OPCODES Supported

| Device-1 | Opcode (Binary) | Device-2 | Opcode (Binary) |                |
|----------|-----------------|----------|-----------------|----------------|
|          |                 | BYPASS   | 1111111         |                |
|          |                 | EXTEST   | 0000000         |                |
| BYPASS   | 111             | 111      | HIGHZ           | 00000111       |
|          |                 |          |                 | SAMPLE/PRELOAD |
|          |                 | IDCODE   | 00001111        |                |

#### **JTAG Instructions**

#### IDCODE

The IDCODE instruction loads a vendor-specific, 32-bit code into the instruction register. It also places the instruction register between the TDI and TDO pins and shifts the IDCODE out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register at power-up or whenever the TAP controller is supplied a Test-Logic-RST state.

#### SAMPLE/PRELOAD

SAMPLE/PRELOAD is an IEEE 1149.1 mandatory instruction. When the SAMPLE/PRELOAD instructions are loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the input and output pins is captured in the boundary scan register.

PRELOAD places an initial data pattern at the latched parallel outputs of the boundary scan register cells before the selection of another boundary scan test operation.

The shifting of data for the SAMPLE and PRELOAD phases can occur concurrently when required; that is, while the data captured is shifted out, the preloaded data can be shifted in.

#### BYPASS

When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO pins. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board.

#### HIGHZ

The HIGHZ instruction mode is used to set all the user I/O pins to an inactive drive state. These pins are tri-stated until a new JATG instruction is executed. When this instruction is selected, the bypass register is connected between the TDI and TDO ports.

#### EXTEST

The EXTEST instruction drives the preloaded data out through the system output pins. This instruction also connects the

boundary scan register for serial access between the TDI and TDO in the Shift-DR controller state.

#### Instruction Update and Bypass

- 1. Every time an instruction is loaded through JTAG port, BY-PASS command needs to be loaded on device 1. For example, to push PRELOAD command, BYPASS to device-1 "111" + PRELOAD to device-2 "00000001" needs to be sent.
- 2. When both devices are put on BYPASS, any pattern sent in should be observed on TDO after two TCK delay.

#### **TAP Controller State Diagram**

#### Figure 5. TAP Controller State Diagram



TAP controller is a Finite State Machine with 16 states as shown in Figure 5. State change is determined by the state of TMS on rising edge of TCK. Figure 5 shows the value of TMS for each state transition.



## **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested.

| Storage temperature (without bias) .                          | –65 °C to +150 °C |
|---------------------------------------------------------------|-------------------|
| Ambient temperature with power applied                        | –55 °C to +125 °C |
| Core supply voltage 1 (V <sub>CC1</sub> ) to ground potential | –0.3 V to 2.5 V   |
| Core supply voltage 2 (V <sub>CC2</sub> ) to ground potential | –0.3 V to 1.65 V  |
| Latch up current                                              | >100 mA           |
| I/O port supply voltage (V <sub>CCIO</sub> )                  | –0.3 V to 3.7 V   |

| Voltage applied to I/O pins       | –0.3 V to 3.75 V |
|-----------------------------------|------------------|
| Output current into outputs (LOW) | 24 mA            |
| Static discharge voltage          |                  |
| (per MIL-STD-883, Method 3015)    | > 2001 V         |

## **Operating Range**

| Range      | Ambient Temperature |  |  |  |
|------------|---------------------|--|--|--|
| Industrial | –40 °C to +85 °C    |  |  |  |

## **Recommended DC Operating Conditions**

| Parameter <sup>[4]</sup> | Description                                           |          |      | Тур   | Max  | Unit |
|--------------------------|-------------------------------------------------------|----------|------|-------|------|------|
| V <sub>CC1</sub>         | Core supply voltage 1                                 | 1.70     | 1.80 | 1.90  | V    |      |
| V <sub>CC2</sub>         | Core supply voltage 2                                 | 1.425    | 1.5  | 1.575 | V    |      |
| V <sub>REF</sub>         | Reference voltage (irrespective of I/O standard used) | 0.7      | 0.75 | 0.8   | V    |      |
| V <sub>CCIO</sub>        | I/O supply voltage, read and write banks.             | LVCMOS33 | 3.00 | 3.30  | 3.60 | V    |
|                          |                                                       | LVCMOS18 | 1.70 | 1.8   | 1.90 | V    |

## **Electrical Characteristics**

| Parameter        | Description                                          | Conditions                                                             | Min | Тур | Max | Unit |
|------------------|------------------------------------------------------|------------------------------------------------------------------------|-----|-----|-----|------|
| Icc              | Active current                                       | $V_{CC1} = V_{CC1MAX}$                                                 | 1   | -   | 300 | mA   |
|                  |                                                      | V <sub>CC2</sub> = V <sub>CC2MAX</sub><br>(All I/O switching, 133 MHz) | -   | -   | 600 | mA   |
|                  |                                                      | $V_{CCIO} = V_{CCIOMAX}$<br>(All outputs disabled)                     | -   | _   | 100 | mA   |
| l <sub>l</sub>   | Input pin leakage current                            | $V_{IN} = V_{CCIOmax}$ to 0 V                                          | -15 | _   | 15  | μA   |
| I <sub>OZ</sub>  | I/O pin leakage current                              | $V_{O} = V_{CCIOmax}$ to 0 V                                           | -15 | _   | 15  | μA   |
| C <sub>P</sub>   | Capacitance for TMS and TCK                          | _                                                                      | _   | _   | 16  | pF   |
| C <sub>PIO</sub> | Capacitance for all other pins<br>except TMS and TCK | -                                                                      | _   | _   | 8   | pF   |

<sup>4.</sup> Device operation guaranteed for a supply rate > 1 V /  $\mu$ s.



## I/O Characteristics

(Over the operating range)

| I/O Standard | Nominal | Input Voltage (V)     |                       | Output Voltage (V)    |                          | Output Current (mA)   |                       |
|--------------|---------|-----------------------|-----------------------|-----------------------|--------------------------|-----------------------|-----------------------|
|              | Voltage | V <sub>IL</sub> (max) | V <sub>IH</sub> (min) | V <sub>OL</sub> (max) | V <sub>OH</sub> (min)    | l <sub>OL</sub> (max) | l <sub>OH</sub> (max) |
| LVCMOS33     | 3.3 V   | 0.80                  | 2.20                  | 0.45                  | 2.40                     | 24                    | 24                    |
| LVCMOS18     | 1.8 V   | 30% V <sub>CCIO</sub> | 65% V <sub>CCIO</sub> | 0.45                  | V <sub>CCIO</sub> – 0.45 | 16                    | 16                    |

## Latency Table

| Latency Parameter        | Number of Cycles        | Detail                                                                                                                                                                          |
|--------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L <sub>FF_ASSERT</sub>   | Max = 4                 | Last data write to FF going low.                                                                                                                                                |
| L <sub>EF_ASSERT</sub>   | 0                       | Last data read to $\overline{EF}$ going low.                                                                                                                                    |
| LPRS_TO_ACTIVE           | 32 <sup>[5]</sup>       | PRS deassert to normal operation.                                                                                                                                               |
| L <sub>MAILBOX</sub>     | 2                       | Latency from write port to read port when MB = 1 (wrt WCLK).                                                                                                                    |
| L <sub>REN_TO_DATA</sub> | 4                       | Latency when $\overline{\text{REN}}$ is asserted low to first data output from FIFO.                                                                                            |
| LREN_TO_CONFIG           | 4                       | Latency when $\overline{\text{REN}}$ is asserted along with $\overline{\text{LD}}$ to first data read from configuration registers.                                             |
| LWEN_TO_PAE_HI           | 5 <sup>[5]</sup>        | Write to PAE going high.                                                                                                                                                        |
| LWEN_TO_PAF_LO           | 5 <sup>[5]</sup>        | Write to PAF going low.                                                                                                                                                         |
| LREN_TO_PAE_LO           | 7 <sup>[5]</sup>        | Read to PAE going low.                                                                                                                                                          |
| LREN_TO_PAF_HI           | 7 <sup>[5]</sup>        | Read to PAF going high.                                                                                                                                                         |
| LFF_DEASSERT             | 8 <sup>[5]</sup>        | Read to FF going high.                                                                                                                                                          |
| L <sub>RT_TO_REN</sub>   | 17                      | First RCLK posedge after RT goes low to initiation of reads by pulling $\overline{\text{REN}}$ low. Flags update within this period after initiation of a retransmit operation. |
| L <sub>RT_TO_DATA</sub>  | Max = 21 <sup>[5]</sup> | First RCLK posedge after RT goes LOW to valid data on Q[35:0].                                                                                                                  |
| L <sub>IN</sub>          | Max = 26 <sup>[5]</sup> | Initial latency for data read after FIFO goes empty during simultaneous read/write.                                                                                             |
| LEF_DEASSERT             | Max = 24 <sup>[5]</sup> | Write to EF going high.                                                                                                                                                         |
| L <sub>FF_RELEASE</sub>  | Max = 6                 | EF going low to FF deassert during retransmit reads.                                                                                                                            |



#### Figure 6. AC Test Load Conditions













## Switching Characteristics

| Parameter              | Description                                          |                   | -1    | -133  |                |
|------------------------|------------------------------------------------------|-------------------|-------|-------|----------------|
|                        | Description                                          |                   |       | Мах   | Unit           |
| t <sub>PU</sub>        | Power-up time after all supplies reach minimum value |                   | -     | 2     | ms             |
| t <sub>S</sub>         | Clock cycle frequency                                | 3.3 V LVCMOS      | 24    | 133   | MHz            |
| t <sub>S</sub>         | Clock cycle frequency                                | 1.8 V LVCMOS      | 24    | 133   | MHz            |
| t <sub>A</sub>         | Data access time                                     |                   | _     | 10    | ns             |
| t <sub>CLK</sub>       | Clock cycle time                                     |                   | 7.5   | 41.67 | ns             |
| t <sub>CLKH</sub>      | Clock high time                                      |                   | 3.375 | _     | ns             |
| t <sub>CLKL</sub>      | Clock low time                                       |                   | 3.375 | _     | ns             |
| t <sub>DS</sub>        | Data setup time                                      |                   | 3     | _     | ns             |
| t <sub>DH</sub>        | Data hold time                                       |                   | 3     | _     | ns             |
| t <sub>ENS</sub>       | Enable setup time                                    |                   | 3     | _     | ns             |
| t <sub>ENH</sub>       | Enable hold time                                     |                   | 3     | _     | ns             |
| t <sub>ENS_SI</sub>    | Setup time for SPI_SI and SPI_SEN pir                | IS                | 5     | _     | ns             |
| t <sub>ENH_SI</sub>    | Hold time for SPI_SI and SPI_SEN pins                |                   | 5     | _     | ns             |
| t <sub>RATE_SPI</sub>  | Frequency of SCLK                                    | Frequency of SCLK |       | 25    | MHz            |
| t <sub>RS</sub>        | Reset pulse width                                    |                   | 100   | _     | ns             |
| t <sub>PZS</sub>       | Port size select to MRS seup time                    |                   | 25    | _     | ns             |
| t <sub>PZH</sub>       | MRS to port size select hold time                    |                   | 25    | _     | ns             |
| t <sub>RSF</sub>       | Reset to flag output time                            |                   | -     | 50    | ns             |
| t <sub>PRT</sub>       | Retransmit pulse width                               |                   | 5     | -     | RCLK<br>cycles |
| t <sub>OLZ</sub>       | Output enable to output in Low Z                     |                   | 4     | 15    | ns             |
| t <sub>OE</sub>        | Output enable to output valid                        |                   | _     | 15    | ns             |
| t <sub>OHZ</sub>       | Output enable to output in High Z                    |                   | _     | 15    | ns             |
| t <sub>WFF</sub>       | Write clock to FF                                    |                   | _     | 8.5   | ns             |
| t <sub>REF</sub>       | Read clock to EF                                     |                   | -     | 8.5   | ns             |
| t <sub>PAF</sub>       | Clock to PAF flag                                    |                   | -     | 17    | ns             |
| t <sub>PAE</sub>       | Clock to PAE flag                                    |                   | -     | 17    | ns             |
| t <sub>HF</sub>        | Clock to HF flag                                     |                   | -     | 17    | ns             |
| t <sub>PLL</sub>       | Time required to synchronize PLL                     |                   | -     | 1024  | cycles         |
| t <sub>RATE_JTAG</sub> | JTAG TCK cycle time                                  |                   | 100   | _     | ns             |
| ts_jtag                | Setup time for JTAG TMS,TDI                          |                   | 8     | -     | ns             |
| t <sub>H_JTAG</sub>    | Hold time for JTAG TMS,TDI                           |                   | 8     | _     | ns             |
| t <sub>CO_JTAG</sub>   | JTAG TCK low to TDO valid                            |                   | -     | 20    | ns             |



## **Switching Waveforms**





Figure 7. Write Cycle Timing









#### Figure 12. Full Flag Timing





Figure 13. Initial Data Latency











#### Figure 17. Empty Flag Deassertion





#### Figure 18. Empty Flag Assertion





