# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## CYWUSB6935

## WirelessUSB™ LR 2.4 GHz DSSS Radio SoC

## Features

- 2.4-GHz radio transceiver
- Operates in the unlicensed Industrial, Scientific, and Medical (ISM) band (2.4 GHz–2.483 GHz)
- –95-dBm receive sensitivity
- Up to 0dBm output power
- Range of up to 50 meters or more
- Data throughput of up to 62.5 kbits/sec
- Highly integrated low cost, minimal number of external components required
- Dual DSSS reconfigurable baseband correlators
- SPI microcontroller interface (up to 2 MHz data rate)
- 13-MHz input clock operation
- Low standby current < 1 µA
- Integrated 30-bit Manufacturing ID
- Operating voltage from 2.7V to 3.6V
- Operating temperature from -40° to 85°C
- Offered in a small footprint 48 QFN

## **Functional Description**

The CYWUSB6935 transceiver is a single-chip 2.4 GHz Direct Sequence Spread Spectrum (DSSS) Gaussian Frequency Shift Keying (GFSK) baseband modem radio that connects directly to a microcontroller via a simple serial peripheral interface.

The CYWUSB6935 is offered in an industrial temperature range 48-pin QFN and a commercial temperature range 48-pin QFN.

## Applications

- Building/Home Automation
- Climate Control
- Lighting Control
- Smart Appliances
- On-Site Paging Systems
- Alarm and Security
- Industrial Control
  - Inventory Management
  - Factory Automation
  - Data Acquisition
- Automatic Meter Reading (AMR)
- Transportation
- Diagnostics
- Remote Keyless Entry
- Consumer / PC
  - Locator Alarms
  - Presenter Tools
  - Remote Controls
  - 🗆 Toys



**Cypress Semiconductor Corporation** Document #: 38-16008 Rev. \*E

٠

 198 Champion Court
 •
 San Jose, CA 95134-1709
 •
 408-943-2600

Revised October 1, 2009



## **Applications Support**

The CYWUSB6935 is supported by both the CY3632 WirelessUSB Development Kit and the CY3635 WirelessUSB N:1 Development Kit. The CY3635 development kit provides all of the materials and documents needed to cut the cord on multipoint to point and point-to-point low bandwidth, high node density applications including four small form-factor sensor boards and a hub board that connects to WirelessUSB LR RF module boards, a software application that graphically demonstrates the multipoint to point protocol, comprehensive WirelessUSB protocol code examples and all of the associated schematics, gerber files and bill of materials. The WirelessUSB N:1 Development Kit is also supported by the WirelessUSB Listener Tool.

## **Functional Overview**

The CYWUSB6935 provides a complete SPI-to-antenna radio modem. The CYWUSB6935 is designed to implement wireless devices operating in the worldwide 2.4-GHz Industrial, Scientific, and Medical (ISM) frequency band (2.400 GHz–2.4835 GHz). It is intended for systems compliant with world-wide regulations covered by ETSI EN 301 489-1 V1.4.1, ETSI EN 300 328-1 V1.3.1 (European Countries); FCC CFR 47 Part 15 (USA and Industry Canada) and ARIB STD-T66 (Japan).

The CYWUSB6935 contains a 2.4-GHz radio transceiver, a GFSK modem, and a dual DSSS reconfigurable baseband. The radio and baseband are both code- and frequency-agile. Forty-nine spreading codes selected for optimal performance (Gold codes) are supported across 78 1-MHz channels yielding a theoretical spectral capacity of 3822 channels. The CYWUSB6935 supports a range of up to 50 meters or more.

## 2.4 GHz Radio

The receiver and transmitter are a single-conversion, low-Intermediate Frequency (low-IF) architecture with fully integrated IF channel matched filters to achieve high performance in the presence of interference. An integrated Power Amplifier (PA) provides an output power control range of 30 dB in seven steps. **Table 1. Internal PA Output Power Step Table** 

| PA Setting | Typical Output Power (dBm) |
|------------|----------------------------|
| 7          | 0                          |
| 6          | -2.4                       |
| 5          | -5.6                       |
| 4          | -9.7                       |
| 3          | -16.4                      |
| 2          | -20.8                      |
| 1          | -24.8                      |
| 0          | -29.0                      |

Both the receiver and transmitter integrated Voltage Controlled Oscillator (VCO) and synthesizer have the agility to cover the complete 2.4-GHz GFSK radio transmitter ISM band. The synthesizer provides the frequency-hopping local oscillator for the transmitter and receiver. The VCO loop filter is also integrated on-chip.

### GFSK Modem

The transmitter uses a DSP-based vector modulator to convert the 1-MHz chips to an accurate GFSK carrier.

The receiver uses a fully integrated Frequency Modulator (FM) detector with automatic data slicer to demodulate the GFSK signal.

## **Dual DSSS Baseband**

Data is converted to DSSS chips by a digital spreader. De-spreading is performed by an oversampled correlator. The DSSS baseband cancels spurious noise and assembles properly correlated data bytes.

The DSSS baseband has three operating modes: 64-chips/bit Single Channel, 32-chips/bit Single Channel, and 32-chips/bit Single Channel Dual Data Rate (DDR).

#### 64 Chips/Bit Single Channel

The baseband supports a single data stream operating at 15.625 kbits/sec. The advantage of selecting this mode is its ability to tolerate a noisy environment. This is because the 15.625 kbits/sec data stream utilizes the longest PN Code resulting in the highest probability for recovering packets over the air. This mode can also be selected for systems requiring data transmissions over longer ranges.

#### 32 Chips/Bit Single Channel

The baseband supports a single data stream operating at 31.25 kbits/sec.

#### 32 Chips/Bit Single Channel Dual Data Rate (DDR)

The baseband spreads bits in pairs and supports a single data stream operating at 62.5 kbits/sec.

## Serializer/Deserializer (SERDES)

CYWUSB6935 provides a data Serializer/Deserializer (SERDES), which provides byte-level framing of transmit and receive data. Bytes for transmission are loaded into the SERDES and receive bytes are read from the SERDES via the SPI interface. The SERDES provides double buffering of transmit and receive data. While one byte is being transmitted by the radio the next byte can be written to the SERDES data register insuring there are no breaks in transmitted data.

After a receive byte has been received it is loaded into the SERDES data register and can be read at any time until the next byte is received, at which time the old contents of the SERDES data register will be overwritten.

## **Application Interfaces**

CYWUSB6935 has a fully synchronous SPI slave interface for connectivity to the application MCU. Configuration and byte-oriented data transfer can be performed over this interface. An interrupt is provided to trigger real time events.

An optional SERDES Bypass mode (DIO) is provided for applications that require a synchronous serial bit-oriented data path. This interface is for data only.

## **Clocking and Power Management**

A 13-MHz crystal is directly connected to X13IN and X13 without the need for external capacitors. The CYWUSB6935 has a



programmable trim capability for adjusting the on-chip load capacitance supplied to the crystal. The Radio Frequency (RF) circuitry has on-chip decoupling capacitors. The CYWUSB6935 is powered from a 2.7V to 3.6V DC supply. The CYWUSB6935 can be shutdown to a fully static state using the PD pin.

Below are the requirements for the crystal to be directly connected to X13IN and X13:

- Nominal Frequency: 13 MHz
- Operating Mode: Fundamental Mode
- Resonance Mode: Parallel Resonant
- Frequency Stability: ±30 ppm
- Series Resistance: <100 ohms
- Load Capacitance: 10 pF
- Drive Level: 10 µW–100 µW

#### **Receive Signal Strength Indicator (RSSI)**

The RSSI register (Reg 0x22) returns the relative signal strength of the ON-channel signal power and can be used to:

- 1. Determine the connection quality
- 2. Determine the value of the noise floor
- 3. Check for a quiet channel before transmitting.

The internal RSSI voltage is sampled through a 5-bit analog-to-digital converter (ADC). A state machine controls the conversion process. Under normal conditions, the RSSI state machine initiates a conversion when an ON-channel carrier is detected and remains above the noise floor for over 50  $\mu$ s. The conversion produces a 5-bit value in the RSSI register (Reg 0x22, bits 4:0) along with a valid bit, RSSI register (Reg 0x22, bit 5). The state machine then remains in HALT mode and does not reset for a new conversion until the receive mode is toggled off and on. Once a connection has been established, the RSSI register can be read to determine the relative connection quality of the channel. A RSSI register value lower than 10 indicates that the received signal strength is low, a value greater than 28 indicates a strong signal level.

To check for a quiet channel before transmitting, first set up receive mode properly and read the RSSI register (Reg 0x22). If the valid bit is zero, then force the Carrier Detect register (Reg 0x2F, bit 7=1) to initiate an ADC conversion. Then, wait greater than 50  $\mu$ s and read the RSSI register again. Next, clear the Carrier Detect Register (Reg 0x2F, bit 7=0) and turn the receiver OFF. Measuring the noise floor of a quiet channel is inherently a 'noisy' process so, for best results, this procedure should be

repeated several times (~20) to compute an average noise floor level. A RSSI register value of 0-10 indicates a channel that is relatively quiet. A RSSI register value greater than 10 indicates the channel is probably being used. A RSSI register value greater than 28 indicates the presence of a strong signal.

## **Application Interfaces**

#### **SPI Interface**

The CYWUSB6935 has a four-wire SPI communication interface between an application MCU and one or more slave devices. The SPI interface supports single-byte and multi-byte serial transfers. The four-wire SPI communications interface consists of Master Out-Slave In (MOSI), Master In-Slave Out (MISO), Serial Clock (SCK), and Slave Select (SS).

The SPI receives SCK from an application MCU on the SCK pin. Data from the application MCU is shifted in on the MOSI pin. Data to the application MCU is shifted out on the MISO pin. The active-low Slave Select (SS) pin must be asserted to initiate a SPI transfer.

The application MCU can initiate a SPI data transfer via a multi-byte transaction. The first byte is the Command/Address byte, and the following bytes are the data bytes as shown in Figure 2 through Figure 3. The SS signal should not be deasserted between bytes. The SPI communications interface is as follows:

- Command Direction (bit 7) = "0" Enables SPI read transaction. A "1" enables SPI write transactions.
- Command Increment (bit 6) = "1" Enables SPI auto address increment. When set, the address field automatically increments at the end of each data byte in a burst access, otherwise the same address is accessed.
- Six bits of address.
- Eight bits of data.

The SPI communications interface has a burst mechanism, where the command byte can be followed by as many data bytes as desired. A <u>burst</u> transaction is terminated by deasserting the slave select ( $\overline{SS} = 1$ ). For burst read transactions, the application MCU must abide by the timing shown in Figure 11.

The SPI communications interface single read and burst read sequences are shown in Figure 1 and Figure 2, respectively.

The SPI communications interface single write and burst write sequences are shown in Figure 3 and Figure 4, respectively.



## Table 2. SPI Transaction Format





## **DIO Interface**

The DIO communications interface is an optional SERDES bypass data-only transfer interface. In receive mode, DIO and DIOVAL are valid after the falling edge of IRQ, which clocks the data as shown in Figure 5. In transmit mode, DIO and DIOVAL are sampled on the falling edge of the IRQ, which clocks the data as shown in Figure 6. The application MCU samples the DIO and DIOVAL on the rising edge of IRQ.

## Interrupts

The CYWUSB6935 features three sets of interrupts: transmit, received, and a wake interrupt. These interrupts all share a single pin (IRQ), but can be independently enabled/disabled. In transmit mode, all receive interrupts are automatically disabled, and in receive mode all transmit interrupts are automatically disabled. However, the contents of the enable registers are preserved when switching between transmit and receive modes.

Interrupts are enabled and the status read through 6 registers: Receive Interrupt Enable (Reg 0x07), Receive Interrupt Status (Reg 0x08), Transmit Interrupt Enable (Reg 0x0D), Transmit Interrupt Status (Reg 0x0E), Wake Enable (Reg 0x1C), Wake Status (Reg 0x1D).

If more than 1 interrupt is enabled at any time, it is necessary to read the relevant interrupt status register to determine which event caused the IRQ pin to assert. Even when a given interrupt source is disabled, the status of the condition that would otherwise cause an interrupt can be determined by reading the appropriate interrupt status register. It is therefore possible to use the devices without making use of the IRQ pin at all. Firmware can poll the interrupt status register(s) to wait for an event, rather than using the IRQ pin.

The polarity of all interrupts can be set by writing to the Configuration register (Reg 0x05), and it is possible to configure the IRQ pin to be open drain (if active low) or open source (if active high).

### Wake Interrupt

When the  $\overrightarrow{PD}$  pin is low, the oscillator is stopped. After  $\overrightarrow{PD}$  is deasserted, the oscillator takes time to start, and until it has done so, it is not safe to use the SPI interface. The wake interrupt indicates that the oscillator has started, and that the device is ready to receive SPI transfers.

The wake interrupt is enabled by setting bit 0 of the Wake Enable register (Reg 0x1C, bit 0=1). Whether or not a wake interrupt is pending is indicated by the state of bit 0 of the Wake Status register (Reg 0x1D, bit 0). Reading the Wake Status register (Reg 0x1D) clears the interrupt.

#### Transmit Interrupts

Four interrupts are provided to flag the occurrence of transmit events. The interrupts are enabled by writing to the Transmit Interrupt Enable register (Reg 0x0D), and their status may be determined by reading the Transmit Interrupt Status register (Reg 0x0E). If more than 1 interrupt is enabled, it is necessary to read the Transmit Interrupt Status register (Reg 0x0E) to determine which event caused the IRQ pin to assert.

The function and operation of these interrupts are described in detail in *Section*.

#### **Receive Interrupts**

Eight interrupts are provided to flag the occurrence of receive events, four each for SERDES A and B. In 64 chips/bit and 32 chips/bit DDR modes, only the SERDES A interrupts are available, and the SERDES B interrupts will never trigger, even if enabled. The interrupts are enabled by writing to the Receive Interrupt Enable register (Reg 0x07), and their status may be determined by reading the Receive Interrupt Status register (Reg 0x08). If more than one interrupt is enabled, it is necessary to read the Receive Interrupt Status register (Reg 0x08) to determine which event caused the IRQ pin to assert.

The function and operation of these interrupts are described in detail in *Section*.





## **Application Examples**

Figure 7 shows a block diagram example of a typical battery powered device using the CYWUSB6935 chip.

Figure 8 shows an application example of a WirelessUSB LR alarm system where a single hub node is connected to an alarm panel. The hub node wirelessly receives information from multiple sensor nodes in order to control the alarm panel.



## Figure 7. CYWUSB6935 Battery Powered Device







## **Register Descriptions**

Table 3 displays the list of registers inside the CYWUSB6935 that are addressable through the SPI interface. All registers are read and writable, except where noted. **Table 3. CYWUSB6935 Register Map**<sup>[1]</sup>

| Register Name                     | Mnemonic           | CYWUSB6935<br>Address | Page | Default            | Access |
|-----------------------------------|--------------------|-----------------------|------|--------------------|--------|
| Revision ID                       | REG_ID             | 0x00                  | 8    | 0x07               | RO     |
| Control                           | REG_CONTROL        | 0x03                  | 8    | 0x00               | RW     |
| Data Rate                         | REG_DATA_RATE      | 0x04                  | 9    | 0x00               | RW     |
| Configuration                     | REG_CONFIG         | 0x05                  | 10   | 0x01               | RW     |
| SERDES Control                    | REG_SERDES_CTL     | 0x06                  | 10   | 0x03               | RW     |
| Receive SERDES Interrupt Enable   | REG_RX_INT_EN      | 0x07                  | 11   | 0x00               | RW     |
| Receive SERDES Interrupt Status   | REG_RX_INT_STAT    | 0x08                  | 12   | 0x00               | RO     |
| Receive SERDES Data A             | REG_RX_DATA_A      | 0x09                  | 13   | 0x00               | RO     |
| Receive SERDES Valid A            | REG_RX_VALID_A     | 0x0A                  | 13   | 0x00               | RO     |
| Receive SERDES Data B             | REG_RX_DATA_B      | 0x0B                  | 13   | 0x00               | RO     |
| Receive SERDES Valid B            | REG_RX_VALID_B     | 0x0C                  | 13   | 0x00               | RO     |
| Transmit SERDES Interrupt Enable  | REG_TX_INT_EN      | 0x0D                  | 14   | 0x00               | RW     |
| Transmit SERDES Interrupt Status  | REG_TX_INT_STAT    | 0x0E                  | 15   | 0x00               | RO     |
| Transmit SERDES Data              | REG_TX_DATA        | 0x0F                  | 16   | 0x00               | RW     |
| Transmit SERDES Valid             | REG_TX_VALID       | 0x10                  | 16   | 0x00               | RW     |
| PN Code                           | REG_PN_CODE        | 0x18–0x11             | 16   | 0x1E8B6A3DE0E9B222 | RW     |
| Threshold Low                     | REG_THRESHOLD_L    | 0x19                  | 17   | 0x08               | RW     |
| Threshold High                    | REG_THRESHOLD_H    | 0x1A                  | 17   | 0x38               | RW     |
| Wake Enable                       | REG_WAKE_EN        | 0x1C                  | 17   | 0x00               | RW     |
| Wake Status                       | REG_WAKE_STAT      | 0x1D                  | 18   | 0x01               | RO     |
| Analog Control                    | REG_ANALOG_CTL     | 0x20                  | 18   | 0x04               | RW     |
| Channel                           | REG_CHANNEL        | 0x21                  | 18   | 0x00               | RW     |
| Receive Signal Strength Indicator | REG_RSSI           | 0x22                  | 19   | 0x00               | RO     |
| PA Bias                           | REG_PA             | 0x23                  | 19   | 0x00               | RW     |
| Crystal Adjust                    | REG_CRYSTAL_ADJ    | 0x24                  | 19   | 0x00               | RW     |
| VCO Calibration                   | REG_VCO_CAL        | 0x26                  | 20   | 0x00               | RW     |
| Reg Power Control                 | REG_PWR_CTL        | 0x2E                  | 20   | 0x00               | RW     |
| Carrier Detect                    | REG_CARRIER_DETECT | 0x2F                  | 20   | 0x00               | RW     |
| Clock Manual                      | REG_CLOCK_MANUAL   | 0x32                  | 20   | 0x00               | RW     |
| Clock Enable                      | REG_CLOCK_ENABLE   | 0x33                  | 21   | 0x00               | RW     |
| Synthesizer Lock Count            | REG_SYN_LOCK_CNT   | 0x38                  | 21   | 0x64               | RW     |
| Manufacturing ID                  | REG_MID            | 0x3C-0x3F             | 21   | _                  | RO     |

#### Note

1. All registers are accessed Little Endian.



## Table 4. Revision ID Register

| Addr: 0x00 |            |             | REG_ID             |                  |                 |                 | Default: 0x07     |       |  |  |
|------------|------------|-------------|--------------------|------------------|-----------------|-----------------|-------------------|-------|--|--|
|            | 7          | 6           | 6 5 4 3 2          |                  | 1               | 0               |                   |       |  |  |
|            | Silicon ID |             |                    |                  |                 | Product ID      |                   |       |  |  |
| Bit        | Name       | •           | Description        |                  |                 |                 |                   |       |  |  |
| 7:4        | Silicon II | D These are | the Silicon ID rev | ision bits. 0000 | = Rev A, 0001 = | Rev B, etc. The | se bits are read- | only. |  |  |

3:0 Product ID These are the Product ID revision bits. Fixed at value 0111. These bits are read-only.

### Table 5. Control

| Addr: 0x03   |              | REG_CONTROL       |                                       |                                |                       | Default: 0x00 |          |
|--------------|--------------|-------------------|---------------------------------------|--------------------------------|-----------------------|---------------|----------|
| 7            | 6            | 5                 | 4                                     | 3                              | 2                     | 1             | 0        |
| RX<br>Enable | TX<br>Enable | PN Code<br>Select | Bypass Internal<br>Syn Lock<br>Signal | Auto Internal<br>PA<br>Disable | Internal PA<br>Enable | Reserved      | Reserved |

| Bit | Name                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RX Enable                             | The Receive Enable bit is used to place the IC in receive mode.<br>1 = Receive Enabled<br>0 = Receive Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6   | TX Enable                             | The Transmit Enable bit is used to place the IC in transmit mode.<br>1 = Transmit Enabled<br>0 = Transmit Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5   | PN Code<br>Select                     | The Pseudo-Noise Code Select bit selects between the upper or lower half of the 64 chips/bit PN code.<br>1 = 32 Most Significant Bits of PN code are used<br>0 = 32 Least Significant Bits of PN code are used<br>This bit applies only when the Code Width bit is set to 32 chips/bit PN codes (Reg 0x04, bit 2=1).                                                                                                                                                                                                                                                                                                                                                                                           |
| 4   | Bypass<br>Internal Syn<br>Lock Signal | This bit controls whether the state machine waits for the internal Syn Lock Signal before waiting for the amount of time specified in the Syn Lock Count register (Reg 0x38), in units of 2 µs. If the internal Syn Lock Signal is used then set Syn Lock Count to 25 to provide additional assurance that the synthesizer has settled.<br>1 = Bypass the Internal Syn Lock Signal and wait the amount of time in Syn Lock Count register (Reg 0x38)<br>0 = Wait for the Syn Lock Signal and then wait the amount of time specified in Syn Lock Count register (Reg 0x38)<br>It is recommended that the application MCU sets this bit to 1 in order to guarantee a consistent settle time for the synthesizer. |
| 3   | Auto Internal<br>PA Disable           | The Auto Internal PA Disable bit is used to determine the method of controlling the Internal Power Amplifier.<br>The two options are automatic control by the baseband or by firmware through register writes. For external PA usage, please see the description of the REG_ANALOG_CTL register (Reg 0x20).<br>1 = Register controlled Internal PA Enable<br>0 = Auto controlled Internal PA Enable<br>When this bit is set to 1, the enabled state of the Internal PA is directly controlled by bit Internal PA Enable (Reg 0x03, bit 2). It is recommended that this bit is set to 0, leaving the PA control to the baseband.                                                                                |
| 2   | Internal PA<br>Enable                 | The Internal PA Enable bit is used to enable or disable the Internal Power Amplifier.<br>1 = Internal Power Amplifier Enabled<br>0 = Internal Power Amplifier Disabled<br>This bit only applies when the Auto Internal PA Disable bit is selected (Reg 0x03, bit 3=1), otherwise this bit is<br>don't care.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1   | Reserved                              | This bit is reserved and should be written with a zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0   | Reserved                              | This bit is reserved and should be written with a zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



## Table 6. Data Rate

| Addr: 0x04 |   | REG_DATA_RATE |   |   |            | Default: 0x00 |             |
|------------|---|---------------|---|---|------------|---------------|-------------|
| 7          | 6 | 5             | 4 | 3 | 2          | 1             | 0           |
|            |   | Reserved      |   | • | Code Width | Data Rate     | Sample Rate |

| Bit              | Name           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3              | Reserved       | These bits are reserved and should be written with zeroes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2 <sup>[2]</sup> | Code Width     | The Code Width bit is used to select between 32 chips/bit and 64 chips/bit PN codes.<br>1 = 32 chips/bit PN codes<br>0 = 64 chips/bit PN codes<br>The number of chips/bit used impacts a number of factors such as data throughput, range and robustness to<br>interference. By choosing a 32 chips/bit PN-code, the data throughput can be doubled or even quadrupled (when<br>double data rate is set). A 64 chips/bit PN code offers improved range over its 32 chips/bit counterpart as well as<br>more robustness to interference. By selecting to use a 32 chips/bit PN code a number of other register bits are<br>impacted and need to be addressed. These are PN Code Select (Reg 0x03, bit 5), Data Rate (Reg 0x04, bit 1),<br>and Sample Rate (Reg 0x04, bit 0).                                                                                                                                                                                      |
| 1 <sup>[2]</sup> | Data Rate      | The Data Rate bit allows the user to select Double Data Rate mode of operation which delivers a raw data rate of 62.5kbits/sec.<br>1 = Double Data Rate - 2 bits per PN code (No odd bit transmissions)<br>0 = Normal Data Rate - 1 bit per PN code<br>This bit is applicable only when using 32 chips/bit PN codes which can be selected by setting the Code Width bit<br>(Reg 0x04, bit 2=1). When using Double Data Rate, the raw data throughput is 62.5 kbits/sec because every 32<br>chips/bit PN code is interpreted as 2 bits of data. When using this mode a single 64 chips/bit PN code is placed<br>in the PN code register. This 64 chips/bit PN code is then split into two and used by the baseband to offer the<br>Double Data Rate capability. When using Normal Data Rate, the raw data throughput is 32 kbits/sec. Additionally,<br>Normal Data Rate enables the user to potentially correlate data using two differing 32 chips/bit PN codes. |
| 0 <sup>[2]</sup> | Sample<br>Rate | The Sample Rate bit allows the use of the 12x sampling when using 32 chips/bit PN codes and Normal Data Rate.<br>1 = 12x Oversampling<br>0 = 6x Oversampling<br>Using 12x oversampling improves the correlators receive sensitivity. When using 64 chips/bit PN codes or Double<br>Data Rate this bit is don't care. The only time when 12x oversampling can be selected is when a 32 chips/bit PN<br>code is being used with Normal Data Rate.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Note 2. The following Reg 0x04, bits 2:0 values are not valid: ■ 001–Not Valid ■ 010–Not Valid ■ 011–Not Valid ■ 111–Not Valid



## Table 7. Configuration

| Addr | Addr: 0x05 |      | REG_C | Default: 0x01 |   |         |          |
|------|------------|------|-------|---------------|---|---------|----------|
| 7    | 6          | 5    | 4     | 3             | 2 | 1       | 0        |
|      | •          | Rese | erved | •             | • | IRQ Pir | n Select |

| Bit | Name     | Description                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | Reserved | These bits are reserved and should be written with zeroes.                                                                                                                                                                                                                                                                               |
| 1:0 |          | The Interrupt Request Pin Select bits are used to determine the drive method of the IRQ pin.<br>11 = Open Source (IRQ asserted = 1, IRQ deasserted = Hi-Z)<br>10 = Open Drain (IRQ asserted = 0, IRQ deasserted = Hi-Z)<br>01 = CMOS (IRQ asserted = 1, IRQ deasserted = 0)<br>00 = CMOS Inverted (IRQ asserted = 0, IRQ deasserted = 1) |

## Table 8. SERDES Control

| Addr: 0x06 |      | 06 REG_SERDES_CTL |   |                  | REG_SERDES_CTL Default: 0x03 |            |   |
|------------|------|-------------------|---|------------------|------------------------------|------------|---|
| 7          | 6    | 5                 | 4 | 3                | 2                            | 1          | 0 |
|            | Rese | erved             |   | SERDES<br>Enable |                              | EOF Length |   |

| Bit | Name             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved         | These bits are reserved and should be written with zeroes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3   | SERDES<br>Enable | The SERDES Enable bit is used to switch between bit-serial mode and SERDES mode.<br>1 = SERDES enabled<br>0 = SERDES disabled, bit-serial mode enabled<br>When the SERDES is enabled data can be written to and read from the IC one byte at a time, through the<br>use of the SERDES Data registers. The bit-serial mode requires bits to be written one bit at a time through<br>the use of the DIO/DIOVAL pins, refer to section 3.2. It is recommended that SERDES mode be used to avoid<br>the need to manage the timing required by the bit-serial mode.    |
| 2:0 | EOF Length       | The End of Frame Length bits are used to set the number of sequential bit times for an inter-frame gap without valid data before an EOF event will be generated. When in receive mode and a valid bit has been received the EOF event can then be identified by the number of bit times that expire without correlating any new data. The EOF event causes data to be moved to the proper SERDES Data Register and can also be used to generate interrupts. If 0 is the EOF length, an EOF condition will occur at the first invalid bit after a valid reception. |



## Table 9. Receive SERDES Interrupt Enable

|                                                                                                                                                                                                                                                                                                                                                                                                                              | Addr:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0x07                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | REG_RX                                                                     | _INT_EN                                                                      |                                                          | Defaul                                  | t: 0x00                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------|--------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                              | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 6                                                                                                                                                                                                                                                                                                                                                                        | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                          | 3                                                                            | 2                                                        | 1                                       | 0                                    |
| Un                                                                                                                                                                                                                                                                                                                                                                                                                           | derflow B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Overflow B                                                                                                                                                                                                                                                                                                                                                               | EOF B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Full B                                                                     | Underflow A                                                                  | Overflow A                                               | EOF A                                   | Full A                               |
| Bit                                                                                                                                                                                                                                                                                                                                                                                                                          | t Name Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                            |                                                                              |                                                          |                                         |                                      |
| 7       Underflow B       The Underflow B bit is used to enable the interrupt associated with an underflow condition of SERDES Data B register (Reg 0x0B)         1       = Underflow B interrupt enabled for Receive SERDES Data B         0       = Underflow B interrupt disabled for Receive SERDES Data B         An underflow condition occurs when attempting to read the Receive SERDES Data B register it is empty. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                            |                                                                              |                                                          |                                         |                                      |
| 6                                                                                                                                                                                                                                                                                                                                                                                                                            | Overflow B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SERDES Da<br>1 = Overflow<br>0 = Overflow<br>An overflow                                                                                                                                                                                                                                                                                                                 | ata B register (Re<br>v B interrupt ena<br>v B interrupt disa                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | eg 0x0B)<br>bled for Receive<br>bled for Receive<br>when new recei         | rrupt associated<br>SERDES Data E<br>SERDES Data I<br>ved data is writte     | 3<br>B                                                   |                                         |                                      |
| 5                                                                                                                                                                                                                                                                                                                                                                                                                            | EOF B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1 = EOF B in<br>0 = EOF B in<br>The EOF IR<br>has been de<br>If 0 is the EO                                                                                                                                                                                                                                                                                              | nterrupt enabled<br>nterrupt disabled<br>Q asserts during<br>tected, and then<br>DF length, and E                                                                                                                                                                                                                                                                                                                                                                                                                                  | for Channel B R<br>for Channel B F<br>an End of Fram<br>the number of in   | Receiver<br>le condition. End<br>valid bits in the fr<br>l occur at the firs | of Frame conditi<br>ame exceeds the                      | ions occur after a<br>e number in the E | at least one bit<br>OF length field. |
| 4                                                                                                                                                                                                                                                                                                                                                                                                                            | Full B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | having data<br>1 = Full B in<br>0 = Full B in<br>A Full B con<br>B register (R                                                                                                                                                                                                                                                                                           | The Full B bit is used to enable the interrupt associated with the Receive SERDES Data B register (Reg 0x0l having data placed in it.<br>1 = Full B interrupt enabled for Receive SERDES Data B<br>0 = Full B interrupt disabled for Receive SERDES Data B<br>A Full B condition occurs when data is transferred from the Channel B Receiver into the Receive SERDES Da<br>B register (Reg 0x0B). This could occur when a complete byte is received or when an EOF event occurs wheth<br>or not a complete byte has been received. |                                                                            |                                                                              |                                                          |                                         |                                      |
| 3                                                                                                                                                                                                                                                                                                                                                                                                                            | Underflow .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SERDES Da<br>1 = Underflo<br>0 = Underflo                                                                                                                                                                                                                                                                                                                                | ata A register (Re<br>ow A interrupt en<br>ow A interrupt dis                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | eg 0x09)<br>abled for Receiv<br>abled for Receiv                           | errupt associated<br>e SERDES Data<br>re SERDES Data<br>ng to read the Re    | A                                                        |                                         |                                      |
| 2                                                                                                                                                                                                                                                                                                                                                                                                                            | Overflow A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | The Overflow A bit is used to enable the interrupt associated with an overflow condition with the Rec<br>SERDES Data A register (0x09)<br>1 = Overflow A interrupt enabled for Receive SERDES Data A<br>0 = Overflow A interrupt disabled for Receive SERDES Data A<br>An overflow condition occurs when new receive data is written into the Receive SERDES Data A regi |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                            |                                                                              |                                                          |                                         |                                      |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x09) before the prior data is read out.         1       EOF A         The End of Frame A bit is used to enable the interrupt associated with an End of Frame condition with the Ch<br>A Receiver.         1 = EOF A interrupt enabled for Channel A Receiver         0 = EOF A interrupt disabled for Channel A Receiver         The EOF IRQ asserts during an End of Frame condition. End of Frame conditions occur after at least on<br>has been detected, and then the number of invalid bits in a frame exceeds the number in the EOF length<br>If 0 is the EOF length, an EOF condition will occur at the first invalid bit after a valid reception. This IRQ is cl<br>by reading the receive status register. |                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                            |                                                                              | at least one bit<br>OF length field.<br>s IRQ is cleared |                                         |                                      |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                            | Full A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | data written<br>1 = Full A in<br>0 = Full A in<br>A Full A con<br>A register (R                                                                                                                                                                                                                                                                                          | into it.<br>terrupt enabled f<br>terrupt disabled<br>dition occurs whe                                                                                                                                                                                                                                                                                                                                                                                                                                                             | or Receive SER<br>for Receive SER<br>en data is transfe<br>ould occur when |                                                                              | annel A Receiver                                         | into the Receive                        | SERDES Data                          |



## Table 10. Receive SERDES Interrupt Status<sup>[3]</sup>

|     | Addr:               | 0x08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | REG_RX                                                                                  | _INT_STAT                                                                  |                                                                                                            | Defaul                            | t: 0x00                    |  |
|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------|--|
|     | 7                   | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                       | 3                                                                          | 2                                                                                                          | 1                                 | 0                          |  |
| ١   | /alid B             | Flow Violation B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | EOF B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Full B                                                                                  | Valid A                                                                    | Flow Violation A                                                                                           | EOF A                             | Full A                     |  |
| Bit | Name                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I                                                                                       | Description                                                                | I                                                                                                          |                                   |                            |  |
| 7   | Valid B             | 1 = All bits are v $0 = Not all bits a When data is w$                                                                                                                                                                                                                                                                                                                                                                                                                                          | e Valid B bit is true when all the bits in the Receive SERDES Data B register (Reg 0x0B) are valid.<br>All bits are valid for Receive SERDES Data B<br>Not all bits are valid for Receive SERDES Data B<br>then data is written into the Receive SERDES Data B register (Reg 0x0B) this bit is set if all of the bits within the<br>e that has been written are valid. This bit cannot generate an interrupt.                                                                                                                                                                                                                                      |                                                                                         |                                                                            |                                                                                                            |                                   |                            |  |
| 6   | Flow<br>Violation B | SERDES Data<br>1 = Overflow/ur<br>0 = No overflow<br>Overflow condit<br>before the prior                                                                                                                                                                                                                                                                                                                                                                                                        | Flow Violation B bit is used to signal whether an overflow or underflow condition has occurred for the Receive<br>RDES Data B register (Reg 0x0B).<br>Overflow/underflow interrupt pending for Receive SERDES Data B<br>No overflow/underflow interrupt pending for Receive SERDES Data B<br>rflow conditions occur when the radio loads new data into the Receive SERDES Data B register (Reg 0x0B)<br>ore the prior data has been read. Underflow conditions occur when trying to read the Receive SERDES Data B<br>ster (Reg 0x0B) when the register is empty. This bit is cleared by reading the Receive Interrupt Status register<br>or 0x0B) |                                                                                         |                                                                            |                                                                                                            |                                   |                            |  |
| 5   | EOF B               | The End of Frai<br>1 = EOF interru<br>0 = No EOF inter<br>An EOF conditions<br>specified in the S                                                                                                                                                                                                                                                                                                                                                                                               | e End of Frame B bit is used to signal whether an EOF event has occurred on the Channel B receive.<br>= EOF interrupt pending for Channel B<br>= No EOF interrupt pending for Channel B<br>EOF condition occurs for the Channel B Receiver when receive has begun and then the number of bit times<br>ecified in the SERDES Control register (Reg 0x06) elapse without any valid bits being received. This bit is cleared<br>reading the Receive Interrupt Status register (Reg 0x08)                                                                                                                                                              |                                                                                         |                                                                            |                                                                                                            |                                   |                            |  |
| 4   | Full B              | The Full B bit is used to signal when the Receive SERDES Data B register (Reg 0x0B) is filled with data.<br>1 = Receive SERDES Data B full interrupt pending<br>0 = No Receive SERDES Data B full interrupt pending<br>A Full B condition occurs when data is transferred from the Channel B Receiver into the Receive SERDES<br>register (Reg 0x0B). This could occur when a complete byte is received or when an EOF event occurs when<br>not a complete byte has been received.              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                         |                                                                            |                                                                                                            |                                   | ERDES Data                 |  |
| 3   | Valid A             | 1 = All bits are v $0 = Not all bits a When data is w$                                                                                                                                                                                                                                                                                                                                                                                                                                          | valid for Receive<br>are valid for Rec<br>ritten into the Re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SERDES Data<br>eive SERDES D<br>eceive SERDES                                           | A<br>ata A                                                                 | S Data A Register<br>Reg 0x09) this bit i<br>interrupt.                                                    |                                   |                            |  |
| 2   | Flow<br>Violation A | SERDES Data .<br>1 = Overflow/ur<br>0 = No overflow<br>Overflow condit<br>before the prior                                                                                                                                                                                                                                                                                                                                                                                                      | A register (Reg<br>iderflow interrup<br>v/underflow inter<br>ions occur wher<br>data has been re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x09).<br>t pending for Re<br>rupt pending for<br>n the radio loads<br>ead. Underflow c | ceive SERDES I<br>Receive SERDE<br>new data into the<br>conditions occur v | underflow condition<br>Data A<br>S Data A<br>e Receive SERDE<br>vhen trying to read<br>I by reading the Re | S Data A regist<br>the Receive SE | er (Reg 0x09<br>ERDES Data |  |
| 1   | EOF A               | 1 = EOF interru<br>0 = No EOF internation<br>An EOF conditions<br>specified in the<br>reading the Rec                                                                                                                                                                                                                                                                                                                                                                                           | The End of Frame A bit is used to signal whether an EOF event has occurred on the Channel A receive.<br>= EOF interrupt pending for Channel A<br>= No EOF interrupt pending for Channel A<br>No EOF condition occurs for the Channel A Receiver when receive has begun and then the number of bit times<br>pecified in the SERDES Control register (0x06) elapse without any valid bits being received. This bit is cleared by<br>eading the Receive Interrupt Status register (Reg 0x08).                                                                                                                                                         |                                                                                         |                                                                            |                                                                                                            |                                   |                            |  |
| 0   | Full A              | The Full A bit is used to signal when the Receive SERDES Data A register (Reg 0x09) is filled with data.<br>I = Receive SERDES Data A full interrupt pending<br>D = No Receive SERDES Data A full interrupt pending<br>A Full A condition occurs when data is transferred from the Channel A Receiver into the Receive SERDES Data A<br>Register (Reg 0x09). This could occur when a complete byte is received or when an EOF event occurs whether or<br>not a complete byte has been received. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                         |                                                                            |                                                                                                            |                                   |                            |  |

Note

All status bits are set and readable in the registers regardless of IRQ enable status. This allows a polling scheme to be implemented without enabling IRQs. The status bits are affected by TX Enable and RX Enable (Reg 0x03, bits 7:6). For example, the receive status will read 0 if the IC is not in receive mode. These registers are read-only.



## Table 11. Receive SERDES Data A

| Add | r: 0x09 |   |         | _DATA_A |   | Default: 0x00 |   |  |
|-----|---------|---|---------|---------|---|---------------|---|--|
| 7   | 7 6     |   | 5 4 3 2 |         |   |               | 0 |  |
|     | -       | • | Da      | ata     | • |               | • |  |

| Bit | Name | Description                                                                                                                                                                                                         |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 |      | Received Data for Channel A. The over-the-air received order is bit 0 followed by bit 1, followed by bit 2, followed by bit 3, followed by bit 5, followed by bit 6, followed by bit 7. This register is read-only. |

#### Table 12. Receive SERDES Valid A

| Addr | : 0x0A |   | REG_RX | _VALID_A |   | Defaul | ult: 0x00 |  |
|------|--------|---|--------|----------|---|--------|-----------|--|
| 7    | 6      | 5 | 4      | 3        | 2 | 1      | 0         |  |
|      |        |   | Va     | lid      | L | L      |           |  |

| Bit | Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 |      | These bits indicate which of the bits in the Receive SERDES Data A register (Reg 0x09) are valid. A "1" indicates that the corresponding data bit is valid for Channel A.<br>If the Valid Data bit is set in the Receive Interrupt Status register (Reg 0x08) all eight bits in the Receive SERDES Data A register (Reg 0x09) are valid. Therefore, it is not necessary to read the Receive SERDES Valid A register (Reg 0x0A). This register is read-only. |

## Table 13. Receive SERDES Data B

| Addr: | : 0x0B |   | REG_RX | _DATA_B |   | Default: 0x00 |   |  |
|-------|--------|---|--------|---------|---|---------------|---|--|
| 7     | 6      | 5 | 4      | 3       | 2 | 1             | 0 |  |
|       |        |   | Da     | ata     |   |               |   |  |

| Bit | Name | Description                                                                                                                                                                                                                            |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | Data | Received Data for Channel B. The over-the-air received order is bit 0 followed by bit 1, followed by bit 2, followed by bit 3, followed by bit 4, followed by bit 5, followed by bit 6, followed by bit 7. This register is read-only. |

#### Table 14. Receive SERDES Valid B

| Addr | : 0x0C |   | REG_RX_ | _VALID_B |   | Default: 0x00 |   |  |
|------|--------|---|---------|----------|---|---------------|---|--|
| 7    | 6      | 5 | 4       | 3        | 2 | 1             | 0 |  |
|      |        |   | Va      | lid      |   |               |   |  |

| Bit | Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 |      | These bits indicate which of the bits in the Receive SERDES Data B register (Reg 0x0B) are valid. A "1" indicates that the corresponding data bit is valid for Channel B. If the Valid Data bit is set in the Receive Interrupt Status register (0x08) all eight bits in the Receive SERDES Data B register (Reg 0x0B) are valid. Therefore, it is not necessary to read the Receive SERDES Valid B register (Reg 0x0C). This register is read-only. |



## Table 15. Transmit SERDES Interrupt Enable

| Ad  | dr: 0x0D  |                                                                                           |                                                                                              | REG_TX                                                | _INT_EN                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Defau                         | lt: 0x00                                |  |
|-----|-----------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------------|--|
|     | 7         | 6                                                                                         | 5                                                                                            | 4                                                     | 3                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                             | 0                                       |  |
|     |           | Rese                                                                                      | erved                                                                                        |                                                       | Underflow                                                       | Overflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Done                          | Empty                                   |  |
| Bit | Name      |                                                                                           |                                                                                              |                                                       | Description                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                               |                                         |  |
| 7:4 | Reserved  | These bits are                                                                            | These bits are reserved and should be written with zeroes.                                   |                                                       |                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                               |                                         |  |
| 3   | Underflow | Transmit SERI<br>1 = Underflow<br>0 = Underflow                                           | DES Data registe<br>interrupt enable<br>interrupt disable<br>condition occurs                | er (Reg 0x0F)<br>d<br>d                               | ot associated with<br>to transmit while                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                               |                                         |  |
| 2   | Overflow  | Data register ( $1 = Overflow$ ir<br>0 = Overflow ir<br>An overflow co                    | 0x0F).<br>hterrupt enabled<br>hterrupt disabled<br>ndition occurs w                          | hen attempting to                                     | t associated with<br>o write new data to<br>I to the transmit s | o the Transmit SE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                               | ansmit SERDES<br>iister (Reg 0x0F)      |  |
| 1   | Done      | The Done bit is<br>1 = Done intern<br>0 = Done intern<br>The Done cone<br>and there is no | s used to enable<br>rupt enabled<br>rupt disabled<br>dition occurs whi<br>o more data for it | the interrupt that<br>en the Transmit<br>to transmit. | it signals the end<br>SERDES Data re                            | of the transmissing of the transmissing of the transmissing of the transmission of transmission of the transmission of the tra | <sup>-</sup> ) has transmitte |                                         |  |
| 0   | Empty     | 1 = Empty inte<br>0 = Empty inte<br>The Empty con                                         | rrupt enabled<br>rrupt disabled                                                              | en the Transmit S                                     | t signals when the                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                               | g 0x0F) is empty.<br>Ie transmit buffer |  |



## Table 16. Transmit SERDES Interrupt Status<sup>[4]</sup>

|           | Addr:    | 0x0E                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | REG_TX_                                                          | INT_STAT           |                                                                                | Defaul                                | t: 0x00                               |  |  |
|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|--|--|
|           | 7        | 6                                                                                                                                         | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4                                                                | 3                  | 2                                                                              | 1                                     | 0                                     |  |  |
|           |          | Rese                                                                                                                                      | erved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                  | Underflow          | Overflow                                                                       | Done                                  | Empty                                 |  |  |
| Bit       | Name     |                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                  | Description        |                                                                                |                                       |                                       |  |  |
| -         |          | Those bits are re                                                                                                                         | served This rea                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | nister is read-only                                              | •                  |                                                                                |                                       |                                       |  |  |
| 3         |          | The Underflow b<br>(Reg $0x0F$ ) has<br>1 = Underflow In<br>0 = No Underflow<br>This IRQ will ass<br>occurs when the<br>Data register (Re | se bits are reserved. This register is read-only.<br>Underflow bit is used to signal when an underflow condition associated with the Transmit SERDES Data register<br>g 0x0F) has occurred.<br>Underflow Interrupt pending<br>No Underflow Interrupt pending<br>IRQ will assert during an underflow condition to the Transmit SERDES Data register (Reg 0x0F). An underflow<br>urs when the transmitter is ready to sample transmit data, but there is no data ready in the Transmit SERDES<br>a register (Reg 0x0F). This will only assert after the transmitter has transmitted at least one bit. This bit is cleared<br>eading the Transmit Interrupt Status register (Reg 0x0E). |                                                                  |                    |                                                                                |                                       |                                       |  |  |
| 2         | Overflow | The Overflow bit<br>(0x0F) has occu<br>1 = Overflow Intr<br>0 = No Overflow<br>This IRQ will assoccurs when the                           | t is used to signa<br>rred.<br>errupt pending<br>Interrupt pendir<br>sert during an ov<br>e new data is loa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I when an overflo<br>ng<br>erflow condition<br>ded into the Tran | to the Transmit S  | ociated with the<br>SERDES Data re<br>lata register (Reg<br>ot Status register | gister (Reg 0x0F<br>  0x0F) before th | ). An overflow                        |  |  |
| 1         | Done     | 1 = Done Interru<br>0 = No Done Interru<br>This IRQ will ass                                                                              | pt pending<br>errupt pending<br>sert when the da<br>the transmitter h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                  | ding a byte of da  | ata and there is n<br>his bit is cleared b                                     |                                       |                                       |  |  |
| 0<br>Note | Empty    | 1 = Empty Interr<br>0 = No Empty In<br>This IRQ will asse                                                                                 | rupt pending<br>nterrupt pending<br>rt when the transm<br>). Writing the Trans                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | nit serdes is empty.<br>Smit SERDES Data                         | When this IRQ is a | (Reg 0x0F) has be<br>asserted it is ok to<br>) will clear this IRQ             | write to the Transr                   | nit SERDES Data<br>the data is loaded |  |  |

All status bits are set and readable in the registers regardless of IRQ enable status. This allows a polling scheme to be implemented without enabling IRQs. The status bits are affected by the TX Enable and RX Enable (Reg 0x03, bits 7:6). For example, the transmit status will read 0 if the IC is not in transmit mode. These registers are read-only.



## Table 17. Transmit SERDES Data

| Addr | : 0x0F |   | REG_T | X_DATA |   | Default: 0x00 |   |  |
|------|--------|---|-------|--------|---|---------------|---|--|
| 7 6  |        | 5 | 4     | 2      | 1 | 0             |   |  |
|      | •      | • | Da    | ata    | • |               | • |  |

| Bit | Name | Description                                                                                                                                                                                     |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 |      | Transmit Data. The over-the-air transmitted order is bit 0 followed by bit 1, followed by bit 2, followed by bit 3, followed by bit 4, followed by bit 5, followed by bit 6, followed by bit 7. |

#### Table 18. Transmit SERDES Valid

| Addr        | : 0x10 |  | REG_T | Default: 0x00 |  |   |   |  |  |  |  |
|-------------|--------|--|-------|---------------|--|---|---|--|--|--|--|
| 7 6 5 4 3 2 |        |  |       |               |  | 1 | 0 |  |  |  |  |
|             | Valid  |  |       |               |  |   |   |  |  |  |  |

| Bit | Name | Description                                                                                                                                 |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 |      | The Valid bits are used to determine which of the bits in the Transmit SERDES Data register (reg 0x0F) are valid.<br>1 = Valid transmit bit |
|     |      | 0 = Invalid transmit bit                                                                                                                    |

|   | Addr: 0x18-11 |    |    |    | REG_PN_CODE  |    |    |    |    |              |    |    | Default:<br>0x1E8B6A3DE0E9B222 |    |              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|---|---------------|----|----|----|--------------|----|----|----|----|--------------|----|----|--------------------------------|----|--------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 6 | 3             | 62 | 61 | 60 | 59           | 58 | 57 | 56 | 55 | 54           | 53 | 52 | 51                             | 50 | 49           | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
|   | Address 0x18  |    |    |    | Address 0x17 |    |    |    |    | Address 0x16 |    |    |                                |    | Address 0x15 |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

## Table 19. PN Code

| 31 30 | 0 29 28 27           | 26 25 24                                                                        | 23 22                            | 21 20                               | 19 1                          | 8 17                    | 16                    | 15                      | 14                    | 13                      | 12                    | 11                     | 10                         | 9                     | 8                      | 7                      | 6                     | 5                     | 4                      | 3                     | 2                    | 1                      | 0              |
|-------|----------------------|---------------------------------------------------------------------------------|----------------------------------|-------------------------------------|-------------------------------|-------------------------|-----------------------|-------------------------|-----------------------|-------------------------|-----------------------|------------------------|----------------------------|-----------------------|------------------------|------------------------|-----------------------|-----------------------|------------------------|-----------------------|----------------------|------------------------|----------------|
|       | Address 0x14         |                                                                                 |                                  | Address 0x13 Address 0x12 Address 0 |                               |                         |                       |                         |                       |                         |                       | s 0×                   | (11                        |                       |                        |                        |                       |                       |                        |                       |                      |                        |                |
|       | Rit Name Description |                                                                                 |                                  |                                     |                               |                         |                       |                         |                       |                         |                       |                        |                            |                       |                        |                        |                       |                       |                        |                       |                      |                        |                |
| Bit   | Name                 |                                                                                 | Description                      |                                     |                               |                         |                       |                         |                       |                         |                       |                        |                            |                       |                        |                        |                       |                       |                        |                       |                      |                        |                |
| 63:0  | PN Codes             | The value in<br>can be used<br>chips/bit PN<br>chips/bit valu<br>possibility of | l togethe<br>codes a<br>ue can b | er for 64<br>and these<br>e used a  | chips/b<br>e can b<br>as a PN | it PN<br>e use<br>I cod | code<br>d alc<br>e as | e cor<br>one c<br>there | nmu<br>or wi<br>e are | unica<br>th ea<br>e cei | atior<br>ach<br>rtain | n, or<br>othe<br>i cha | the r<br>er to a<br>aracte | egis<br>acco<br>erist | sters<br>ompl<br>ics t | can<br>lish f<br>hat a | i be<br>aste<br>are r | split<br>r da<br>need | into<br>ta ra<br>led t | two<br>ates.<br>to mi | sets<br>Not<br>inimi | s of 3<br>any<br>ze tł | 32<br>64<br>he |

Note

5. The Valid bit in the Transmit SERDES Valid register (Reg 0x10) is used to mark whether the radio will send data or preamble during that bit time of the data byte. Data is sent LSB first. The SERDES will continue to send data until there are no more VALID bits in the shifter. For example, writing 0x0F to the Transmit SERDES Valid register (Reg 0x10) will send half a byte.

order is bit 0 followed by bit 1... followed by bit 62, followed by bit 63.



## Table 20. Threshold Low

| Addr:    | 0x19 |   | REG_THR | Default: 0x08 |   |  |  |
|----------|------|---|---------|---------------|---|--|--|
| 7        | 6    | 5 | 4       | 1             | 0 |  |  |
| Reserved |      | • |         | Threshold Low | • |  |  |

| Bit | Name          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved      | This bit is reserved and should be written with zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6:0 | Threshold Low | The Threshold Low value is used to determine the number of missed chips allowed when attempting to correlate a single data bit of value '0'. A perfect reception of a data bit of '0' with a 64 chips/bit PN code would result in zero correlation matches, meaning the exact inverse of the PN code has been received. By setting the Threshold Low value to 0x08 for example, up to eight chips can be erroneous while still identifying the value of the received data bit. This value along with the Threshold High value determine the correlator count values for logic '1' and logic '0'. The threshold values used determine the sensitivity of the receiver to interference and the dependability of the received data. By allowing a minimal number of erroneous chips the dependability of the received data increases while the robustness to interference decreases. On the other hand increasing the maximum number of missed chips means reduced data integrity but increased robustness to interference and increased range. |

## Table 21. Threshold High

| Addr:    | 0x1A |                | REG_THR | Default: 0x38 |  |  |  |  |  |  |
|----------|------|----------------|---------|---------------|--|--|--|--|--|--|
| 7        | 6    | 5              | 1       | 0             |  |  |  |  |  |  |
| Reserved |      | Threshold High |         |               |  |  |  |  |  |  |

| Bit | Name           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved       | This bit is reserved and should be written with zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6:0 | Threshold High | The Threshold High value is used to determine the number of matched chips allowed when attempting to correlate a single data bit of value '1'. A perfect reception of a data bit of '1' with a 64 chips/bit or a 32 chips/bit PN code would result in 64 chips/bit or 32 chips/bit correlation matches, respectively, meaning every bit was received perfectly. By setting the Threshold High value to 0x38 (64-8) for example, up to eight chips can be erroneous while still identifying the value of the received data bit. This value along with the Threshold Low value determine the correlator count values for logic '1' and logic '0'. The threshold values used determine the sensitivity of the receiver to interference and the dependability of the received data. By allowing a minimal number of erroneous chips the dependability of the received data increases while the robustness to interference decreases. On the other hand increasing the maximum number of missed chips means reduced data integrity but increased robustness to interference and increased range. |

## Table 22. Wake Enable

| Addr: | 0x1C          |  | REG_W    | Default: 0x00 |  |  |                  |
|-------|---------------|--|----------|---------------|--|--|------------------|
| 7     | 7 6 5 4 3 2 1 |  |          |               |  |  | 0                |
|       | •             |  | Reserved |               |  |  | Wakeup<br>Enable |

| Bit | Name             | Description                                                                                                                                                                                    |
|-----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1 | Reserved         | These bits are reserved and should be written with zeroes.                                                                                                                                     |
| 0   | Wakeup<br>Enable | Wakeup interrupt enable.<br>0 = disabled<br>1 = enabled<br>A wakeup event is triggered when the $\overline{PD}$ pin is deasserted and once the IC is ready to receive SPI communi-<br>cations. |



## Table 23. Wake Status

| Addr: | : 0x1D |   | REG_WA    | Default: 0x01 |  |  |               |  |  |
|-------|--------|---|-----------|---------------|--|--|---------------|--|--|
| 7     | 6      | 5 | 5 4 3 2 1 |               |  |  |               |  |  |
|       |        |   | Reserved  |               |  |  | Wakeup Status |  |  |

| Bit | Name     | Description                                                                                                                                                                                                                               |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1 | Reserved | These bits are reserved. This register is read-only.                                                                                                                                                                                      |
| 0   |          | Wakeup status.<br>0 = Wake interrupt not pending<br>1 = Wake interrupt pending<br>This IRQ will assert when a wakeup condition occurs. This bit is cleared by reading the Wake Status register<br>(Reg 0x1D). This register is read-only. |

## Table 24. Analog Control

| Addr: 0x20 |                      |                    | REG_ANA  | Default: 0x00 |                     |           |       |
|------------|----------------------|--------------------|----------|---------------|---------------------|-----------|-------|
| 7          | 6                    | 5                  | 4        | 3             | 2                   | 1         | 0     |
| Reserved   | Reg Write<br>Control | MID Read<br>Enable | Reserved | Reserved      | PA Output<br>Enable | PA Invert | Reset |

| Bit | Name                 | Description                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved             | This bit is reserved and should be written with zero.                                                                                                                                                                                                                                                                                                                      |
| 6   | Reg Write<br>Control | Enables write access to Reg 0x2E and Reg 0x2F.<br>1 = Enables write access to Reg 0x2E and Reg 0x2F<br>0 = Reg 0x2E and Reg 0x2F are read-only                                                                                                                                                                                                                             |
| 5   | MID Read<br>Enable   | The MID Read Enable bit must be set to read the contents of the Manufacturing ID register (Reg 0x3C-0x3F).<br>Enabling the Manufacturing ID register (Reg 0x3C-0x3F) consumes power. This bit should only be set when<br>reading the contents of the Manufacturing ID register (Reg 0x3C-0x3F).<br>1 = Enables read of MID registers<br>0 = Disables read of MID registers |
| 4:3 | Reserved             | These bits are reserved and should be written with zeroes.                                                                                                                                                                                                                                                                                                                 |
| 2   | PA Output<br>Enable  | The Power Amplifier Output Enable bit is used to enable the PACTL pin for control of an external power amplifier.<br>1 = PA Control Output Enabled on PACTL pin<br>0 = PA Control Output Disabled on PACTL pin                                                                                                                                                             |
| 1   | PA Invert            | The Power Amplifier Invert bit is used to specify the polarity of the PACTL signal when the PaOe bit is set<br>high. PA Output Enable and PA Invert cannot be simultaneously changed.<br>1 = PACTL active low<br>0 = PACTL active high                                                                                                                                     |
| 0   | Reset                | The Reset bit is used to generate a self-clearing device reset.<br>1 = Device Reset. All registers are restored to their default values.<br>0 = No Device Reset.                                                                                                                                                                                                           |

## Table 25. Channel

| Addr: 0x21 |   |         | REG_CH | Default: 0x00 |   |   |   |
|------------|---|---------|--------|---------------|---|---|---|
| 7          | 6 | 5       | 4      | 3             | 2 | 1 | 0 |
| Reserved   |   | Channel |        |               |   |   |   |

| Bit | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved | This bit is reserved and should be written with zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6:0 | Channel  | The Channel register (Reg 0x21) is used to determine the Synthesizer frequency. A value of 2 corresponds to a communication frequency of 2.402 GHz, while a value of 79 corresponds to a frequency of 2.479 GHz. The channels are separated from each other by 1 MHz intervals. Limit application usage to channels 2–79 to adhere to FCC regulations. FCC regulations require that channels 0 and 1 and any channel greater than 79 be avoided. Use of other channels may be restricted by other regulatory agencies. The application MCU must ensure that this register is modified before transmitting data over the air for the first time. |



## Table 26. Receive Signal Strength Indicator (RSSI)<sup>[6]</sup>

| Addr: 0x22 |          |   | REG_ | Default: 0x00 |   |   |   |  |
|------------|----------|---|------|---------------|---|---|---|--|
| 7          | 6        | 5 | 4    | 3             | 2 | 1 | 0 |  |
| Rese       | Reserved |   | RSSI |               |   |   |   |  |

| Bit | Name     | Description                                                                                                                                                                                                                  |  |  |  |  |  |  |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7:6 | Reserved | nese bits are reserved. This register is read-only.                                                                                                                                                                          |  |  |  |  |  |  |
| 5   | Valid    | he Valid bit indicates whether the RSSI value in bits [4:0] are valid. This register is Read Only.<br>= RSSI value is valid<br>= RSSI value is invalid                                                                       |  |  |  |  |  |  |
| 4:0 | RSSI     | The Receive Strength Signal Indicator (RSSI) value indicates the strength of the received signal. This is a read only value with the higher values indicating stronger received signals meaning more reliable transmissions. |  |  |  |  |  |  |

#### Table 27. PA Bias

| Addr: 0x23 |   |          | REG | Default: 0x00 |   |   |   |
|------------|---|----------|-----|---------------|---|---|---|
| 7          | 6 | 5        | 4   | 3             | 2 | 1 | 0 |
|            |   | Reserved |     | PA Bias       |   |   |   |

| Bit | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | Reserved | These bits are reserved and should be written with zeroes.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2:0 | PA Bias  | The Power Amplifier Bias (PA Bias) bits are used to set the transmit power of the IC through increasing (values up to 7) or decreasing (values down to 0) the gain of the on-chip Power Amplifier. The higher the register value the higher the transmit power. By changing the PA Bias value signal strength management functions can be accomplished. For general purpose communication a value of 7 is recommended. See Table 1 for typical output power steps based on the PA Bias bit settings. |

## Table 28. Crystal Adjust

| Addr: 0x24 |                         |   | REG_CRY        | Default: 0x00 |   |   |   |
|------------|-------------------------|---|----------------|---------------|---|---|---|
| 7          | 6                       | 5 | 4              | 3             | 2 | 1 | 0 |
| Reserved   | Clock Output<br>Disable |   | Crystal Adjust |               |   |   |   |

| Bit | Name                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved                | This bit is reserved and should be written with zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6   | Clock Output<br>Disable | The Clock Output Disable bit disables the 13-MHz clock driven on the X13OUT pin.<br>1 = No 13-MHz clock driven externally<br>0 = 13-MHz clock driven externally<br>If the 13-MHz clock is driven on the X13OUT pin then receive sensitivity will be reduced by –4 dBm on<br>channels $5+13n$ . By default the 13-MHz clock output pin is enabled. This pin is useful for adjusting the<br>13-MHz clock, but it interfere with every 13th channel beginning with 2.405-GHz channel. Therefore, it is<br>recommended that the 13-MHz clock output pin be disabled when not in use. |
| 5:0 | Crystal Adjust          | The Crystal Adjust value is used to calibrate the on-chip parallel load capacitance supplied to the crystal. Each increment of the Crystal Adjust value typically adds 0.135 pF of parallel load capacitance. The total range is 8.5 pF, starting at 8.65 pF. These numbers do not include PCB parasitics, which can add an additional 1–2 pF.                                                                                                                                                                                                                                   |

Note 6. The RSSI will collect a single value each time the part is put into receive mode via Control register (Reg 0x03, bit 7=1). See Section for more details.



## Table 29. VCO Calibration

| Addr: 0x26 |                  |   | REG_V    | Default: 0x00 |   |   |   |  |
|------------|------------------|---|----------|---------------|---|---|---|--|
| 7          | 6                | 5 | 4        | 3             | 2 | 1 | 0 |  |
| VCO Slop   | VCO Slope Enable |   | Reserved |               |   |   |   |  |

| Bit | Name             | Description                                                                                          |
|-----|------------------|------------------------------------------------------------------------------------------------------|
| 7:6 | VCO Slope Enable | The Voltage Controlled Oscillator (VCO) Slope Enable bits are used to specify the amount of variance |
|     | (Write-Only)     | automatically added to the VCO.                                                                      |
|     |                  | 11 = -5/+5 VCO adjust. The application MCU must configure this option during initialization          |
|     |                  | 10 = -2/+3 VCO adjust                                                                                |
|     |                  | 01 = Reserved                                                                                        |
|     |                  | 00 = No VCO adjust                                                                                   |
|     |                  | These bits are undefined for read operations.                                                        |
| 5:0 | Reserved         | These bits are reserved and should be written with zeroes.                                           |

## Table 30. Reg Power Control

| Addr:                | 0x2E |   | REG_P | Default: 0x00 |   |   |  |  |
|----------------------|------|---|-------|---------------|---|---|--|--|
| 7                    | 6    | 5 | 4     | 2             | 1 | 0 |  |  |
| Reg Power<br>Control |      |   |       | Reserved      |   |   |  |  |

| Bit | Name     | Description                                                                                                                                                                                            |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | 0        | When set, this bit disables unused circuitry and saves radio power. The user must set Reg 0x20, bit $6 = 1$ to enable writes to Reg 0x2E. The application MCU must set this bit during initialization. |
| 6:0 | Reserved | These bits are reserved and should be written with zeroes.                                                                                                                                             |

## Table 31. Carrier Detect

| Addr:                      | 0x2F |   | REG_CARR | Default: 0x00 |  |          |  |  |
|----------------------------|------|---|----------|---------------|--|----------|--|--|
| 7                          | 6    | 5 | 4        | 1 0           |  |          |  |  |
| Carrier Detect<br>Override |      | 1 |          | Reserved      |  | <u>.</u> |  |  |

| Bit | Name     | Description                                                                                                    |
|-----|----------|----------------------------------------------------------------------------------------------------------------|
| 7   |          | When set, this bit overrides carrier detect. The user must set Reg 0x20, bit 6=1 to enable writes to Reg 0x2F. |
| 6:0 | Reserved | These bits are reserved and should be written with zeroes.                                                     |

## Table 32. Clock Manual

| Addr | : 0x32                 |   | REG_CLOC | Default: 0x00 |     |  |  |  |  |  |  |  |  |  |
|------|------------------------|---|----------|---------------|-----|--|--|--|--|--|--|--|--|--|
| 7    | 6                      | 5 | 4        | 2             | 1 0 |  |  |  |  |  |  |  |  |  |
|      | Manual Clock Overrides |   |          |               |     |  |  |  |  |  |  |  |  |  |

| Bi  | Name                   | Description                                                               |
|-----|------------------------|---------------------------------------------------------------------------|
| 7:0 | Manual Clock Overrides | This register must be written with 0x41 after reset for correct operation |



## Table 33. Clock Enable

| Addr                 | : 0x33 |   | REG_CLOC | Default: 0x00 |   |   |   |  |  |  |  |  |  |
|----------------------|--------|---|----------|---------------|---|---|---|--|--|--|--|--|--|
| 7                    | 6      | 5 | 4        | 3             | 2 | 1 | 0 |  |  |  |  |  |  |
| Manual Clock Enables |        |   |          |               |   |   |   |  |  |  |  |  |  |
|                      |        |   |          |               |   |   |   |  |  |  |  |  |  |

| Bit | Name                    | Description                                                               |
|-----|-------------------------|---------------------------------------------------------------------------|
| 7:0 | Manual Clock<br>Enables | This register must be written with 0x41 after reset for correct operation |

## Table 34. Synthesizer Lock Count

| Addr | : 0x38 |   | REG_SYN_ | Default: 0x64 |   |   |  |  |  |  |  |  |  |  |
|------|--------|---|----------|---------------|---|---|--|--|--|--|--|--|--|--|
| 7    | 6      | 5 | 4        | 2             | 1 | 0 |  |  |  |  |  |  |  |  |
|      | Count  |   |          |               |   |   |  |  |  |  |  |  |  |  |

| Bit | Name | Description                                                                                                                                                                                                                                        |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 |      | Determines the length of delay in 2- $\mu$ s increments for the synthesizer to lock when auto synthesizer is enabled via Control register (0x03, bit 1=0) and not using the PLL lock signal. The default register setting is typically sufficient. |

## Table 35. Manufacturing ID

| Addr: 0x3C-3F |              |    |    |    |    |    |    |      |      |    |    |    | RE | G_N | ٨ID |      |      |    |    |    |    |   |    |      |      |    |   |   |   |   |   |
|---------------|--------------|----|----|----|----|----|----|------|------|----|----|----|----|-----|-----|------|------|----|----|----|----|---|----|------|------|----|---|---|---|---|---|
| 31            | 30           | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22   | 21 | 20 | 19 | 18 | 17  | 16  | 15   | 14   | 13 | 12 | 11 | 10 | 9 | 8  | 7    | 6    | 5  | 4 | 3 | 2 | 1 | 0 |
|               | Address 0x3F |    |    |    |    |    | Ad | dres | s Ox | 3E |    |    |    |     | Ad  | dres | s 0x | 3D |    |    |    |   | Ad | dres | s Ox | 3C |   |   |   |   |   |

| Bit   | Name           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:30 | Address[31:30] | These bits are read back as zeroes.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 29:0  |                | These bits are the Manufacturing ID (MID) for each IC. The contents of these bits cannot be read unless the MID Read Enable bit (bit 5) is set in the Analog Control register (Reg 0x20). Enabling the Manufacturing ID register (Reg 0x3C-0x3F) consumes power. The MID Read Enable bit in the Analog Control register (Reg 0x20, bit 5) should only be set when reading the contents of the Manufacturing ID register (Reg 0x3C-0x3F). This register is read-only. |



## Table 36. Pin Description

| Pin QFN                                                                                            | Name          | Туре            | Default  | Description                                                                                                       |  |  |  |  |
|----------------------------------------------------------------------------------------------------|---------------|-----------------|----------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Analog RF                                                                                          |               |                 |          |                                                                                                                   |  |  |  |  |
| 46                                                                                                 | RFIN          | Input           | Input    | RF Input. Modulated RF signal received.                                                                           |  |  |  |  |
| 5                                                                                                  | RFOUT         | Output          | N/A      | RF Output. Modulated RF signal to be transmitted.                                                                 |  |  |  |  |
| Crystal / Po                                                                                       | ower Control  | 1               |          |                                                                                                                   |  |  |  |  |
| 38                                                                                                 | X13           | Input           | N/A      | Crystal Input. (refer to Section ).                                                                               |  |  |  |  |
| 35                                                                                                 | X13IN         | Input           | N/A      | Crystal Input. (refer to Section).                                                                                |  |  |  |  |
| 26                                                                                                 | X13OUT        | Output/Hi-Z     | Output   | System Clock. Buffered 13-MHz system clock.                                                                       |  |  |  |  |
| 33                                                                                                 | PD            | Input           | N/A      | <b>Power Down</b> . Asserting this input (low), will put the IC in the Suspend Mode (X13OUT is 0 when PD is Low). |  |  |  |  |
| 14                                                                                                 | RESET         | Input           | N/A      | Active LOW Reset. Device reset.                                                                                   |  |  |  |  |
| 34                                                                                                 | PACTL         | I/O             | Input    | PACTL. External Power Amplifier control. Pull-down or make output.                                                |  |  |  |  |
| SERDES B                                                                                           | ypass Mode Co | ommunications/I | nterrupt |                                                                                                                   |  |  |  |  |
| 20                                                                                                 | DIO           | I/O             | Input    | Data Input/Output. SERDES Bypass Mode Data Transmit/Receive.                                                      |  |  |  |  |
| 19                                                                                                 | DIOVAL        | I/O             | Input    | Data I/O Valid. SERDES Bypass Mode Data Transmit/Receive Valid.                                                   |  |  |  |  |
| 21                                                                                                 | IRQ           | Output /Hi-Z    | Output   | IRQ. Interrupt and SERDES Bypass Mode DIOCLK.                                                                     |  |  |  |  |
| SPI Comm                                                                                           | unications    |                 |          |                                                                                                                   |  |  |  |  |
| 23                                                                                                 | MOSI          | Input           | N/A      | Master-Output-Slave-Input Data. SPI data input pin.                                                               |  |  |  |  |
| 24                                                                                                 | MISO          | Output/Hi-Z     | Hi-Z     | Master-Input-Slave-Output Data. SPI data output pin.                                                              |  |  |  |  |
| 25                                                                                                 | SCK           | Input           | N/A      | SPI Input Clock. SPI clock.                                                                                       |  |  |  |  |
| 22                                                                                                 | SS            | Input           | N/A      | Slave Select Enable. SPI enable.                                                                                  |  |  |  |  |
| Power and                                                                                          | Ground        |                 |          |                                                                                                                   |  |  |  |  |
| 6, 9, 16, 28,<br>29, 32, 41,<br>42, 44, 45                                                         | vcc           | VCC             | Н        | $V_{CC} = 2.7V$ to 3.6V.                                                                                          |  |  |  |  |
| 13                                                                                                 | GND           | GND             | L        | Ground = 0V.                                                                                                      |  |  |  |  |
| 1, 2, 3, 4, 7,<br>8, 10, 11,<br>12, 15, 17,<br>18, 27, 30,<br>31, 36, 37,<br>39, 40, 43,<br>47, 48 |               | N/A             | N/A      | Must be tied to Ground.                                                                                           |  |  |  |  |
| Exposed paddle                                                                                     | GND           | GND             | L        | Must be tied to Ground.                                                                                           |  |  |  |  |





## Figure 9. CYWUSB6935 48 QFN - Top View

CYWUSB6935 Top View\*



\* E-PAD BOTTOM SIDE



## **Absolute Maximum Ratings**

| Storage Temperature65°C to +150°C                                                        |
|------------------------------------------------------------------------------------------|
| Ambient Temperature with Power Applied55°C to +125°C                                     |
| Supply Voltage on V <sub>CC</sub> relative to VSS–0.3V to +3.9V                          |
| DC Voltage to Logic Inputs <sup>[7]</sup> –0.3V to $V_{CC}$ +0.3V                        |
| DC Voltage applied to Outputs in High-Z State $-0.3V$ to $V_{CC}$ +0.3V                  |
| Static Discharge Voltage (Digital) <sup>[8]</sup> >2000V                                 |
| Static Discharge Voltage (RF) <sup>[8]</sup> 500V                                        |
| Latch-up Current+200 mA, -200 mA<br><b>DC Characteristics</b> (Over the Operating Range) |

## **Operating Conditions**

| V <sub>CC</sub> (Supply Voltage)                   | 2.7V to 3.6V                 |
|----------------------------------------------------|------------------------------|
| T <sub>A</sub> (Ambient Temperature Under Bias)    | 40°C to +85°C <sup>[9]</sup> |
| T <sub>A</sub> (Ambient Temperature Under Bias)    | 0°C to +70°C <sup>[10]</sup> |
| Ground Voltage                                     | 0V                           |
| F <sub>OSC</sub> (Oscillator or Crystal Frequency) | 13 MHz                       |

| Parameter                 | Description                                                        | Conditions                   | Min.           | <b>Typ.</b> <sup>[12]</sup> | Max.                            | Unit |
|---------------------------|--------------------------------------------------------------------|------------------------------|----------------|-----------------------------|---------------------------------|------|
| V <sub>CC</sub>           | Supply Voltage                                                     |                              | 2.7            | 3.0                         | 3.6                             | V    |
| V <sub>OH1</sub>          | Output High Voltage condition 1                                    | At $I_{OH} = -100.0 \ \mu A$ | $V_{CC} - 0.1$ | V <sub>CC</sub>             |                                 | V    |
| V <sub>OH2</sub>          | Output High Voltage condition 2                                    | At I <sub>OH</sub> = -2.0 mA | 2.4            | 3.0                         |                                 | V    |
| V <sub>OL</sub>           | Output Low Voltage                                                 | At I <sub>OL</sub> = 2.0 mA  |                | 0.0                         | 0.4                             | V    |
| V <sub>IH</sub>           | Input High Voltage                                                 |                              | 2.0            |                             | V <sub>CC</sub> <sup>[11]</sup> | V    |
| V <sub>IL</sub>           | Input Low Voltage                                                  |                              | -0.3           |                             | 0.8                             | V    |
| IIL                       | Input Leakage Current                                              | $0 < V_{IN} < V_{CC}$        | -1             | 0.26                        | +1                              | μA   |
| C <sub>IN</sub>           | Pin Input Capacitance (except X13, X13IN, RFIN)                    |                              |                | 3.5                         | 10                              | pF   |
| I <sub>Sleep</sub>        | Current consumption during power-down mode                         | PD = LOW                     |                | 0.24                        | 15                              | μA   |
| IDLE I <sub>CC</sub>      | Current consumption without synthesizer                            | PD = HIGH                    |                | 3                           |                                 | mA   |
| STARTUP I <sub>CC</sub>   | ICC from PD high to oscillator stable.                             |                              |                | 1.8                         |                                 | mA   |
| TX AVG I <sub>CC</sub>    | Average transmitter current consumption <sup>[13]</sup>            |                              |                | 1.4                         |                                 | μA   |
| RX I <sub>CC (PEAK)</sub> | Current consumption during receive                                 |                              |                | 57.7                        |                                 | mA   |
| TX I <sub>CC (PEAK)</sub> | Current consumption during transmit                                |                              |                | 69.1                        |                                 | mA   |
| SYNTH SETTLE              | Current consumption with Synthesizer on, No<br>Transmit or Receive |                              |                | 28.7                        |                                 | mA   |

Notes

7. It is permissible to connect voltages above V<sub>CC</sub> to inputs through a series resistor limiting input current to 1 mA. This can't be done during power down mode. AC timing not guaranteed.
8. Human Body Model (HBM).
9. Industrial temperature operating range.

10. Commercial temperature operating range. 11. It is permissible to connect voltages above  $V_{CC}$  to inputs through a series resistor limiting input current to 1 mA. 12. Typ. values measured with  $V_{CC} = 3.0V @ 25^{\circ}C$ 13. Average I<sub>CC</sub> when transmitting a 10-byte packet every 15 minutes using the WirelessUSB N:1 protocol.



## AC Characteristics [14]

## Table 37. SPI Interface<sup>[16]</sup>

| Parameter                                        | Description                                                                    | Min.               | Тур. | Max.                | Unit |
|--------------------------------------------------|--------------------------------------------------------------------------------|--------------------|------|---------------------|------|
| t <sub>SCK_CYC</sub>                             | SPI Clock Period                                                               | 476                |      |                     | ns   |
| t <sub>SCK_HI</sub> (BURST READ) <sup>[15]</sup> | SPI Clock High Time                                                            | 238                |      |                     | ns   |
| t <sub>SCK_HI</sub>                              | SPI Clock High Time                                                            | 158                |      |                     | ns   |
| t <sub>SCK_LO</sub>                              | SPI Clock Low Time                                                             | 158                |      |                     | ns   |
| t <sub>DAT_SU</sub>                              | SPI Input Data Set-up Time                                                     | 10                 |      |                     | ns   |
| t <sub>DAT_HLD</sub>                             | SPI Input Data Hold Time                                                       | 97 <sup>[16]</sup> |      |                     | ns   |
| t <sub>DAT_VAL</sub>                             | SPI Output Data Valid Time                                                     | 77 <sup>[16]</sup> |      | 174 <sup>[16]</sup> | ns   |
| t <sub>SS_SU</sub>                               | SPI Slave Select Set-up Time before first positive edge of SCK <sup>[17]</sup> | 250                |      |                     | ns   |
| t <sub>SS_HLD</sub>                              | SPI Slave Select Hold Time after last negative edge of SCK                     | 80                 |      |                     | ns   |

Figure 10. SPI Timing Diagram







Notes

14. AC values are not guaranteed if voltages on any pin exceed V<sub>CC</sub>.
15. This stretch only applies to every 9th SCK HI pulse for SPI Burst Reads only.
16. For F<sub>OSC</sub> = 13 MHz, 3.3V @ 25°C.
17. SOU Superstrate the event stretch rest of the stretch rest.

17. SCK must start low, otherwise the success of SPI transactions are not guaranteed.