Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # DAC1405D650 Dual 14-bit DAC, up to 650 Msps; $2\times$ , $4\times$ and $8\times$ interpolating Rev. 05 — 2 July 2012 Product data sheet #### **General description** 1. The DAC1405D650 is a high-speed 14-bit dual channel Digital-to-Analog Converter (DAC) with selectable 2×, 4× or 8× interpolating filters optimized for multi-carrier wireless transmitters. Thanks to its digital on-chip modulation, the DAC1405D650 allows the complex I and Q inputs to be converted up from baseband to IF. The mixing frequency is adjusted via a Serial Peripheral Interface (SPI) with a 32-bit Numerically Controlled Oscillator (NCO) and the phase is controlled by a 16-bit register. Two modes of operation are available: separate data ports or a single interleaved high-speed data port. In the Interleaved mode, the input data stream is demultiplexed into its original I and Q data and then latched. The DAC1405D650 also includes a 2x, 4x and 8x clock multiplier which provides the appropriate internal clocks and an internal regulator to adjust the output full-scale current. #### **Features and benefits** 2. - Dual 14-bit resolution - 650 Msps maximum update rate - Selectable 2×, 4× or 8× interpolation filters - Input data rate up to 160 Msps - 32-bit programmable NCO frequency - Dual port or Interleaved data modes - 1.8 V and 3.3 V power supplies - LVDS compatible clock - Two's complement or binary offset data format - 3.3 V CMOS input buffers - IMD3: 80 dBc; $f_s$ = 640 Msps; $f_o$ = 96 MHz - ACPR: 71 dBc; 2 carriers WCDMA; $f_s = 614.4 \text{ Msps}$ ; $f_o = 96 \text{ MHz}$ ; PLL on - Typical 0.95 W power dissipation at 4× interpolation - Power-down and Sleep modes - Very low noise cap-free integrated PLLDifferential scalable output current from 1.6 mA to 22 mA - On-chip 1.29 V reference - External analog offset control (10-bit auxiliary DACs) - Internal digital offset control - Inverse (sin x) / x function - Fully compatible SPI port - Industrial temperature range from -40 °C to +85 °C DAC1405D650 Dual 14-bit DAC, up to 650 Msps; 2×, 4× and 8× interpolating ## 3. Applications - Wireless infrastructure: LTE, WiMAX, GSM, CDMA, WCDMA, TD-SCDMA - Communication: LMDS/MMDS, point-to-point - Direct Digital Synthesis (DDS) - Broadband wireless systems - Digital radio links - Instrumentation - Automated Test Equipment (ATE) ## 4. Ordering information #### Table 1. Ordering information | Type number | Package | | | | | | | |---------------|----------|--------------------------------------------------------------------------------------------------------------|----------|--|--|--|--| | | Name | Description | Version | | | | | | DAC1405D650HW | HTQFP100 | plastic thermal enhanced thin quad flat package; 100 leads; body $14 \times 14 \times 1$ mm; exposed die pad | SOT638-1 | | | | | **Rev. 05** 2 July 2012 ## **Block diagram** 4 of 41 Dual 14-bit DAC, up to 650 Msps; 2×, 4× and 8× interpolating ### 6. Pinning information ### 6.1 Pinning Dual 14-bit DAC, up to 650 Msps; $2\times$ , $4\times$ and $8\times$ interpolating ## 6.2 Pin description Table 2. Pin description | Table 2. | Pin descript | ion | | |--------------------------|--------------|---------------------|----------------------------------------------| | Symbol | Pin | Type <sup>[1]</sup> | Description | | $V_{DDA(3V3)}$ | 1 | Р | analog supply voltage 3.3 V | | AUXAP | 2 | 0 | auxiliary DAC B output current | | AUXAN | 3 | 0 | complementary auxiliary DAC B output current | | AGND | 4 | G | analog ground | | V <sub>DDA(1V8)</sub> | 5 | Р | analog supply voltage 1.8 V | | V <sub>DDA(1V8)</sub> | 6 | Р | analog supply voltage 1.8 V | | AGND | 7 | G | analog ground | | CLKP | 8 | I | clock input | | CLKN | 9 | I | complementary clock input | | AGND | 10 | G | analog ground | | V <sub>DDA(1V8)</sub> | 11 | Р | analog supply voltage 1.8 V | | d.n.c. | 12 | - | do not connect | | d.n.c. | 13 | - | do not connect | | TM1 | 14 | I/O | test mode 1 (to connect to DGND) | | TM0 | 15 | I/O | test mode 0 (to connect to DGND) | | V <sub>DD(IO)(3V3)</sub> | 16 | Р | input/output buffers supply voltage 3.3 V | | GNDIO | 17 | G | input/output buffers ground | | I13 | 18 | I | I data input bit 13 (MSB) | | l12 | 19 | I | I data input bit 12 | | I11 | 20 | I | I data input bit 11 | | I10 | 21 | I | I data input bit 10 | | 19 | 22 | I | I data input bit 9 | | 18 | 23 | I | I data input bit 8 | | 17 | 24 | I | I data input bit 7 | | 16 | 25 | I | I data input bit 6 | | V <sub>DDD(1V8)</sub> | 26 | Р | digital supply voltage 1.8 V | | DGND | 27 | G | digital ground | | 15 | 28 | I | I data input bit 5 | | 14 | 29 | I | I data input bit 4 | | 13 | 30 | I | I data input bit 3 | | 12 | 31 | I | I data input bit 2 | | V <sub>DDD(1V8)</sub> | 32 | Р | digital supply voltage 1.8 V | | DGND | 33 | G | digital ground | | l1 | 34 | I | I data input bit 1 | | 10 | 35 | I | I data input bit 0 (LSB) | | V <sub>DDD(1V8)</sub> | 36 | Р | digital supply voltage 1.8 V | | DGND | 37 | G | digital ground | | TM2 | 38 | - | test mode 2 (to connect to DGND) | | DGND | 39 | G | digital ground | | | | | | Table 2. Pin description ...continued | Pin descrip | | inued | |-------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin | Type <sup>[1]</sup> | Description | | 40 | Р | digital supply voltage 1.8 V | | 41 | I | Q data input bit 13 (MSB)/select IQ in Interleaved mode | | 42 | I | Q data input bit 12 | | 43 | G | digital ground | | 44 | Р | digital supply voltage 1.8 V | | 45 | I | Q data input bit 11 | | 46 | I | Q data input bit 10 | | 47 | I | Q data input bit 9 | | 48 | I | Q data input bit 8 | | 49 | G | digital ground | | 50 | Р | digital supply voltage 1.8 V | | 51 | I | Q data input bit 7 | | 52 | | Q data input bit 6 | | 53 | I | Q data input bit 5 | | 54 | I | Q data input bit 4 | | 55 | I | Q data input bit 3 | | 56 | I | Q data input bit 2 | | 57 | I | Q data input bit 1 | | 58 | I | Q data input bit 0 (LSB) | | 59 | G | input/output buffers ground | | 60 | Р | input/output buffers supply voltage 3.3 V | | 61 | I/O | test mode 3 (to connect to DGND) | | 62 | 0 | SPI data output | | 63 | I/O | SPI data input/output | | 64 | I | SPI clock | | 65 | I | SPI chip select (active LOW) | | 66 | I | general reset (active LOW) | | 67 | - | do not connect | | 68 | I/O | DAC biasing resistor | | 69 | I/O | bandgap input/output voltage | | 70 | Р | analog supply voltage 1.8 V | | 71 | Р | analog supply voltage 1.8 V | | 72 | G | analog ground | | 73 | 0 | auxiliary DAC B output current | | 74 | 0 | complementary auxiliary DAC B output current | | 75 | Р | analog supply voltage 3.3 V | | 76 | G | analog ground | | 77 | Р | analog supply voltage 1.8 V | | 78 | G | analog ground | | | | | | 79 | Р | analog supply voltage 1.8 V | | | Pin 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 | 40 P 41 I 42 I 43 G 44 P 45 I 46 I 47 I 48 I 49 G 50 P 51 I 52 I 53 I 54 I 55 I 56 I 57 I 58 I 59 G 60 P 61 I/O 62 O 63 I/O 64 I 65 I 66 I 67 - 68 I/O 69 I/O 70 P 71 P 72 G 73 O 74 O 75 P 76 G 77 P | 7 of 41 ### Dual 14-bit DAC, up to 650 Msps; 2×, 4× and 8× interpolating Table 2. Pin description ...continued | | 4000 | | naou - | |-----------------------|------------------|---------------------|------------------------------------| | Symbol | Pin | Type <sup>[1]</sup> | Description | | V <sub>DDA(1V8)</sub> | 81 | Р | analog supply voltage 1.8 V | | AGND | 82 | G | analog ground | | V <sub>DDA(1V8)</sub> | 83 | Р | analog supply voltage 1.8 V | | AGND | 84 | G | analog ground | | IOUTBN | 85 | 0 | complementary DAC B output current | | IOUTBP | 86 | 0 | DAC B output current | | AGND | 87 | G | analog ground | | n.c. | 88 | - | not connected | | AGND | 89 | G | analog ground | | IOUTAP | 90 | 0 | DAC A output current | | IOUTAN | 91 | 0 | complementary DAC A output current | | AGND | 92 | G | analog ground | | V <sub>DDA(1V8)</sub> | 93 | Р | analog supply voltage 1.8 V | | AGND | 94 | G | analog ground | | V <sub>DDA(1V8)</sub> | 95 | Р | analog supply voltage 1.8 V | | AGND | 96 | G | analog ground | | V <sub>DDA(1V8)</sub> | 97 | Р | analog supply voltage 1.8 V | | AGND | 98 | G | analog ground | | V <sub>DDA(1V8)</sub> | 99 | Р | analog supply voltage 1.8 V | | AGND | 100 | G | analog ground | | AGND | H <sup>[2]</sup> | G | analog ground | | | | | | <sup>[1]</sup> P = power supply G = ground I = input O = output. <sup>[2]</sup> H = heatsink (exposed die pad to be soldered) 8 of 41 Dual 14-bit DAC, up to 650 Msps; 2×, 4× and 8× interpolating ## **Limiting values** Table 3. **Limiting values** In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------|-------------------------------------|---------------------------------------------------------------------------------------------|------------|------|------| | $V_{DD(IO)(3V3)}$ | input/output supply voltage (3.3 V) | | -0.5 | +4.6 | V | | V <sub>DDA(3V3)</sub> | analog supply voltage (3.3 V) | | -0.5 | +4.6 | V | | V <sub>DDA(1V8)</sub> | analog supply voltage (1.8 V) | | -0.5 | +3.0 | V | | V <sub>DDD(1V8)</sub> | digital supply voltage (1.8 V) | | -0.5 | +3.0 | V | | VI | input voltage | pins CLKP, CLKN, VIRES and GAPOUT referenced to AGND | -0.5 | +3.0 | V | | | | pins I13 to I0, Q13 to Q0, SDO, SDIO, SCLK, SCS_N and RESET_N referenced to GNDIO | -0.5 | +4.6 | V | | Vo | output voltage | pins IOUTAP, IOUTAN, IOUTBP, IOUTBN,<br>AUXAP, AUXAN, AUXBP and AUXBN<br>referenced to AGND | -0.5 | +4.6 | V | | T <sub>stg</sub> | storage temperature | | -55 | +150 | °C | | T <sub>amb</sub> | ambient temperature | | <b>-45</b> | +85 | °C | | Tj | junction temperature | | - | 125 | °C | ### **Thermal characteristics** #### Thermal characteristics Table 4. **Product data sheet** | Symbol | Parameter | Conditions | Тур | Unit | |----------------------|---------------------------------------------|------------|---------------------|------| | $R_{th(j-a)}$ | thermal resistance from junction to ambient | | <sup>[1]</sup> 19.8 | K/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | <sup>[1]</sup> 7.7 | K/W | <sup>[1]</sup> In compliance with JEDEC test board, in free air. ### 9. Characteristics #### Table 5. Characteristics $V_{DDA(1V8)} = V_{DDD(1V8)} = 1.8 \ V; \ V_{DDA(3V3)} = V_{DD(IO)(3V3)} = 3.3 \ V; \ AGND, \ DGND \ and \ GNDIO \ shorted \ together; \ T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C; \ typical \ values \ measured \ at \ T_{amb} = 25 \ ^{\circ}C; \ R_L = 50 \ \varOmega; \ I_{O(fs)} = 20 \ mA; \ maximum \ sample \ rate; \ PLL \ on \ unless \ otherwise specified.$ | Symbol | Parameter | Conditions | Test<br>[1] | Min | Тур | Max | Unit | |--------------------------|-------------------------------------|------------------------------------------------------------------------------------|-------------|-----|------|------|------| | $V_{DD(IO)(3V3)}$ | input/output supply voltage (3.3 V) | | I | 3.0 | 3.3 | 3.6 | V | | V <sub>DDA(3V3)</sub> | analog supply voltage (3.3 V) | | 1 | 3.0 | 3.3 | 3.6 | V | | V <sub>DDA(1V8)</sub> | analog supply voltage (1.8 V) | | I | 1.7 | 1.8 | 1.9 | V | | $V_{DDD(1V8)}$ | digital supply voltage (1.8 V) | | I | 1.7 | 1.8 | 1.9 | V | | I <sub>DD(IO)(3V3)</sub> | input/output supply current (3.3 V) | $f_0$ = 19 MHz; $f_s$ = 640 Msps;<br>8× interpolation; NCO on | I | - | 5 | 13 | mA | | I <sub>DDA(3V3)</sub> | analog supply current (3.3 V) | $f_0$ = 19 MHz; $f_s$ = 640 Msps;<br>8× interpolation; NCO on | 1 | - | 48 | 52 | mA | | I <sub>DDD(1V8)</sub> | digital supply current (1.8 V) | $f_o$ = 19 MHz; $f_s$ = 640 Msps;<br>8× interpolation; NCO on | 1 | - | 270 | 309 | mA | | I <sub>DDA(1V8)</sub> | analog supply current (1.8 V) | $f_0$ = 19 MHz; $f_s$ = 640 Msps;<br>8× interpolation; NCO on | 1 | - | 330 | 358 | mA | | I <sub>DDD</sub> | digital supply current | for x / (sin x) function only | I | - | 67 | - | mA | | P <sub>tot</sub> | total power dissipation | $f_0$ = 19 MHz; $f_s$ = 320 Msps;<br>4× interpolation; NCO off; DAC B<br>off | С | - | 0.53 | - | W | | | | $f_0$ = 19 MHz; $f_s$ = 320 Msps;<br>4× interpolation; NCO off | С | - | 0.82 | - | W | | | | $f_0$ = 19 MHz; $f_s$ = 320 Msps;<br>4× interpolation; NCO on | С | - | 0.94 | - | W | | | | $f_0$ = 19 MHz; $f_s$ = 640 Msps;<br>8× interpolation; NCO off | С | - | 0.95 | - | W | | | | $f_0$ = 19 MHz; $f_s$ = 640 Msps;<br>8× interpolation; NCO on; All V <sub>DD</sub> | I | - | 1.18 | 1.4 | W | | | | $f_0$ = 19 MHz; $f_s$ = 640 Msps; 8× interpolation; NCO low power on | С | - | 1.07 | - | W | | | | Power-down mode | | | | | | | | | full power-down; All V <sub>DD</sub> | I | - | 0.08 | 0.13 | W | | | | DAC A and DAC B Sleep<br>mode; 8× interpolation;<br>NCO on | I | - | 0.88 | - | W | Table 5. Characteristics ... continued $V_{DDA(1V8)} = V_{DDD(1V8)} = 1.8 \text{ V}; V_{DDA(3V3)} = V_{DD(1O)(3V3)} = 3.3 \text{ V}; AGND, DGND and GNDIO shorted together; } T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}; typical values measured at } T_{amb} = 25 ^{\circ}\text{C}; R_L = 50 ~\Omega; I_{O(fs)} = 20 \text{ mA}; maximum sample rate; PLL on unless otherwise specified.}$ | Symbol | Parameter | Conditions | Test<br>[1] | | Min | Тур | Max | Unit | |------------------------|--------------------------------------|-----------------------------------|-------------|-----|-------|------|-------------------|-----------| | Clock input | s (CLKP and CLKN) <sup>[2]</sup> | | | | | | | | | Vi | input voltage | CLKP; or CLKN $ V_{gpd} $ < 50 mV | С | [3] | 825 | - | 1575 | mV | | $V_{idth}$ | input differential threshold voltage | $ V_{gpd} < 50 \text{ mV}$ | С | [3] | -100 | - | +100 | mV | | R <sub>i</sub> | input resistance | | D | | - | 10 | - | $M\Omega$ | | Ci | input capacitance | | D | | - | 0.5 | - | pF | | Digital inpu | ts (I0 to I13, Q0 to Q13) | | | | | | | | | $V_{IL}$ | LOW-level input voltage | | С | | GNDIO | - | 1.0 | V | | $V_{IH}$ | HIGH-level input voltage | | С | | 2.3 | - | $V_{DD(IO)(3V3)}$ | V | | I <sub>IL</sub> | LOW-level input current | V <sub>IL</sub> = 1.0 V | I | | - | 60 | - | μΑ | | I <sub>IH</sub> | HIGH-level input current | V <sub>IH</sub> = 2.3 V | I | | - | 80 | - | μΑ | | Digital inpu | ts (SDO, SDIO, SCLK, SC | S_N and RESET_N) | | | | | | | | $V_{IL}$ | LOW-level input voltage | | С | | GNDIO | - | 1.0 | V | | V <sub>IH</sub> | HIGH-level input voltage | | С | | 2.3 | - | $V_{DD(IO)(3V3)}$ | V | | I <sub>IL</sub> | LOW-level input current | V <sub>IL</sub> = 1.0 V | I | | - | 20 | - | nA | | I <sub>IH</sub> | HIGH-level input current | V <sub>IH</sub> = 2.3 V | I | | - | 20 | - | nA | | Analog out | outs (IOUTAP, IOUTAN, IO | UTBP and IOUTBN) | | | | | | | | I <sub>O(fs)</sub> | full-scale output current | register value = 00h | С | | - | 1.6 | - | mA | | | | default register | С | | - | 20 | - | mA | | Vo | output voltage | compliance range | С | | 1.8 | - | $V_{DDA(3V3)}$ | V | | R <sub>o</sub> | output resistance | | D | | - | 250 | - | kΩ | | Co | output capacitance | | D | | - | 3 | - | pF | | N <sub>DAC(mono)</sub> | DAC monotonicity | guaranteed | D | | - | 8 | - | bit | | ΔE <sub>O</sub> | offset error variation | | С | | - | 6 | - | ppm/°C | | $\Delta E_G$ | gain error variation | | С | | - | 18 | - | ppm/°C | | Reference v | voltage output (GAPOUT) | | | | | | | | | $V_{O(ref)}$ | reference output<br>voltage | T <sub>amb</sub> = 25 °C | I | | 1.24 | 1.29 | 1.34 | V | | $\Delta V_{O(ref)}$ | reference output voltage variation | | С | | - | 117 | - | ppm/°C | | I <sub>O(ref)</sub> | reference output current | external voltage 1.25 V | D | | - | 40 | - | μΑ | Dual 14-bit DAC, up to 650 Msps; $2\times$ , $4\times$ and $8\times$ interpolating Table 5. Characteristics ... continued $V_{DDA(1V8)} = V_{DDD(1V8)} = 1.8 \text{ V}; V_{DDA(3V3)} = V_{DD(IO)(3V3)} = 3.3 \text{ V}; AGND, DGND and GNDIO shorted together; } T_{amb} = -40 ^{\circ}\text{C} \text{ to} +85 ^{\circ}\text{C}; typical values measured at } T_{amb} = 25 ^{\circ}\text{C}; R_L = 50 ^{\circ}\Omega; I_{O(fs)} = 20 \text{ mA}; maximum sample rate; } PLL \text{ on unless otherwise specified.}$ | Symbol | Parameter | Conditions | Test<br>[1] | Min | Тур | Max | Unit | |---------------------------|-------------------------------------|----------------------------------------------------------------------------------|---------------------------|-----|-------|------------------|------| | Analog auxili | iary outputs (AUXAP, AU | IXAN, AUXBP and AUXBN) | | | | | | | I <sub>O(aux)</sub> | auxiliary output current | differential outputs | I | - | 2.2 | - | mA | | $V_{O(aux)}$ | auxiliary output voltage | compliance range | С | 0 | - | 2 | V | | N <sub>DAC(aux)mono</sub> | auxiliary DAC monotonicity | guaranteed | D | - | 10 | - | bit | | Input timing | (see Figure 10) | | | | | | | | f <sub>data</sub> | data rate | Dual-port mode input | С | - | - | 160 | MHz | | t <sub>w(CLK)</sub> | CLK pulse width | | С | 1.5 | - | $T_{data} - 1.5$ | ns | | t <sub>h(i)</sub> | input hold time | | С | 1.1 | - | - | ns | | t <sub>su(i)</sub> | input set-up time | | С | 1.1 | - | - | ns | | Output timing | g | | | | | | | | $f_s$ | sampling frequency | | С | - | - | 650 | Msps | | ts | settling time | to ±0.5 LSB | D | - | 20 | - | ns | | NCO frequen | cy range; f <sub>s</sub> = 640 Msps | | | | | | | | $f_{NCO}$ | NCO frequency | register value = 00000000h | D | - | 0 | - | MHz | | | | register value = FFFFFFFh | D | - | 640 | - | MHz | | f <sub>step</sub> | step frequency | | D | - | 0.149 | - | Hz | | Low-power N | ICO frequency range; f <sub>D</sub> | <sub>AC</sub> = 640 MHz | | | | | | | $f_{NCO}$ | NCO frequency | register value = 00000000h | D | - | 0 | - | MHz | | | | register value = F8000000h | D | - | 620 | - | MHz | | f <sub>step</sub> | step frequency | | D | - | 20 | - | MHz | | Dynamic per | formance; PLL on | | | | | | | | SFDR | spurious-free dynamic | $f_{data}$ = 80 MHz; $f_s$ = 320 Msps; BW | / = f <sub>data</sub> / 2 | | | | | | | range | f <sub>o</sub> = 35 MHz at 0 dBFS | С | - | 84 | - | dBc | | | | $f_{data}$ = 80 MHz; $f_s$ = 640 Msps; BW | / = f <sub>data</sub> / 2 | | | | | | | | f <sub>o</sub> = 4 MHz at 0 dBFS | I | - | 77 | - | dBc | | | | f <sub>o</sub> = 19 MHz at 0 dBFS | 1 | - | 76 | - | dBc | | | | $f_{data}$ = 160 MHz; $f_s$ = 640 Msps; BV | $N = f_{data} /$ | 2 | | | | | | | f <sub>o</sub> = 70 MHz at 0 dBFS | С | - | 84 | - | dBc | | SFDR <sub>RBW</sub> | restricted bandwidth | $f_s$ = 640 Msps; $f_o$ = 96 MHz at 0 dE | BFS | | | | | | | spurious-free dynamic range | $ 2.51 \text{ MHz} \leq f_{offset} \leq 2.71 \text{ MHz}; \\ \text{B = 30 kHz} $ | I | - | -93 | -86 | dBc | | | | 2.71 MHz $\leq$ f <sub>offset</sub> $\leq$ 3.51 MHz; B = 30 kHz | I | - | -92 | - | dBc | | | | $3.51 \text{ MHz} \le f_{offset} \le 4 \text{ MHz};$ B = 30 kHz | I | | -93 | -88 | dBc | | | | 4 MHz $\leq$ f <sub>offset</sub> $\leq$ 40 MHz;<br>B = 1 MHz | I | - | -85 | -72 | dBc | Table 5. Characteristics ... continued $V_{DDA(1V8)} = V_{DDD(1V8)} = 1.8 \text{ V}; V_{DDA(3V3)} = V_{DD(IO)(3V3)} = 3.3 \text{ V}; AGND, DGND and GNDIO shorted together; } T_{amb} = -40 \text{ } \text{C} \text{ to } to$ +85 °C; typical values measured at $T_{amb}$ = 25 °C; $R_L$ = 50 $\Omega$ ; $I_{O(fs)}$ = 20 mA; maximum sample rate; PLL on unless otherwise specified. | Symbol | Parameter | Conditions | Test<br>[1] | | Min | Тур | Max | Unit | | |--------|-----------------------------|-------------------------------------------------------------------------------------|-----------------------|-----|----------|------|-----|--------|--| | IMD3 | third-order intermodulation | $f_{o1}$ = 49 MHz; $f_{o2}$ = 51 MHz; $f_{o3}$ = 320 Msps; 4× interpolation | С | [4] | - | 82 | - | dBc | | | | distortion | $f_{o1}$ = 95 MHz; $f_{o2}$ = 97 MHz; $f_{o3}$ = 320 Msps; 4× interpolation | С | [4] | - | 80 | - | dBc | | | | | $f_{o1}$ = 95 MHz; $f_{o2}$ = 97 MHz; $f_{o2}$ = 640 Msps; 8× interpolation | I | [4] | 67 | 80 | - | dBc | | | | | $f_{o1}$ = 152 MHz; $f_{o2}$ = 154 MHz; $f_{o2}$ = 640 Msps; $g_{o2}$ interpolation | С | [4] | - | 77 | - | dBc | | | ACPR | adjacent channel power | f <sub>data</sub> = 76.8 MHz; f <sub>s</sub> = 614.4 Msps; f <sub>o</sub> = 96 MHz | | | | | | | | | | ratio | 1 carrier; BW = 5 MHz | I | | - | 72 | - | dB | | | | | 2 carriers; BW = 10 MHz | С | | - | 71 | - | dB | | | | | 4 carriers; BW = 20 MHz | С | | - | 69 | - | dB | | | | | f <sub>data</sub> = 153.6 MHz; f <sub>s</sub> = 614.4 Msp | s; f <sub>o</sub> = 1 | 15. | 2 MHz | | | | | | | | 1 carrier; BW = 5 MHz | С | | - | 70 | - | dB | | | | | 2 carriers; BW = 10 MHz | С | | - | 70 | - | dB | | | | | 4 carriers; BW = 20 MHz | С | | - | 67 | - | dB | | | | | $f_{data}$ = 153.6 MHz; $f_s$ = 614.4 Msps; $f_o$ = 153.6 MHz | | | | | | | | | | | 1 carrier; BW = 5 MHz | С | | - | 69 | - | dB | | | | | 2 carriers; BW = 10 MHz | С | | - | 69 | - | dB | | | | | 4 carriers; BW = 20 MHz | С | | - | 66 | - | dB | | | NSD | noise spectral density | f <sub>s</sub> = 640 Msps; 8× interpolation; f <sub>o</sub> | = 19 M | lHz | at 0 dBF | S | | | | | | | noise shaper disable | С | | - | -154 | - | dBm/Hz | | | | | noise shaper enable | С | | - | -157 | - | dBm/Hz | | <sup>[1]</sup> D = guaranteed by design; C = guaranteed by characterization; I = 100 % industrially tested. **Product data sheet** 12 of 41 <sup>[2]</sup> CLKP and CLKN inputs are at differential LVDS levels. An external differential resistor with a value of between 80 $\Omega$ and 120 $\Omega$ should be connected across the pins (see Figure 8). <sup>|</sup>V<sub>gpd</sub>| represents the ground potential difference voltage. This is the voltage that results from current flowing through the finite resistance and the inductance between the receiver and the driver circuit ground voltages. <sup>[4]</sup> IMD3 rejection with -6 dBFS/tone. ### 10. Application information #### 10.1 General description The DAC1405D650 is a dual 14-bit DAC operating at up to 650 Msps. Each DAC consists of a segmented architecture, comprising a 6-bit thermometer sub-DAC and an 8-bit binary weighted sub-DAC. With an input data rate of up to 160 MHz, and a maximum output sampling rate of 650 Msps, the DAC1405D650 allows more flexibility for wide bandwidth and multi-carrier systems. Combined with its quadrature modulator and its 32-bit NCO, the DAC1405D650 simplifies the frequency selection of the system. This is also possible because of the $2\times$ , $4\times$ and $8\times$ interpolation filters that remove undesired images. Two modes are available for the digital input. In the Dual-port mode, each DAC uses its own data input line and in the Interleaved mode, both DACs use the same data input line. Each DAC generates two complementary current outputs on pins IOUTAP/IOUTAN and IOUTBP/IOUTBN. This provides a full-scale output current ( $I_{O(fs)}$ ) up to 20 mA. An internal reference is available for the reference current which is externally adjustable using pin VIRES. There are also some embedded features to provide an analog offset correction (auxiliary DACs) and digital offset control as well as for gain adjustment. All the functions can be set via an SPI interface. The DAC1405D650 operates at both 3.3 V and 1.8 V each of which has separate digital and analog power supplies. The digital input is 3.3 V compliant and the clock input is LVDS compliant. ### 10.2 Serial interface (SPI) #### 10.2.1 Protocol description The DAC1405D650 serial interface is a synchronous serial communication port allowing easy interfacing with many industry microprocessors. It provides access to the registers that define the operating modes of the chip in both write and read modes. This interface can be configured as a 3-wire type (SDIO as bidirectional pin) or a 4-wire type (SDIO and SDO as unidirectional pin, input and output port respectively). In both configurations, SCLK acts as the serial clock, and SCS\_N acts as the serial chip select bar. If several DAC1405D650 devices are connected to an application on the same SPI-bus, only a 3-wire type can be used. Each read/write operation is sequenced by the SCS\_N signal and enabled by a LOW assertion to drive the chip with 1 to 4 bytes, depending on the content of the instruction byte (see Table 7). Table 6. Read or Write mode access description | R/W | Description | |-----|----------------------| | 0 | Write mode operation | | 1 | Read mode operation | In Table 7 below N1 and N0 indicate the number of bytes transferred after the instruction byte. Table 7. Number of bytes to be transferred | N1 | N0 | Number of bytes | |----|----|---------------------| | 0 | 0 | 1 byte transferred | | 0 | 1 | 2 bytes transferred | | 1 | 0 | 3 bytes transferred | | 1 | 1 | 4 bytes transferred | A[4:0]: indicates which register is being addressed. In the case of a multiple transfer, this address concerns the first register after which the next registers follow directly in a decreasing order according to Table 9 "Register allocation map". #### 10.2.2 SPI timing description The SPI interface can operate at a frequency of up to 15 MHz. The SPI timing is shown in Figure 4. The SPI timing characteristics are given in Table 8. Table 8. SPI timing characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------|---------------------|-----|-----|-----|------| | f <sub>SCLK</sub> | SCLK frequency | - | - | 15 | MHz | | t <sub>w(SCLK)</sub> | SCLK pulse width | 30 | - | - | ns | | t <sub>su(SCS_N)</sub> | SCS_N set-up time | 20 | - | - | ns | | t <sub>h(SCS_N)</sub> | SCS_N hold time | 20 | - | - | ns | | t <sub>su(SDIO)</sub> | SDIO set-up time | 10 | - | - | ns | | t <sub>h(SDIO)</sub> | SDIO hold time | 5 | - | - | ns | | t <sub>w(RESET_N)</sub> | RESET_N pulse width | 30 | - | - | ns | ### 10.2.3 Detailed descriptions of registers An overview of the details for all registers is provided in Table 9. DAC1405D650 Product data sheet | Table 9. | Register al | location map | |----------|-------------|--------------| |----------|-------------|--------------| | Tab Ad | dress | Register name | R/W | Bit definition | | | | | | | | Default | | | |--------|-------|---------------|-----|-----------------|----------------------------------------------|-----------------|-------|--------------|-------------|---------------|-----------------|----------|-----|-----| | 5<br>5 | | | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Bin | Hex | Dec | | 0 | 00h | COMMon | R/W | 3W_SPI | SPI_RST | CLK_SEL | - | MODE_<br>SEL | CODING | IC_PD | GAP_PD | 10000000 | 80 | 128 | | 1 | 01h | TXCFG | R/W | NCO_ON | NCO_LP_<br>SEL | INV_SIN_<br>SEL | | MODULATIC | N[2:0] | INTERPO | LATION[1:0] | 10000111 | 87 | 135 | | 2 | 02h | PLLCFG | R/W | PLL_PD | - | PLL_DIV_<br>PD | PLL | _DIV[1:0] | PLL_PH | ASE[1:0] | PLL_POL | 00010000 | 10 | 16 | | 3 | 03h | FREQNCO_LSB | R/W | | | | FREQ | _NCO[7:0] | | | | 01100110 | 66 | 102 | | 4 | 04h | FREQNCO_LISB | R/W | | | | FREQ_ | NCO[15:8] | | | | 01100110 | 66 | 102 | | 5 | 05h | FREQNCO_UISB | R/W | | | | FREQ_ | NCO[23:16] | | | | 01100110 | 66 | 102 | | 6 | 06h | FREQNCO_MSB | R/W | | FREQ_NCO[31:24] | | | | 00100110 | 26 | 38 | | | | | 7 | 07h | PHINCO_LSB | R/W | | PH_NCO[7:0] | | | | 00000000 | 00 | 0 | | | | | 8 | 08h | PHINCO_MSB | R/W | | | | PH_N | ICO[15:8] | | | | 00000000 | 00 | 0 | | 9 | 09h | DAC_A_Cfg_1 | R/W | DAC_A_PD | AC_A_PD DAC_A_ DAC_A_OFFSET[5:0] SLEEP | | | | 00000000 | 00 | 0 | | | | | 10 | 0Ah | DAC_A_Cfg_2 | R/W | | DAC_A_GAIN_ DAC_A_GAIN_FINE[5:0] COARSE[1:0] | | | | | 01000000 | 40 | 64 | | | | 11 | 0Bh | DAC_A_Cfg_3 | R/W | DAC_A_<br>COARS | | | | DAC_A_ | OFFSET[11:6 | 6] | | 11000000 | C0 | 192 | | 12 | 0Ch | DAC_B_Cfg_1 | R/W | DAC_B_PD | DAC_B_<br>SLEEP | | | DAC_B | _OFFSET[5:0 | )] | | 00000000 | 00 | 0 | | 13 | 0Dh | DAC_B_Cfg_2 | R/W | DAC_B_<br>COARS | | | | DAC_B_0 | GAIN_FINE[5 | :0] | | 01000000 | 40 | 64 | | 14 | 0Eh | DAC_B_Cfg_3 | R/W | DAC_B_<br>COARS | | | | DAC_B_ | OFFSET[11:0 | 6] | | 11000000 | C0 | 192 | | 15 | 0Fh | DAC_Cfg | R/W | - | - | - | - | - | - | MINUS_<br>3DB | NOISE_<br>SHPER | 00000000 | 00 | 0 | | 26 | 1Ah | DAC_A_Aux_MSB | R/W | | | | ΑU | (_A[9:2] | | ı | | 10000000 | 80 | 128 | | 27 | 1Bh | DAC_A_Aux_LSB | R/W | AUX_A_PD | - | - | - | - | - | AUX | _A[1:0] | 00000000 | 00 | 0 | | 28 | 1Ch | DAC_B_Aux_MSB | R/W | | | | AUX | K_B[9:2] | | | | 10000000 | 80 | 128 | | 29 | 1Dh | DAC B Aux LSB | R/W | AUX B PD | _ | _ | _ | _ | _ | AUX | B[1:0] | 00000000 | 00 | 0 | ### 10.2.4 Registers detailed description Please refer to Table 9 for a register overview and their default values. In the following tables, all the values emphasized in bold are the default values. Table 10. COMMon register (address 00h) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|----------------------------------------------------------------| | 7 | 3W_SPI R | R/W | | serial interface bus type | | | | | 0 | 4 wire SPI | | | | | 1 | 3 wire SPI | | 6 | SPI_RST | R/W | | serial interface reset | | | | | 0 | no reset | | | | | 1 | performs a reset on all registers except 0x00 | | 5 | CLK_SEL | R/W | | data input latch | | | | | 0 | at CLK rising edge | | | | | 1 | at CLK falling edge | | 3 | MODE_SEL | R/W | | input data mode | | | | | 0 | dual port | | | | | 1 | interleaved | | 2 | CODING | R/W | | coding | | | | | 0 | binary | | | | | 1 | two's compliment | | 1 | IC_PD | R/W | | power-down | | | | | 0 | disabled | | | | | 1 | all circuits (digital and analog, except SPI) are switched off | | 0 | GAP_PD | R/W | | internal bandgap power-down | | | | | 0 | power-down disabled | | | | | 1 | internal bandgap references are switched off | Table 11. TXCFG register (address 01h) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |-----|-------------|--------|---------|------------------------------------------------------------------------------------------| | 7 | NCO_ON | R/W | | NCO | | | | | 0 | disabled (the NCO phase is reset to 0) | | | | 1 | enabled | | | 6 | NCO_LP_SEL | R/W | | low-power NCO | | | | | 0 | disabled | | | | | 1 | NCO frequency and phase given by the five MSBs of the registers 06h and 08h respectively | | 5 | INV_SIN_SEL | R/W | | x / (sin x) function | | | | | 0 | disabled | | | | | 1 | enabled | **Table 11. TXCFG register (address 01h) bit description** ...continued Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |--------|--------------------|--------|-------|----------------------------------------------| | 4 to 2 | MODULATION[2:0] | R/W | | modulation | | | | | 000 | dual DAC: no modulation | | | | | 001 | positive upper single sideband up-conversion | | | | | 010 | positive lower single sideband up-conversion | | | | | 011 | negative upper single sideband up-conversion | | | | | 100 | negative lower single sideband up-conversion | | 1 to 0 | INTERPOLATION[1:0] | R/W | | interpolation | | | | | 01 | 2× | | | | | 10 | <b>4</b> × | | | | | 11 | <b>8</b> × | Table 12. PLLCFG register (address 02h) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |--------|----------------|--------|-------|-------------------------------------| | 7 | PLL_PD | R/W | | PLL | | | | | 0 | switched on | | | | | 1 | switched off | | 6 | - | R/W | | undefined | | 5 | PLL_DIV_PD | R/W | | PLL divider | | | | | 0 | switched on | | | | | 1 | switched off | | 4 to 3 | PLL_DIV[1:0] | R/W | | PLL divider factor | | | | | 00 | 2 | | | | | 01 | 4 | | | | | 10 | 8 | | 2 to 1 | PLL_PHASE[1:0] | R/W | | PLL phase shift of f <sub>s</sub> | | | | | 00 | <b>0</b> ° | | | | | 01 | 120° | | | | | 10 | 240° | | 0 | PLL_POL | R/W | | clock edge of DAC (f <sub>s</sub> ) | | | | | 0 | normal | | | | | 1 | inverted | Table 13. FREQNCO\_LSB register (address 03h) bit description | Bit | Symbol | Access | Value | Description | |--------|---------------|--------|-------|--------------------------------------------| | 7 to 0 | FREQ_NCO[7:0] | R/W | - | lower 8-bits for the NCO frequency setting | #### Table 14. FREQNCO LISB register (address 04h) bit description | Bit | Symbol | Access | Value | Description | |--------|----------------|--------|-------|---------------------------------------------------------| | 7 to 0 | FREQ_NCO[15:8] | R/W | - | lower intermediate 8-bits for the NCO frequency setting | #### Table 15. FREQNCO\_UISB register (address 05h) bit description | Bit | Symbol | Access | Value | Description | |--------|-----------------|--------|-------|---------------------------------------------------------| | 7 to 0 | FREQ_NCO[23:16] | R/W | - | upper intermediate 8-bits for the NCO frequency setting | #### Table 16. FREQNCO\_MSB register (address 06h) bit description | Bit | Symbol | Access | Value | Description | |--------|-----------------|--------|-------|-------------------------------------------------------| | 7 to 0 | FREQ_NCO[31:24] | R/W | - | most significant 8-bits for the NCO frequency setting | #### Table 17. PHINCO LSB register (address 07h) bit description | Bit | Symbol | Access | Value | Description | |--------|-------------|--------|-------|----------------------------------------| | 7 to 0 | PH_NCO[7:0] | R/W | - | lower 8-bits for the NCO phase setting | #### Table 18. PHINCO\_MSB register (address 08h) bit description | Bit | Symbol | Access | Value | Description | |--------|--------------|--------|-------|---------------------------------------------------| | 7 to 0 | PH_NCO[15:8] | R/W | - | most significant 8-bits for the NCO phase setting | # Table 19. DAC\_A\_Cfg\_1 register (address 09h) bit description Default settings are shown highlighted. Bit **Symbol** Access Value Description 7 DAC A PD R/W DAC A power 0 on 1 off DAC A SLEEP DAC A Sleep mode 6 R/W disabled 0 enabled lower 6-bits for the DAC A offset DAC A OFFSET[5:0] R/W 5 to 0 ### Table 20. DAC\_A\_Cfg\_2 register (address 0Ah) bit description | Bit | Symbol | Access | Value | Description | |--------|------------------------|--------|-------|---------------------------------------------------------------------------| | 7 to 6 | DAC_A_GAIN_COARSE[1:0] | R/W | - | least significant 2-bits for the DAC A gain setting for coarse adjustment | | 5 to 0 | DAC_A_GAIN_FINE[5:0] | R/W | - | lower 6-bits for the DAC A gain setting for fine adjustment | Table 21. DAC\_A\_Cfg\_3 register (address 0Bh) bit description | Bit | Symbol | Access | Value | Description | |--------|------------------------|--------|-------|--------------------------------------------------------------------------| | 7 to 6 | DAC_A_GAIN_COARSE[3:2] | R/W | - | most significant 2-bits for the DAC A gain setting for coarse adjustment | | 5 to 0 | DAC_A_OFFSET[11:6] | R/W | - | most significant 6-bits for the DAC A offset | #### Table 22. DAC\_B\_Cfg\_1 register (address 0Ch) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |--------|-------------------|--------|-------|-----------------------------------| | 7 | DAC_B_PD | R/W | | DAC B power | | | | | 0 | on | | | | | 1 | off | | 6 | DAC_B_SLEEP | R/W | | DAC B Sleep mode | | | | | 0 | disabled | | | | | 1 | enabled | | 5 to 0 | DAC_B_OFFSET[5:0] | R/W | | lower 6-bits for the DAC B offset | #### Table 23. DAC\_B\_Cfg\_2 register (address 0Dh) bit description | Bit | Symbol | Access | Value | Description | |--------|------------------------|--------|-------|--------------------------------------------------------------------------| | 7 to 6 | DAC_B_GAIN_COARSE[1:0] | R/W | - | less significant 2-bits for the DAC B gain setting for coarse adjustment | | 5 to 0 | DAC_B_GAIN_FINE[5:0] | R/W | - | the 6-bits for the DAC B gain setting for fine adjustment | #### Table 24. DAC\_B\_Cfg\_3 register (address 0Eh) bit description | Bit | Symbol | Access | Value | Description | |--------|------------------------|--------|-------|--------------------------------------------------------------------------| | 7 to 6 | DAC_B_GAIN_COARSE[3:2] | R/W | - | most significant 2-bits for the DAC B gain setting for coarse adjustment | | 5 to 0 | DAC_B_OFFSET[11:6] | R/W | - | most significant 6-bits for the DAC B offset | #### Table 25. DAC\_Cfg register (address 0Fh) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |-----|-------------|--------|-------|--------------| | 1 | MINUS_3DB | R/W | | NCO gain | | | | | 0 | unity | | | | | 1 | –3 dB | | 0 | NOISE_SHPER | R/W | | noise shaper | | | | | 0 | disabled | | | | | 1 | enabled | #### Table 26. DAC\_A\_Aux\_MSB register (address 1Ah) bit description | Bit | Symbol | Access | Value | Description | |--------|------------|--------|-------|-------------------------------------------------| | 7 to 0 | AUX_A[9:2] | R/W | - | most significant 8-bits for the auxiliary DAC A | Table 27. DAC\_A\_Aux\_LSB register (address 1Bh) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |--------|------------|--------|-------|--------------------------------------| | 7 | AUX_A_PD | R/W | | auxiliary DAC A power | | | | | 0 | on | | | | | 1 | off | | 1 to 0 | AUX_A[1:0] | R/W | | lower 2-bits for the auxiliary DAC A | #### Table 28. DAC\_B\_Aux\_MSB register (address 1Ch) bit description | Bit | Symbol | Access | Value | Description | |--------|------------|--------|-------|-------------------------------------------------| | 7 to 0 | AUX_B[9:2] | R/W | - | most significant 8-bits for the auxiliary DAC B | #### Table 29. DAC\_B\_Aux\_LSB register (address 1Dh) bit description Default settings are shown highlighted. | Bit | Symbol | Access | Value | Description | |--------|------------|--------|-------|--------------------------------------| | 7 | AUX_B_PD | R/W | | auxiliary DAC B power | | | | | 0 | on | | | | | 1 | off | | 1 to 0 | AUX_B[1:0] | R/W | | lower 2-bits for the auxiliary DAC B | ### 10.3 Input data The setting applied to MODE\_SEL (register 00h[3]; see Table 10 on page 17) and it defines whether the DAC1405D650 operates in the Dual-port mode or in the Interleaved mode (see Table 30). Table 30. Mode selection | Bit 3 setting | Function | I13 to I0 | Q13 to Q0 | Pin 41 | |---------------|------------------|-----------|-----------|--------| | 0 | Dual port mode | active | active | Q13 | | 1 | Interleaved mode | active | off | SELIQ | #### 10.3.1 Dual-port mode The data input for Dual-port mode operation is shown in Figure 5 "Dual-port mode". Each DAC has its own independent data input. The data enters the input latch on the rising edge of the internal clock signal and is transferred to the DAC latch. #### 10.3.2 Interleaved mode The data input for the Interleaved mode operation is illustrated by Figure 6 "Interleaved mode operation". In the Interleaved mode, both DACs use the same data input at twice the Dual-port mode frequency. Data enters the latch on the rising edge of the internal clock signal. The data is sent to either latch I or latch Q, depending on the SELIQ signal. The SELIQ input (pin 41) allows the synchronization of the internally de-multiplexed I and Q channels; see Figure 7 "Interleaved mode timing (8x interpolation, latch on rising edge)". SELIQ can be either a synchronous or asynchronous (single rising edge, single pulse) signal. The first data following the SELIQ rising edge will be sent in channel I and following data will be sent in channel Q. After this, data will be distributed alternately between these channels. ### 10.4 Input clock The DAC1405D650 can operate with a clock frequency of 160 MHz in the Dual-port mode and up to 320 MHz in the Interleaved mode. The input clock is LVDS (see Figure 8) but it can also be interfaced with CML (see Figure 9). 24 of 41 Dual 14-bit DAC, up to 650 Msps; 2×, 4× and 8× interpolating ### 10.5 Timing The DAC1405D650 can operate at an update rate (f<sub>s</sub>) of up to 650 Msps and with an input data rate (f<sub>data</sub>) of up to 160 MHz. The input timing is shown in Figure 10 "Input timing diagram". The typical performances are measured at 50 % duty cycle but any timing within the limits of the characteristics will not alter the performance. In Table 31 "Frequencies", the links between internal and external clocking are defined. The setting applied to PLL DIV[1:0] (register 02h[4:3]; see Table 9 "Register allocation map") allows the frequency between the digital part and the DAC core to be adjusted. Table 31. Frequencies Product data sheet | Mode | CLK input<br>(MHz) | Input data rate<br>(MHz) | Interpolation | Update rate<br>(Msps) | PLL_DIV[1:0] | |-------------|--------------------|--------------------------|---------------|-----------------------|--------------| | Dual Port | 160 | 160 | <b>2</b> × | 320 | 01 (/4) | | Dual Port | 160 | 160 | 4× | 640 | 01 (/4) | | Dual Port | 80 | 80 | 8× | 640 | 10 (/8) | | Interleaved | 320 | 320 | 2× | 320 | 00 (/2) | | Interleaved | 320 | 320 | 4× | 640 | 00 (/2) | | Interleaved | 160 | 160 | 8× | 640 | 01 (/4) | The settings applied to PLL\_PHASE[1:0] (register 02h[2:1]) and PLL\_POL (register 02h[0]), allows adjustment of the phase and polarity of the sampling clock. This occurs at the input of the DAC core and depends mainly on the sampling frequency. Some examples are given in Table 32 "Sample clock phase and polarity examples". Table 32. Sample clock phase and polarity examples | Mode | Input data rate<br>(MHz) | Interpolation | Update rate<br>(Msps) | PLL_PHASE<br>[1:0] | PLL_POL | |-------------|--------------------------|---------------|-----------------------|--------------------|---------| | Dual Port | 80 | <b>2</b> × | 160 | 01 | 1 | | Dual Port | 80 | 4× | 320 | 01 | 0 | | Dual Port | 80 | 8× | 640 | 01 | 1 | | Interleaved | 160 | 2× | 160 | 01 | 1 | | Interleaved | 160 | <b>4</b> × | 320 | 01 | 0 | | Interleaved | 160 | 8× | 640 | 01 | 1 | #### 10.6 FIR filters The DAC1405D650 integrates three selectable Finite Impulse Response (FIR) filters which allows the device to use $2\times$ , $4\times$ or $8\times$ interpolation rates. All three interpolation filters have a stop-band attenuation of at least 80 dBc and a pass-band ripple of less than 0.0005 dB. The coefficients of the interpolation filters are given in Table 33 "Interpolation filter coefficients". Table 33. Interpolation filter coefficients | First interpolation filter | | Second | Second interpolation filter | | | Third interpolation filter | | | |----------------------------|-------|--------|-----------------------------|-------|------------|----------------------------|-------|-------| | Lower | Upper | Value | Lower | Upper | Value | Lower | Upper | Value | | H(1) | H(55) | -4 | H(1) | H(23) | -2 | H(1) | H(15) | -39 | | H(2) | H(54) | 0 | H(2) | H(22) | 0 | H(2) | H(14) | 0 | | H(3) | H(53) | 13 | H(3) | H(21) | 17 | H(3) | H(13) | 273 | | H(4) | H(52) | 0 | H(4) | H(20) | 0 | H(4) | H(12) | 0 | | H(5) | H(51) | -34 | H(5) | H(19) | <b>−75</b> | H(5) | H(11) | -1102 | | H(6) | H(50) | 0 | H(6) | H(18) | 0 | H(6) | H(10) | 0 | | H(7) | H(49) | 72 | H(7) | H(17) | 238 | H(7) | H(9) | 4964 | | H(8) | H(48) | 0 | H(8) | H(16) | 0 | H(8) | - | 8192 | | H(9) | H(47) | -138 | H(9) | H(15) | -660 | - | - | - | | H(10) | H(46) | 0 | H(10) | H(14) | 0 | - | - | - | | H(11) | H(45) | 245 | H(11) | H(13) | 2530 | - | - | - | | H(12) | H(44) | 0 | H(12) | - | 4096 | - | - | - | | H(13) | H(43) | -408 | - | - | - | - | - | - | | H(14) | H(42) | 0 | - | - | - | - | - | - | | H(15) | H(41) | 650 | - | - | - | - | - | - | | H(16) | H(40) | 0 | - | - | - | - | - | - | | H(17) | H(39) | -1003 | - | - | - | - | - | - | | H(18) | H(38) | 0 | - | - | - | - | _ | - |