Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **Stratix IV GX FPGA Development Kit** # **User Guide** 101 Innovation Drive San Jose, CA 95134 www.altera.com UG-01061-2.2 ## **Contents** | Chapter 1. About This Kit | | |---------------------------------------------------------|-----| | Kit Features | | | Hardware | | | Software | | | Quartus II Subscription Edition Software | | | Stratix IV GX FPGA Development Kit Installer | 1–3 | | Chapter 2. Getting Started | | | Before You Begin | | | Inspect the Board | | | References | 2–1 | | Chapter 3. Software Installation | | | Installing the Quartus II Subscription Edition Software | | | Licensing Considerations | | | Installing the Stratix IV GX FPGA Development Kit | | | Installing the USB-Blaster Driver | | | Chapter 4. Development Board Setup | | | Setting Up the Board | | | Factory Default Switch Settings | | | Chapter 5. Board Update Portal | | | Connecting to the Board Update Portal Web Page | | | Using the Board Update Portal to Update User Designs | | | Chapter 6. Board Test System | | | Preparing the Board | | | Running the Board Test System | | | Using the Board Test System | | | The Configure Menu | | | The Config Tab | | | Board Information | | | MAX II Registers | | | JTAG Chain | | | Flash Memory Map | | | The GPIO Tab | | | Character LCD | | | User DIP Switches | | | User LEDs | | | Push Button Switches | | | The SRAM&Flash Tab | | | SRAM | | | Flash | | | The DDR3 Tab | | | Port | | | Start | | | Stop | | | - | | iv Contents | Performance Indicators | 6–11 | |--------------------------------------------------------|------| | Error Control | | | Number of Addresses to Write and Read | 6–11 | | Data Type | 6–11 | | Read and Write Control | 6–12 | | The QDRII+ Tab | 6–12 | | Port | 6–13 | | Start | 6–13 | | Stop | 6–13 | | Performance Indicators | 6–13 | | Error Control | 6–13 | | Number of Addresses to Write and Read | 6–13 | | Data Type | 6–14 | | The HSMC Tab | 6–14 | | Status | 6–15 | | Port | 6–15 | | Data Type | 6–15 | | Error Control | 6–15 | | Start | 6–16 | | Stop | 6–16 | | Performance Indicators | 6–16 | | The Video Tab | 6–17 | | HDMI | 6–17 | | SDI | 6–19 | | The Power Monitor | 6–19 | | General Information | | | Temperature Information | | | Power Information | | | 12V Power Consumption | | | Power Graph | | | Graph Settings | | | Reset | | | Calculating Power | | | The Clock Control | | | Serial Port Registers | | | fXTAL | | | Disable Oscillator | | | Target Frequency | | | Reset Si570 | | | Set New Frequency | | | Configuring the FPGA Using the Quartus II Programmer | 6–24 | | | | | Appendix A. Programming the Flash Memory Device | | | Introduction | | | CFI Flash Memory Map | A-1 | | Preparing Design Files for Flash Programming | | | Creating Flash Files Using the Nios II EDS | | | Programming Flash Memory Using the Board Update Portal | | | Programming Flash Memory Using the Nios II EDS | A-3 | | Restoring the Flash Device to the Factory Settings | | | Restoring the MAX II CPLD to the Factory Settings | A-5 | | | | ### **Additional Information** Contents | Document Revision History | Info-1 | |---------------------------|--------| | How to Contact Altera | Info-2 | | Typographic Conventions | Info-2 | vi Contents #### 1. About This Kit The Altera® Stratix® IV GX FPGA Development Kit is a complete design environment that includes both the hardware and software you need to develop Stratix IV GX FPGA designs. The PCI-SIG-compliant board and the one-year license for the Quartus® II software provide everything you need to begin developing custom Stratix IV GX FPGA designs. The following list describes what you can accomplish with the kit: - Develop and test PCI Express® (PCIe) 2.0 designs - Develop and test memory subsystems consisting of DDR3 and QDR II+ memories - Build designs capable of migrating to Altera's low-cost HardCopy<sup>®</sup> IV ASICs - Take advantage of the modular and scalable design by using the high-speed mezzanine card (HSMC) connectors to interface to over 20 different HSMCs provided by Altera partners, supporting protocols such as Serial RapidIO<sup>®</sup>, 10 Gigabit Ethernet, SONET, Common Public Radio Interface (CPRI), Open Base Station Architecture Initiative (OBSAI) and others - Develop FPGAs design for cost-sensitive applications - Measure the FPGA's low power consumption #### **Kit Features** This section briefly describes the Stratix IV GX FPGA Development Kit contents. #### **Hardware** The Stratix IV GX FPGA Development Kit includes the following hardware: - Stratix IV GX FPGA development board—A development platform that allows you to develop and prototype hardware designs running on the Stratix IV GX EP4SGX230 FPGA. - For detailed information about the board components and interfaces, refer to the *Stratix IV GX FPGA Development Board Reference Manual*. - HSMC loopback board—A daughtercard that allows for loopback testing all signals on the HSMC interface using the Board Test System - HSMC debug breakout board—A daughtercard that routes 40 CMOS signals to a 0.1" header and adds 20 LEDs to the remaining 40 CMOS signals. 1–2 Chapter 1: About This Kit Kit Features Power supply and cables—The kit includes the following items: - Power supply and AC adapters for North America/Japan, Europe, and the United Kingdom - USB cable - Ethernet cable - 75 Ω SMB video cable #### Software The software for this kit, described in the following sections, is available on the Altera website for immediate downloading. You can also request to have Altera mail the software to you on DVDs. #### **Quartus II Subscription Edition Software** The Quartus II Subscription Edition Software is a licensed set of Altera tools with full functionality. Your kit includes a development kit edition (DKE) license for the Quartus II software (Windows platform only). This license entitles you to all the features of the subscription edition for a period of one year. After the year, you must purchase a renewal subscription to continue using the software. For more information, refer to the Altera website (www.altera.com). Download the Quartus II Subscription Edition Software from the Quartus II Subscription Edition Software page of the Altera website. Alternatively, you can request a DVD from the Altera IP and Software DVD Request Form page of the Altera website. The Quartus II Subscription Edition Software includes the following items: - Quartus II Software—The Quartus II software, including the SOPC Builder system development tool, provides a comprehensive environment for system-on-a-programmable-chip (SOPC) design. The Quartus II software integrates into nearly any design environment and provides interfaces to industry-standard EDA tools. - The kit includes a development kit edition (DKE) license for the Quartus II software (Windows platform only). This license entitles you to all the features of the subscription edition for a period of one year. After the year, you must purchase a renewal subscription to continue using the software. For more information, refer to the Altera website (www.altera.com). - MegaCore® IP Library—A library that contains Altera IP MegaCore functions. You can evaluate MegaCore functions by using the OpenCore Plus feature to do the following: - Simulate behavior of a MegaCore function within your system - Verify functionality of your design, and quickly and easily evaluate its size and speed - Generate time-limited device programming files for designs that include MegaCore functions - Program a device and verify your design in hardware - The OpenCore Plus hardware evaluation feature is an evaluation tool for prototyping only. You must purchase a license to use a MegaCore function in production. - For more information about OpenCore Plus, refer to OpenCore Plus Evaluation of Megafunctions. - Nios® II Embedded Design Suite (EDS)—A full-featured set of tools that allow you to develop embedded software for the Nios II processor, which you can include in your Altera FPGA designs. #### Stratix IV GX FPGA Development Kit Installer The license-free Stratix IV GX FPGA Development Kit installer includes all the documentation and design examples for the kit. Download the Stratix IV GX FPGA Development Kit installer from the Stratix IV GX FPGA Development Kit page of the Altera website. Alternatively, you can request a development kit DVD from the Altera Kit Installations DVD Request Form page of the Altera website. 1–4 Chapter 1: About This Kit Kit Features ## 2. Getting Started The remaining chapters in this user guide lead you through the following Stratix IV GX FPGA development board setup steps: - Inspecting the contents of the kit - Installing the design and kit software - Setting up, powering up, and verifying correct operation of the FPGA development board - Configuring the Stratix IV GX FPGA - Running the Board Test System designs - For complete information about the FPGA development board, refer to the *Stratix IV GX FPGA Development Board Reference Manual*. ## **Before You Begin** Before using the kit or installing the software, check the kit contents and inspect the board to verify that you received all of the items listed in "Kit Features" on page 1–1. If any of the items are missing, contact Altera before you proceed. ### **Inspect the Board** To inspect the board, perform the following steps: 1. Place the board on an anti-static surface and inspect it to ensure that it has not been damaged during shipment. Without proper anti-static handling, you can damage the board. 2. Verify that all components are on the board and appear intact. For more information about power consumption and thermal modeling, refer to *Thermal Management for FPGAs*. #### References Use the following links to check the Altera website for other related information: 2–2 Chapter 2: Getting Started References • For the latest board design files and reference designs, refer to the Stratix IV GX FPGA Development Kit page. - For additional daughter cards available for purchase, refer to the Development Board Daughtercards page. - For the Stratix IV GX device documentation, refer to the Literature: Stratix IV Devices page. - To purchase devices from the eStore, refer to the Devices page. - For Stratix IV GX OrCAD symbols, refer to the Capture CIS Symbols page. - For Nios II 32-bit embedded processor solutions, refer to the Embedded Processing page. ### 3. Software Installation This section explains how to install the following software: - Quartus II Subscription Edition Software - Stratix IV GX FPGA Development Kit - USB-Blaster<sup>TM</sup> driver ## **Installing the Quartus II Subscription Edition Software** The Quartus II Subscription Edition Software provides the necessary tools used for developing hardware and software for Altera FPGAs. Included in the Quartus II Subscription Edition Software are the Quartus II software, the Nios II EDS, and the MegaCore IP Library. The Quartus II software (including SOPC Builder) and the Nios II EDS are the primary FPGA development tools used to create the reference designs in this kit. To install the Altera development tools, perform the following steps: - 1. Run the Quartus II Subscription Edition Software installer you acquired in "Software" on page 1–2. - 2. Follow the on-screen instructions to complete the installation process. If you have difficulty installing the Quartus II software, refer to *Altera Software Installation and Licensing*. ## **Licensing Considerations** Purchasing this kit entitles you to a one-year DKE license for the Quartus II Subscription Edition Software. Before using the Quartus II software, you must activate your license, identify specific users and computers, and obtain and install a license file. If you already have a licensed version of the subscription edition, you can use that license file with this kit. If not, you need to obtain and install a license file. To begin, go to the Self Service Licensing Center page of the Altera website, log into or create your myAltera account, and take the following actions: 1. On the Activate Products page, enter the serial number provided with your development kit in the **License Activation Code** box. Your serial number is printed on the development kit box below the bottom bar code. The number is 10 or 11 alphanumeric characters and does not contain hyphens. Figure 3–1 shows an example serial number: 3S150SPXXXX. Figure 3-1. Locating Your Serial Number - 2. Consult the Activate Products table, to determine how to proceed. - a. If the administrator listed for your product is someone other than you, skip the remaining steps and contact your administrator to become a licensed user. - b. If the administrator listed for your product is you, proceed to the next step. - c. If the administrator listed for your product is *Stocking*, activate the product, making you the administrator, and proceed to the next step. - 3. Use the Create New License page to license your product for a specific user (you) on specific computers. The Manage Computers and Manage Users pages allow you to add users and computers not already present in the licensing system. To license the Quartus II software, you need your computer's network interface card (NIC) ID, a number that uniquely identifies your computer. On the computer you use to run the Quartus II software, type <code>ipconfig</code> /all at a command prompt to determine the NIC ID. Your NIC ID is the 12-digit hexadecimal number on the **Physical Address** line. 4. When licensing is complete, Altera emails a **license.dat** file to you. Store the file on your computer and use the **License Setup** page of the **Options** dialog box in the Quartus\_II software to enable the software. For complete licensing details, refer to Altera Software Installation and Licensing. ### **Installing the Stratix IV GX FPGA Development Kit** To install the Stratix IV GX FPGA Development Kit, perform the following steps: - 1. Run the Stratix IV GX FPGA Development Kit installer you acquired in "Software" on page 1–2. - 2. Follow the on-screen instructions to complete the installation process. Be sure that the installation directory you choose is in the same relative location to your Quartus II software as the default locations. The installation program creates the Stratix IV GX FPGA Development Kit directory structure shown in Figure 3–2. Figure 3–2. Stratix IV GX FPGA Development Kit Installed Directory Structure (1) #### Note to Figure 3-2: (1) Early-release versions might have slightly different directory names. Table 3–1 lists the file directory names and a description of their contents. Table 3-1. Installed Directory Contents | Directory Name | Description of Contents | | |----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--| | board_design_files | Contains schematic, layout, assembly, and bill of material board design files. Use these files as a starting point for a new prototype board design. | | | demos | Contains demonstration applications. | | | documents | Contains the kit documentation. | | | <b>examples</b> Contains the sample design files for the Stratix IV GX FPGA Development Kit. | | | | factory_recovery | Contains the original data programmed onto the board before shipment. Use this data to restore the board with its original factory contents. | | # **Installing the USB-Blaster Driver** The Stratix IV GX FPGA development board includes integrated USB-Blaster circuitry for FPGA programming. However, for the host computer and board to communicate, you must install the USB-Blaster driver on the host computer. Installation instructions for the USB-Blaster driver for your operating system are available on the Altera website. On the Altera Programming Cable Driver Information page of the Altera website, locate the table entry for your configuration and click the link to access the instructions. ## 4. Development Board Setup This chapter explains how to set up the Stratix IV GX FPGA development board. ## **Setting Up the Board** To prepare and apply power to the board, perform the following steps: - 1. The Stratix IV GX FPGA development board ships with its board switches preconfigured to support the design examples in the kit. If you suspect your board might not be currently configured with the default settings, follow the instructions in "Factory Default Switch Settings" on page 4–2 to return the board to its factory settings before proceeding. - 2. The FPGA development board ships with design examples stored in the flash memory device. Verify the rotary switch (SW2) is set to the 0 position to load the design stored in the factory portion of flash memory. Figure 4–1 shows the rotary switch location on the Stratix IV GX FPGA development board. - 3. Connect the DC adapter (+16 V, 3.75 A) to the DC power jack (J4) on the FPGA board and plug the cord into a power outlet. Use only the supplied power supply. Power regulation circuitry on the board can be damaged by power supplies with greater voltage. 4. Set the POWER switch (SW1) to the on position. When power is supplied to the board, a blue LED (D24) illuminates, indicating that the board has power. The MAX II device on the board contains (among other things) a parallel flash loader (PFL) megafunction. When the board powers up, the PFL reads a design from flash memory and configures the FPGA. The rotary switch (SW2) controls which design to load. When the switch is in the 0 position, the PFL loads the design from the factory portion of flash memory. When the switch is in the 1 position, the PFL loads the design from the user hardware portion of flash memory. The kit includes a MAX II design which contains the MAX II PFL megafunction. The design resides in the *<install dir>\kits\stratixIVGX\_4sgx230\_fpga\examples\max2* directory. When configuration is complete, the CONF DONE LED (D5) illuminates, signaling that the Stratix IV GX device configured successfully. For more information about the PFL megafunction, refer to *Using the Parallel Flash Loader with the Quartus II Software*. ## **Factory Default Switch Settings** This section shows the factory switch settings for the Stratix IV GX FPGA development board. Figure 4–1 shows the switch locations and the default position of each switch on the top side of the board. Figure 4–1. Switch Locations and Default Settings on the Board Top Figure 4–2 shows the switch locations and the default position of each switch on the bottom side of the board. Figure 4-2. Switch Locations and Default Settings on the Board Bottom To restore the switches to their factory default settings, perform the following steps: 1. Set the rotary switch (SW2) to the 0 position, as shown in Figure 4–1. 2. Set DIP switch bank (SW3) to match Table 4–1 and Figure 4–1. Table 4–1. SW3 Dip Switch Settings | Switch | Board<br>Label | Function | Default<br>Position | |--------|----------------|-------------------------------------|---------------------| | | | Switch 1 has the following options: | | | 1 | USER_DIPSW0 | When on, a logic 1 is selected. | Off | | | | When off, a logic 0 is selected. | | | | | Switch 2 has the following options: | | | 2 | USER_DIPSW1 | When on, a logic 1 is selected. | Off | | | | ■ When off, a logic 0 is selected. | | | | | Switch 3 has the following options: | | | 3 | USER_DIPSW2 | When on, a logic 1 is selected. | Off | | | | ■ When off, a logic 0 is selected. | | | | | Switch 4 has the following options: | | | 4 | USER_DIPSW3 | When on, a logic 1 is selected. | Off | | | | ■ When off, a logic 0 is selected. | | | | | Switch 5 has the following options: | | | 5 | USER_DIPSW4 | ■ When on, a logic 1 is selected. | Off | | | | ■ When off, a logic 0 is selected. | | | | | Switch 6 has the following options: | | | 6 | USER_DIPSW5 | ■ When on, a logic 1 is selected. | Off | | | | ■ When off, a logic 0 is selected. | | | | | Switch 7 has the following options: | | | 7 | USER_DIPSW6 | When on, a logic 1 is selected. | Off | | | | When off, a logic 0 is selected. | | | | | Switch 8 has the following options: | | | 8 | USER_DIPSW7 | When on, a logic 1 is selected. | Off | | | | ■ When off, a logic 0 is selected. | | 3. Set DIP switch bank (SW4) to match Table 4–2 and Figure 4–2. Table 4-2. SW4 Dip Switch Settings (Part 1 of 2) | Switch | Board<br>Label | Function | Default<br>Position | |--------|----------------|--------------------------------------------------|---------------------| | | | Switch 1 has the following options: | | | 1 | MAX_DIP | ■ When on, reserved. | Off | | | | ■ When off, reserved. | | | | | Switch 2 has the following options: | | | 2 | USB_DISABLEn | ■ When on, the embedded USB-Blaster is disabled. | Off | | | | ■ When off, the embedded USB-Blaster is enabled. | | Table 4–2. SW4 Dip Switch Settings (Part 2 of 2) | Switch | Board<br>Label | Function | Default<br>Position | |--------|----------------|----------------------------------------------------------------|---------------------| | | | Switch 3 has the following options: | | | 3 | LCD_PWRMON | When on, the LCD is driven from the MAX II device. | On | | | | When off, the LCD is driven from the FPGA. | | | | | Switch 4 has the following options: | | | 4 | FAN_FORCE_ON | ■ When on, the fan is forced on. | Off | | | | ■ When off, the fan speed is controlled by the MAX1619 device. | | | | | Switch 5 has the following options: | | | 5 | CLK_SEL | ■ When on, the 100 MHz oscillator input is selected. | On | | | | ■ When off, the SMA input is selected. | | | | | Switch 6 has the following options: | | | 6 | CLK_ENABLE | ■ When on, the on-board oscillator is enabled. | On | | | | When off, the on-board oscillator is disabled. | | | | | Switch 7 has the following options: | | | 7 | S4VCCH_SEL | ■ When on, 1.4 V is selected. | On | | | | When off, reserved. | | | | | Switch 8 has the following options: | | | 8 | S4VCCA_SEL | ■ When on, 3.3 V is selected. | On | | | | ■ When off, 2.5 V is selected. | | 4. Set DIP switch bank (SW5) to match Table 4–3 and Figure 4–2. Table 4–3. SW5 Dip Switch Settings | Switch | Board<br>Label | Function | Default<br>Position | |--------|-----------------|---------------------------------------------|---------------------| | | | Switch 1 has the following options: | | | 1 | PCIE_PRSNT2n_x1 | ■ When on, x1 presence detect is enabled. | Off | | | | ■ When off, x1 presence detect is disabled. | | | | | Switch 2 has the following options: | | | 2 | PCIE_PRSNT2n_x4 | ■ When on, x4 presence detect is enabled. | Off | | | | ■ When off, x4 presence detect is disabled. | | | | | Switch 3 has the following options: | | | 3 | PCIE_PRSNT2n_x8 | ■ When on, x8 presence detect is enabled. | Off | | | | ■ When off, x8 presence detect is disabled. | | | | | Switch 4 has the following options: | | | 4 | MAX_EN | ■ When on, reserved. | Off | | | | ■ When off, reserved. | | 5. Set DIP switch bank (SW6) to match Table 4–4 and Figure 4–2. Table 4-4. SW6 Dip Switch Settings | Switch | Board<br>Label | Function | Default<br>Position | |--------|-----------------|-----------------------------------------------------------------|---------------------| | | | Switch 1 has the following options: | | | 1 | EPM2210_JTAG_EN | ■ When on, the MAX II device is not included in the JTAG chain. | Off | | | | ■ When off, the MAX II device is included in the JTAG chain. | | | | | Switch 2 has the following options: | | | 2 | HSMA_JTAG_EN | ■ When on, HSMA is not included in the JTAG chain. | On | | | | ■ When off, HSMA is included in the JTAG chain. | | | | | Switch 3 has the following options: | | | 3 | HSMB_JTAG_EN | ■ When on, HSMB is not included in the JTAG chain. | On | | | | ■ When off, HSMB is included in the JTAG chain. | | | | | Switch 4 has the following options: | | | 4 | PCIE_JTAG_EN | ■ When on, PCI Express is not included in the JTAG chain. | On | | | | ■ When off, PCI Express is included in the JTAG chain. | | For more information about the FPGA board settings, refer to the *Stratix IV GX FPGA Development Board Reference Manual*. ## 5. Board Update Portal The Stratix IV GX FPGA Development Kit ships with the Board Update Portal design example stored in the factory portion of the flash memory on the board. The design consists of a Nios II embedded processor, an Ethernet MAC, and an HTML web server. When you power up the board with the rotary switch (SW2) in the 0 position, the Stratix IV GX FPGA configures with the Board Update Portal design example. The design can obtain an IP address from any DHCP server and serve a web page from the flash on your board to any host computer on the same network. The web page allows you to upload new FPGA designs to the user hardware portion of flash memory, and provides links to useful information on the Altera website, including links to kit-specific and design resources. After successfully updating the user hardware flash memory, you can load the user design from flash memory into the FPGA. To do so, set the rotary switch (SW2) to the 1 position and power cycle the board. The source code for the Board Update Portal design resides in the *<install* dir>\kits\stratixIVGX\_4sgx230\_fpga\examples directory. If the Board Update Portal is corrupted or deleted from the flash memory, refer to "Restoring the Flash Device to the Factory Settings" on page A-4. ## **Connecting to the Board Update Portal Web Page** This section provides instructions to connect to the Board Update Portal web page. Before you proceed, ensure that you have the following: - A PC with a connection to a working Ethernet port on a DHCP enabled network. - A separate working Ethernet port connected to the same network for the board. - The Ethernet and power cables that are included in the kit. To connect to the Board Update Portal web page, perform the following steps: - 1. With the board powered down, set the rotary switch (SW2) to the 0 position. - 2. Attach the Ethernet cable from the board to your LAN. - 3. Power up the board. The board connects to the LAN's gateway router and obtains an IP address. The LCD on the board displays the IP address. - 4. Launch a web browser on a PC that is connected to the same network, and enter the IP address from the LCD into the browser address bar. The Board Update Portal web page appears in the browser. - 5. Click **Stratix IV GX FPGA Development Kit** on the Board Update Portal web page to access the kit's home page. Visit this page occasionally for documentation updates and additional new designs. You can also navigate directly to the Stratix IV GX FPGA Development Kit page of the Altera website to determine if you have the latest kit software. # **Using the Board Update Portal to Update User Designs** The Board Update Portal allows you to write new designs to the user hardware portion of flash memory. Designs must be in the Nios II Flash Programmer File (.flash) format. Design files available from the Stratix IV GX FPGA Development Kit page of the Altera website include **.flash** files. You can also create **.flash** files from your own custom design. Refer to "Preparing Design Files for Flash Programming" on page A–2 for information about preparing your own design for upload. To upload a design over the network into the user portion of flash memory on your board, perform the following steps: - 1. Perform the steps in "Connecting to the Board Update Portal Web Page" to access the Board Update Portal web page. - In the Hardware File Name field, specify the .flash file that you either downloaded from the Altera website or created on your own. If there is a software component to the design, specify it in the same manner using the Software File Name field. Otherwise, leave the Software File Name field blank. - 3. Click **Upload**, and wait for the files to write to flash memory. - 4. To configure the FPGA with the new design, set the rotary switch (SW2) to the 1 position and power cycle the board, or press the CONFIGN button (S1). As long as you don't overwrite the factory image in the flash memory device, you can continue to use the Board Update Portal to write new designs to the user hardware portion of flash memory. If you do overwrite the factory image, you can restore it by following the instructions in "Restoring the Flash Device to the Factory Settings" on page A–4. ## 6. Board Test System The kit includes a design example and application called the Board Test System to test the functionality of the Stratix IV GX FPGA development board. The application provides an easy-to-use interface to alter functional settings and observe the results. You can use the application to test board components, modify functional parameters, observe performance, and measure power usage. The application is also useful as a reference for designing systems. To install the application, follow the steps in "Installing the Stratix IV GX FPGA Development Kit" on page 3–2. The application provides access to the following Stratix IV GX FPGA development board features: - General purpose I/O (GPIO) - SRAM - Flash memory - DDR3 and QDR II+ memories - HSMC connectors - High-definition multimedia interface (HDMI) video - Serial digital interface (SDI) video - Character LCD The application allows you to exercise most of the board components. While using the application, you reconfigure the FPGA several times with test designs specific to the functionality you are testing.