Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China January 1986 Revised February 2000 ## DM74ALS165 8-Bit Parallel In/Serial Out Shift Register ## **General Description** The DM74ALS165 is an 8-bit serial register that, when clocked, shifts the data toward serial output, $\overline{Q}_H$ . Parallel-in access to each stage is provided by eight individual direct data inputs that are enabled by a low level at the SH/LD input. The DM74ALS165 also features $\underline{a}$ clock inhibit function and a complemented serial output, $\overline{Q}_H$ . Clocking is accomplished by a LOW-to-HIGH transition of the CLK input while SH/ $\overline{\text{LD}}$ is held HIGH and CLK INH is held LOW. The functions of the CLK and CLK INH (clock inhibit) inputs are interchangeable. Since a LOW CLK input and a LOW-to-HIGH transition of CLK INH will also accomplish clocking, CLK INH should be changed to the high level only while the $\overline{\text{CLK}}$ input is HIGH. Parallel loading is inhibited when SH/ $\overline{\text{LD}}$ is held HIGH. The parallel inputs to the register are enabled while SH/ $\overline{\text{LD}}$ is LOW independently of the levels of CLK, CLK INH, or SER inputs. #### **Features** - Complementary outputs - Direct overriding load (data) inputs - Gated clock inputs - Parallel-to-serial data conversion ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | DM74ALS165M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow | | DM74ALS165N | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code ## **Connection Diagram** #### **Function Table** | Inputs | | | | | | Internal | | | | | | |--------|---------|-------|--------|----------|----------|----------|-----------------|--|---------|--|--------| | Shift/ | Clock | Clock | Serial | Parallel | Outputs | | Outputs | | Outputs | | Output | | Load | Inhibit | | | АН | $Q_A$ | QB | Q <sub>H</sub> | | | | | | L | Х | Х | Х | ah | а | b | h | | | | | | Н | L | L | Χ | Х | $Q_{A0}$ | $Q_{B0}$ | Q <sub>H0</sub> | | | | | | Н | L | 1 | Н | Х | Н | $Q_{An}$ | $Q_{Gn}$ | | | | | | Н | L | 1 | L | Х | L | $Q_{An}$ | $Q_{Gn}$ | | | | | | Н | 1 | L | Н | Х | Н | $Q_{An}$ | $Q_{Gn}$ | | | | | | Н | 1 | L | L | Х | L | $Q_{An}$ | $Q_{Gn}$ | | | | | | Н | Н | Х | Х | Х | $Q_{A0}$ | $Q_{B0}$ | Q <sub>H0</sub> | | | | | - H = HIGH Level (steady-state) - L = LOW Level (steady-state) - X = Don't Care (any input, including transitions) - ↑ = Transition from LOW-to-HIGH level - a...h = The level of steady-state input at inputs A through H, respectively $Q_{A0}$ , $Q_{B0}$ , $Q_{H0}$ = The level of $Q_A$ , $Q_B$ , or $Q_H$ , respectively, before the indicated steady-state input conditions were established - Q<sub>An</sub>, Q<sub>Gn</sub> = The level of Q<sub>A</sub> or Q<sub>G</sub>, respectively, before the most recent ↑ transition of the clock ## **Absolute Maximum Ratings**(Note 1) Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range $0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ Storage Temperature Range –65°C to +150°C Typical $\theta_{JA}$ N Package 74.0°C/W M Package 104.0°C/W Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ## **Recommended Operating Conditions** | Symbol | P | Min | Тур | Max | Units | | | |--------------------|---------------------|----------------------|-----|-----|-------|----|--| | V <sub>CC</sub> | Supply Voltage | 4.5 | 5 | 5.5 | V | | | | V <sub>IH</sub> | HIGH Level Input Vo | oltage | 2 | | | V | | | V <sub>IL</sub> | LOW Level Input Vo | ltage | | | 0.8 | V | | | I <sub>OH</sub> | HIGH Level Output | Current | | | -0.4 | mA | | | I <sub>OL</sub> | LOW Level Output ( | | | 8 | mA | | | | f <sub>CLOCK</sub> | Clock Frequency | 45 | | | MHz | | | | t <sub>W</sub> | Pulse Duration | CLK HIGH | 11 | | | ns | | | | | CLK LOW | 11 | | | | | | | | Load | 12 | | | | | | t <sub>SU</sub> | Setup Time | SH/LD | 10 | | | | | | | | Data | 10 | | | ns | | | t <sub>SU</sub> | Setup Time | CLK INH ↓ before CLK | 11 | | | | | | | | Serial before CLK | 10 | | | ns | | | t <sub>H</sub> | Hold Time | | 4 | | | ns | | | T <sub>A</sub> | Operating Free Air | 0 | | 70 | °C | | | ## **Electrical Characteristics** over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 2) | Max | Units | | |-------------------------|------------------------------------|------------------------------------------------------------------------|-------------------------|---------------------|------|-------|----| | V <sub>IK</sub> | Input Clamp Voltage | $V_{CC} = 4.5V, I_I = -18 \text{ mA}$ | | | | -1.5 | V | | V <sub>OH</sub> | HIGH Level<br>Output Voltage | $I_{OH} = -0.4 \text{ mA}$<br>$V_{CC} = 4.5 \text{V to } 5.5 \text{V}$ | | V <sub>CC</sub> – 2 | | | V | | V <sub>OL</sub> | LOW Level | V <sub>CC</sub> = 4.5V | $I_{OL} = 4 \text{ mA}$ | | 0.25 | 0.4 | V | | | Output Voltage | | $I_{OL} = 8 \text{ mA}$ | | 0.35 | 0.5 | V | | II | Input Current at Max Input Voltage | $V_{CC} = 5.5V, V_I = 7V$ | • | | | 0.1 | mA | | I <sub>IH</sub> | HIGH Level Input Current | $V_{CC} = 5.5V, V_I = 2.7V$ | | | | 20 | μΑ | | I <sub>IL</sub> | LOW Level Input Current | $V_{CC} = 5.5V, V_I = 0.4V$ | | | | -0.1 | mA | | I <sub>O</sub> (Note 3) | Output Drive Current | $V_{CC} = 5.5V, V_O = 2.25V$ | | -30 | | -112 | mA | | I <sub>CC</sub> | Supply Current | V <sub>CC</sub> = 5.5V (Note 4) | | | 16 | 24 | mA | Note 2: All typical values are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . Note 3: The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. Note 4: With the outputs open, CLK INH and CLK at 4.5V, and a clock pulse applied to the SH/\(\overline{LD}\) input, I<sub>CC</sub> is measured first with the parallel inputs at 4.5V, then with the parallel inputs grounded. ## **Switching Characteristics** over recommended free air temperature range. All typical values are measured at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . | Symbol | Parameter | Input | Output | Conditions | Min | Тур | Max | Units | |------------------|----------------------------------------------------|-------|---------------------------|------------------------------------------|-----|-----|-----|----------| | f <sub>MAX</sub> | Maximum Frequency | | | $V_{CC} = 4.5V \text{ to } 5.5V,$ | 45 | 60 | | MHz | | t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | Load | $Q_H$ or $\overline{Q}_H$ | $C_L = 50 \text{ pF},$ $R_L = 500\Omega$ | 4 | 13 | 20 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | Load | $Q_H$ or $\overline{Q}_H$ | T <sub>A</sub> = Min to Max | 4 | 14 | 22 | | | t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | CLK | $Q_H$ or $\overline{Q}_H$ | | 3 | 7 | 13 | ns<br>ns | | t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | CLK | $Q_H$ or $\overline{Q}_H$ | | 3 | 9 | 14 | | | t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | н | Q <sub>H</sub> | | 3 | 7 | 13 | | | t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | Н | Q <sub>H</sub> | | 3 | 9 | 16 | | | t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | н | Q <sub>H</sub> | | 2 | 8 | 15 | | | t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | н | $\overline{Q}_H$ | | 3 | 9 | 16 | - ns | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow Package Number M16A ## Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com