

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









August 1986 Revised March 2000

# **DM74LS165** 8-Bit Parallel In/Serial Output Shift Registers

## **General Description**

This device is an 8-bit serial shift register which shifts data in the direction of  $\mathbf{Q}_{\mathbf{A}}$  toward  $\mathbf{Q}_{\mathbf{H}}$  when clocked. Parallel-in access is made available by eight individual direct data inputs, which are enabled by a low level at the shift/load input. These registers also feature gated clock inputs and complementary outputs from the eighth bit.

Clocking is accomplished through a 2-input NOR gate, permitting one input to be used as a clock-inhibit function. Holding either of the clock inputs HIGH inhibits clocking. and holding either clock input LOW with the load input HIGH enables the other clock input. The clock-inhibit input should be changed to the high level only while the clock input is HIGH. Parallel loading is inhibited as long as the load input is HIGH. Data at the parallel inputs are loaded directly into the register on a HIGH-to-LOW transition of the shift/load input, regardless of the logic levels on the clock, clock inhibit, or serial inputs.

#### **Features**

- Complementary outputs
- Direct overriding (data) inputs
- Gated clock inputs
- Parallel-to-serial data conversion
- Typical frequency 35 MHz
- Typical power dissipation 105 mW

# **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| DM74LS165M   | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| DM74LS165WM  | M16B           | 16-Lead Small Outline Intergrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide  |
| DM74LS165N   | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

# **Connection Diagram**



### **Function Table**

| Inputs |         |       |        |          |          | rnal     |                 |
|--------|---------|-------|--------|----------|----------|----------|-----------------|
| Shift/ | Clock   | Clock | Serial | Parallel | Out      | puts     | Output          |
| Load   | Inhibit |       |        | АН       | $Q_A$    | $Q_B$    | Q <sub>H</sub>  |
| L      | Х       | Х     | Х      | ah       | а        | b        | h               |
| Н      | L       | L     | Χ      | Х        | $Q_{A0}$ | $Q_{B0}$ | Q <sub>H0</sub> |
| Н      | L       | 1     | Н      | Х        | Н        | $Q_{An}$ | $Q_{Gn}$        |
| Н      | L       | 1     | L      | Х        | L        | $Q_{An}$ | $Q_{Gn}$        |
| Н      | Н       | Х     | Χ      | Χ        | $Q_{A0}$ | $Q_{B0}$ | $Q_{H0}$        |

- H = HIGH Level (steady state)
- L = LOW Level (steady state)
- X = Don't Care (any input, including transitions)

  ↑ = Transition from LOW-to-HIGH level
- a...h = The level of steady-state input at inputs A through H, respectively.  $Q_{A0}$ ,  $Q_{B0}$ ,  $Q_{H0}$  = The level of  $Q_{A}$ ,  $Q_{B}$ , or  $Q_{H}$ , respectively, before the
- indicated steady-state input conditions were established.  $Q_{An}$ ,  $Q_{Gn} =$  The level of  $Q_A$  or  $Q_G$ , respectively, before the most recent ↑ transition of the clock.

# PARALLEL INPUTS PRESET PRE

# **Timing Diagram**



# **Absolute Maximum Ratings**(Note 1)

Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range  $0^{\circ}$ C to  $+70^{\circ}$ C Storage Temperature Range  $-65^{\circ}$ C to  $+150^{\circ}$ C

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# **Recommended Operating Conditions**

| Symbol           | Parameter                      |                          | Min  | Nom | Max  | Units |
|------------------|--------------------------------|--------------------------|------|-----|------|-------|
| V <sub>CC</sub>  | Supply Voltage                 |                          | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub>  | HIGH Level Input Voltage       |                          | 2    |     |      | V     |
| V <sub>IL</sub>  | LOW Level Input Voltage        |                          |      |     | 0.8  | V     |
| I <sub>OH</sub>  | HIGH Level Output Current      |                          |      |     | -0.4 | mA    |
| I <sub>OL</sub>  | LOW Level Output Current       |                          |      |     | 8    | mA    |
| f <sub>CLK</sub> | Clock Frequency (Note 2)       | Clock Frequency (Note 2) |      |     | 25   | MHz   |
| f <sub>CLK</sub> | Clock Frequency (Note 3)       |                          | 0    |     | 20   | MHz   |
| t <sub>W</sub>   | Pulse Width                    | Clock                    | 25   |     |      | ns    |
|                  | (Note 3)                       | Load                     | 15   |     |      | 115   |
| t <sub>SU</sub>  | Setup Time                     | Parallel                 | 10   |     |      |       |
|                  | (Note 4)                       | Serial                   | 20   |     |      | no    |
|                  |                                | Enable                   | 30   |     |      | ns    |
|                  |                                | Shift                    | 45   |     |      |       |
| t <sub>H</sub>   | Hold Time (Note 4)             | Hold Time (Note 4)       |      |     |      | ns    |
| T <sub>A</sub>   | Free Air Operating Temperature |                          | 0    |     | 70   | °C    |

Note 2:  $C_L = 15 \text{ pF}$ ,  $R_L = 2 \text{ k}\Omega$ ,  $T_A = 25^{\circ}\text{C}$  and  $V_{CC} = 5\text{V}$ 

Note 3:  $C_L = 50$  pF,  $R_L = 2~k\Omega,\, T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ 

Note 4:  $T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ .

### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                    | Condition                                     | Min        | Typ<br>(Note 5) | Max  | Units |      |  |
|-----------------|------------------------------|-----------------------------------------------|------------|-----------------|------|-------|------|--|
| V <sub>I</sub>  | Input Clamp Voltage          | $V_{CC} = Min, I_I = -18 \text{ mA}$          |            |                 |      | -1.5  | V    |  |
| V <sub>OH</sub> | HIGH Level                   | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max  |            | 2.7             | 3.4  |       | V    |  |
|                 | Output Voltage               | $V_{IL} = Max, V_{IH} = Min$                  |            | 2.7             | 3.4  |       | V    |  |
| V <sub>OL</sub> | LOW Level                    | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max  |            |                 |      | 0.4   |      |  |
|                 | Output Voltage               | $V_{IL} = Max, V_{IH} = Min$                  |            |                 | 0.35 | 0.5   | V    |  |
|                 |                              | I <sub>OL</sub> = 4 mA, V <sub>CC</sub> = Min |            |                 | 0.25 | 0.4   |      |  |
| I <sub>I</sub>  | Input Current @ Max          | $V_{CC} = Max, V_I = 7V$                      | Shift/Load |                 |      | 0.3   | mA   |  |
|                 | Input Voltage                |                                               | Others     |                 |      | 0.1   | IIIA |  |
| I <sub>IH</sub> | HIGH Level                   | V <sub>CC</sub> = Max                         | Shift/Load |                 |      | 60    | ^    |  |
|                 | Input Current                | $V_1 = 2.7V$                                  | Others     |                 |      | 20    | μΑ   |  |
| I <sub>IL</sub> | LOW Level                    | V <sub>CC</sub> = Max                         | Shift/Load |                 |      | -1.2  | mA   |  |
|                 | Input Current                | $V_I = 0.4V$                                  | Others     |                 |      | -0.4  | IIIA |  |
| Ios             | Short Circuit Output Current | V <sub>CC</sub> = Max (Note 6)                |            | -20             |      | -100  | mA   |  |
| I <sub>cc</sub> | Supply Current               | V <sub>CC</sub> = Max (Note 7)                |            |                 | 21   | 36    | mA   |  |

**Note 5:** All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}$  C.

Note 6: Not more than one output should be shorted at a time, and the duration should not exceed one second.

Note 7: With all outputs OPEN, clock inhibit and shift/load at 4.5V, and a clock pulse applied to the CLOCK input, I<sub>CC</sub> is measured first with the parallel inputs at 4.5V, then again grounded.

# Switching Characteristics at $V_{CC} = 5V$ and $T_A = 25^{\circ}C$

| Symbol           | Parameter                | From (Input)                     | C <sub>L</sub> = 15 pF |     | $R_L = 2 k\Omega$ , $C_L = 50 pF$ |     | Units  |
|------------------|--------------------------|----------------------------------|------------------------|-----|-----------------------------------|-----|--------|
|                  |                          | To (Output)                      | Min                    | Max | Min                               | Max | Oillis |
| f <sub>MAX</sub> | Maximum Clock Frequency  |                                  | 25                     |     | 20                                |     | MHz    |
| t <sub>PLH</sub> | Propagation Delay Time   | Load to Any Q                    |                        | 35  |                                   | 37  | no     |
|                  | LOW-to-HIGH Level Output | Load to Arry Q                   |                        | 33  |                                   |     | ns     |
| t <sub>PHL</sub> | Propagation Delay Time   | Load to Any Q                    |                        | 35  |                                   | 42  | ns     |
|                  | HIGH-to-LOW Level Output | Load to Arry Q                   |                        | 33  |                                   | 42  | 115    |
| t <sub>PLH</sub> | Propagation Delay Time   | Clock to Any Q                   | 40                     | 40  |                                   | 42  | ns     |
|                  | LOW-to-HIGH Level Output | Clock to Arry Q                  |                        | 40  |                                   |     |        |
| t <sub>PHL</sub> | Propagation Delay Time   | Clock to Any Q                   | 40                     | 40  |                                   | 47  | ns     |
|                  | HIGH-to-LOW Level Output | Clock to Ally Q                  |                        | 40  |                                   |     |        |
| t <sub>PLH</sub> | Propagation Delay Time   | H to Q <sub>H</sub>              | 2                      | 25  |                                   | 27  | ns     |
|                  | LOW-to-HIGH Level Output | THO QH                           |                        | 20  |                                   |     |        |
| t <sub>PHL</sub> | Propagation Delay Time   | H to Q <sub>H</sub>              |                        | 30  |                                   | 37  | ns     |
|                  | HIGH-to-LOW Level Output | THO CH                           |                        | 00  |                                   | 07  | 113    |
| t <sub>PLH</sub> | Propagation Delay Time   | H to $\overline{\mathbb{Q}}_{H}$ |                        | 30  |                                   | 32  | ns     |
|                  | LOW-to-HIGH Level Output | I TO QH                          |                        | 30  |                                   |     |        |
| t <sub>PHL</sub> | Propagation Delay Time   | II to $\overline{\Omega}$        | 05                     | 05  | 25                                | 32  |        |
|                  | HIGH-to-LOW Level Output | H to $\overline{\mathbb{Q}}_{H}$ |                        | 25  | 2.0                               |     | ns     |





16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com