

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# DS2187 Receive Line Interface

www.dalsemi.com

#### **FEATURES**

- Line interface for T1 (1.544 MHz) and CEPT (2.048 MHz) primary rate networks
- Extracts clock and data from twisted pair or coax
- Meets requirements of PUB 43801, TR 62411, and applicable CCITT G.823
- Precision on-chip PLL eliminates external crystal or LC tank - no tuning required
- Decodes AMI, B8ZS, and HDB3 coded signals
- Designed for short loop applications such as terminal equipment to DSX-1
- Reports alarm and error events
- Compatible with the DS2180A T1/ISDN Primary Rate and DS2181A CEPT Transceivers, as well as DS2141A T1 and DS2143 E1 Controllers
- Companion to the DS2186 T1/CEPT Transmit Line Interface and DS2188 T1/CEPT Jitter Attenuator
- Single 5V supply; low-power CMOS technology

#### **PIN ASSIGNMENT**





#### DESCRIPTION

The DS2187 T1/CEPT Receive Line Interface chip interfaces user equipment to North American (T1 1.544 MHz) and European (CEPT 2.048 MHz) primary rate communication networks. The device extracts clock and data from twisted pair or coax transmission media and eliminates expensive discrete components and/or manual tuning required in existing T1 and CEPT line termination electronics.

Application areas include DACS, CSU, CPE, channel banks, and PABX-to-computer interfaces such as DMI and CPI.

1 of 10 062101

#### **DS2187 BLOCK DIAGRAM** Figure 1



#### LINE INPUT

Input signals are coupled to the DS2187 via a 1:2 center-tapped transformer as shown in Figure 2. For T1 applications, R1 and R2 must be 200 ohms in order to properly terminate the line at 100 ohms. R1 and R2 are set at 150 or 240 ohms for CEPT applications. Special internal circuitry of the RTIP and RRING inputs permits negative signal excursions below  $V_{\rm SS}$ , which will occur in the circuit in Figure 2.

#### PEAK DETECTOR AND SLICERS

Signal pulses present at RTIP and RRING are sampled by an internal peak detect circuit. The clock and data slicer threshold are set for 50% of the sampled peak voltage.

Peak input levels at RRIP and RRING must exceed 0.6 volts to establish minimum slicer thresholds. Signals below this level will cause RCL to transition high after 192 bit times.

#### CLOCK EXTRACTION

The DS2187 utilizes both frequency locked (FLL) and digital phase locked (DPLL) loops to recover data and clock from the incoming AMI signal. T1 applications utilize a 18.528 MHz clock divided by either 11, 12, or 13 to match the phase of the incoming jittered line signal. This technique affords exceptional jitter tracking which enables the DS2187 to meet the latest AT&T TR 62411 and ECSA jitter specifications. A 24.576 MHz clock divided by 11, 12, or 13 provides jitter tracking in the CEPT mode. The DPLL output is buffered and presented at RCLK. An on-chip, laser-trimmed, voltage-controlled oscillator ( $V_{CO}$ ) provides the precision 18.528 MHz and 24.576 MHz frequency sources utilized in the FLL. The FLL is a high-Q circuit which tracks the average frequency of the incoming signal, minimizing the effect of the DPLL on output jitter.

During the acquisition time or if RCL goes high, the LOCK pin will go low to indicate a loss of synchronization to the line signal. Once this pin goes high, the FLL has achieved frequency lock and valid data is present at the RPOS and RNEG outputs.

### **PIN DESCRIPTION** Table 1

| PIN | SYMBOL  | TYPE | DESCRIPTION                                                                                                                                                                                                |  |
|-----|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1   | AVDD    | -    | Analog Positive Supply. 5.0 volts.                                                                                                                                                                         |  |
| 2   | RAIS    | I    | <b>Reset Alarm Indication Signal.</b> Every other low pulse at this input establishes the AIS alarm detection period.                                                                                      |  |
| 3   | ZCSEN   | I    | <b>0 Code Suppression Enable.</b> When high, incoming B8ZS (RCLKSEL=0) or HDB3 (RCLKSEL=1) code words are replaced with all 0s at RPOS and RNEG; when low, no code replacement occurs.                     |  |
| 4   | LCAP    | -    | <b>Loop Cap.</b> Part of internal loop filter; attach a 10 microfarad capacitor from this pin to $V_{SS}$ .                                                                                                |  |
| 5   | RCLKSEL | I    | <b>Receive Clock Select.</b> Tie to $V_{SS}$ for 1.544 MHz (T1) applications, to $V_{DD}$ for 2.048 MHz (CEPT) applications.                                                                               |  |
| 6   | RTIP    | I    | <b>Receive Tip and Ring.</b> Connect to line transformer as shown in Figure 2.                                                                                                                             |  |
| 7   | RRING   |      |                                                                                                                                                                                                            |  |
| 8   | LOCK    | О    | <b>Frequency Lock.</b> High state indicates that internal circuitry is phase- and frequency-locked to the incoming signal at RRING and RTIP.                                                               |  |
| 9   | AVSS    | -    | Analog Signal Ground. 0.0 volts.                                                                                                                                                                           |  |
| 10  | DVSS    | -    | Digital Signal Ground. 0.0 volts.                                                                                                                                                                          |  |
| 11  | RCLK    | О    | Receive Clock. Extracted line rate clock.                                                                                                                                                                  |  |
| 12  | RNEG    | О    | Receive Data. Extracted receive data; updated on rising edge of RCLK.                                                                                                                                      |  |
| 13  | RPOS    |      |                                                                                                                                                                                                            |  |
| 14  | NC      | -    | No Connect. Do not connect to this pin.                                                                                                                                                                    |  |
| 15  | BPV     | О    | <b>Bipolar Violation.</b> Transitions high for the full bit period when a bit in violation appears at RPOS or RNEG; B8ZS code words are not accused when ZCSEN=1. BPV not valid for RCLKSEL=1 and ZCSEN=1. |  |
| 16  | AIS     | O    | Alarm Indication Signal. High when the received data stream has contained                                                                                                                                  |  |
|     |         |      | less than three 0s during the last two periods of the RAIS signal.                                                                                                                                         |  |
| 17  | RCL     | О    | Receive Carrier Loss. High if 192 0s appear at RPOS and RNEG; reset on next occurrence of a one.                                                                                                           |  |
| 18  | DVDD    | -    | Digital Positive Supply. 5.0 volts                                                                                                                                                                         |  |

### **SYSTEM LEVEL INTERCONNECT** Figure 2



### **OUTPUT TIMING** Figure 3



#### **0 CODE SUPPRESSION**

The device will decode incoming B8ZS (RCLKSEL=0) or HDB3 (RCLKSEL=1) code words and replace them with an all-0 code when ZCSEN=1. When ZCSEN=0, code words will pass through the device without being altered. This feature can be disabled when the DS2187 is used with transceiver devices such as the DS2180A DS2181A, DS2141A, or DS2143.

#### **ALARM DETECTION**

The extracted data is monitored for network alarm and error conditions. RCL is set when 192 consecutive 0s occur; it is cleared on the next one occurrence. AIS is set when less than three 0s have appeared at RPOS and RNEG during the last two periods of the RAIS signal; once set, AIS will remain high for the next two periods of RAIS. AIS will return low when more than two 0s appear. BPV reports bipolar violations as they occur at RPOS and RNEG; B8ZS code words will not be flagged by BPV when ZCSEN=1.

## BYPASSING AND LAYOUT CONSIDERATIONS

The DS2187 contains both precision analog and high-speed digital circuitry on the same chip. The power supplies of these circuits (AVDD, AVSS, DVDD and DVSS) should be connected to system analog and digital supplies. If separate system supplies do not exist, the appropriate supply pins can be tied together. Tying the analog and digital supplies together on the DS2187 will not degrade its performance, provided the power supply is sufficiently decoupled.

To assure optimum performance, the length of LCAP, RTIP and RRING printed circuit board traces should be minimized and isolated from neighboring interconnect.

#### **ABSOLUTE MAXIMUM RATINGS\***

Voltage on Any Pin Relative to Ground
Operating Temperature
O° to 70°C
Storage Temperature
-55°C to +125°C
Soldering Temperature
260°C for 10 seconds

#### RECOMMENDED DC OPERATING CONDITIONS

(0°C to 70°C)

| PARAMETER                         | SYMBOL          | MIN  | TYP | MAX                 | UNITS | NOTES |
|-----------------------------------|-----------------|------|-----|---------------------|-------|-------|
| Input Logic 1                     | $V_{IH}$        | 2.0  |     | V <sub>CC</sub> +.3 | V     | 1     |
| Input Logic 0                     | $V_{\rm IL}$    | -0.3 |     | +0.8                | V     | 1     |
| Supply                            | $V_{ m DD}$     | 4.75 |     | 5.25                | V     |       |
| Input Voltage Swing<br>RTIP,RRING | V <sub>IN</sub> | -7.0 |     | 12.0                | V     |       |

#### DC ELECTRICAL CHARACTERISTICS

(0°C to 70°C)

| PARAMETER             | SYMBOL           | MIN  | TYP | MAX | UNITS | NOTES |
|-----------------------|------------------|------|-----|-----|-------|-------|
| Supply Current        | $I_{DD}$         |      | 18  | 25  | mA    | 2     |
| Input Leakage         | $I_{\mathrm{L}}$ | -1.0 |     | +10 | μΑ    | 1, 3  |
| Output Current @ 2.4V | $I_{OH}$         | -1.0 |     |     | mA    | 4     |
| Output Current @ 0.4V | $I_{OL}$         | +4.0 |     |     | mA    | 4     |

#### **NOTES:**

- 1. All inputs except RTIP and RRING.
- 2. Outputs open.
- $3. \quad 0.0V < V_{IN} < V_{DD}.$
- 4. All outputs.

<sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

<sup>\*\*</sup> Inputs other than RTIP and RRING

| ANALOG ELECTRICAL CHARACTERISTICS  |                    |     |     | $(0^{\circ}\text{C to }70^{\circ}\text{C}; V_{DD} = 5.0\text{V} \pm 5\%)$ |          |       |  |
|------------------------------------|--------------------|-----|-----|---------------------------------------------------------------------------|----------|-------|--|
| PARAMETER                          | SYMBOL             | MIN | TYP | MAX                                                                       | UNITS    | NOTES |  |
| Clock Acquisition                  | $t_{LOCK}$         |     | 50  |                                                                           | ms       | 1     |  |
| RTIP, RRING Minimum<br>Sensitivity | V <sub>THRES</sub> |     | .4  | .6                                                                        | $V_{pk}$ | 2     |  |
| FLL Loop Bandwidth                 | $f_{ m BW}$        |     | 50  |                                                                           | Hz       | 3     |  |
| Capture Range                      | $f_{CAP}$          |     | ± 6 |                                                                           | %        | 4     |  |
| Input Jitter Tolerance             | $J_{IN}$           | 200 |     |                                                                           | UI       | 5     |  |

#### NOTES:

- 1. Time from reappearance of a valid signal at RPOS and RNEG to a LOCK=1.
- 2. Minimum peak voltage necessary for proper processing of signal.
- 3. Loop bandwidth when in lock (LOCK=1).
- 4. When out of lock (LOCK=0), measured as a percent of incoming clock frequency.
- 5. Maximum input jitter in unit intervals at 10 Hz.

**CAPACITANCE**  $(T_A = 25^{\circ}C)$ 

| PARAMETER          | SYMBOL           | MIN | TYP | MAX | UNITS | NOTES |
|--------------------|------------------|-----|-----|-----|-------|-------|
| Input Capacitance  | $C_{IN}$         |     |     | 5   | pF    |       |
| Output Capacitance | C <sub>OUT</sub> |     |     | 7   | pF    |       |

**AC ELECTRICAL CHARACTERISTICS** (0°C to 70°C;  $V_{DD} = 5.0V \pm 5\%$ )

| PARAMETER                               | SYMBOL                     | MIN | TYP | MAX | UNITS | NOTES |
|-----------------------------------------|----------------------------|-----|-----|-----|-------|-------|
| RCLK Period                             | $t_{RCLK}$                 | 594 | 648 | 702 | ns    | 1,3   |
| RCLK Period                             | $t_{RCLK}$                 | 445 | 488 | 530 | ns    | 2,3   |
| RCLK Pulse Width                        | $t_{ m RWH}, \ t_{ m RWL}$ |     | 324 |     | ns    | 1     |
| RCLK Pulse Width                        | $t_{ m RWH}, \ t_{ m RWL}$ |     | 244 |     | ns    | 2     |
| RCLK Rise and Fall Times                | $t_{R,}t_{F}$              |     |     | 20  | ns    |       |
| Propagation delay RCLK TO RPOS, RNEG    | $t_{PRD}$                  |     |     | 75  | ns    |       |
| Propagation delay RCLK to BPV, RCL, AIS | $t_{PRA}$                  |     |     | 75  | ns    |       |
| RAIS Setup                              | $t_{\rm SU,}t_{\rm HD}$    | 50  |     |     | ns    |       |

#### NOTES:

- 1. T1 applications (RCLKSEL=0).
- 2. CEPT applications (RCLKSEL=1).
- 3. Minimum and maximum limits shown reflect changes in DPLL divide ratio as required to track jitter.

### **AC TIMING DIAGRAM** Figure 4



### **DS2187 RECEIVE LINE INTERFACE 18-PIN DIP**





| PKG  | 18-PIN |       |  |
|------|--------|-------|--|
| DIM  | MIN    | MAX   |  |
| A IN | 0.890  | 0.920 |  |
| MM   |        |       |  |
| B IN | 0.240  | 0.260 |  |
| MM   | 6.10   | 6.60  |  |
| C IN | 0.120  | 0.140 |  |
| MM   | 3.05   | 3.56  |  |
| D IN | 0.300  | 0.325 |  |
| MM   | 7.62   | 8.26  |  |
| E IN | 0.015  | 0.040 |  |
| MM   | 0.38   | 1.02  |  |
| F IN | 0.120  | 0.140 |  |
| MM   | 3.04   | 3.56  |  |
| G IN | 0.090  | 0.110 |  |
| MM   | 2.23   | 2.79  |  |
| H IN | 0.320  | 0.370 |  |
| MM   | 8.13   | 9.40  |  |
| J IN | 0.008  | 0.012 |  |
| MM   | 0.20   | 0.30  |  |
| K IN | 0.015  | 0.021 |  |
| MM   | 0.38   | 0.53  |  |

### **DS2187S RECEIVE LINE INTERFACE 20-PIN SOIC**



| PKG  | 18-PIN    |       |  |  |  |
|------|-----------|-------|--|--|--|
| DIM  | MIN       | MAX   |  |  |  |
| A IN | 0.500     | 0.511 |  |  |  |
| MM   | 12.70     | 12.99 |  |  |  |
| B IN | 0.290     | 0.300 |  |  |  |
| MM   | 7.37      | 7.65  |  |  |  |
| C IN | 0.089     | 0.095 |  |  |  |
| MM   | 2.26      | 2.41  |  |  |  |
| E IN | 0.004     | 0.012 |  |  |  |
| MM   | 0.102     | 0.30  |  |  |  |
| F IN | 0.094     | 0.105 |  |  |  |
| MM   | 2.38      | 2.68  |  |  |  |
| G IN | 0.050 BSC |       |  |  |  |
| MM   | 1.27      | BSC   |  |  |  |
| H IN | 0.398     | 0.416 |  |  |  |
| MM   | 10.11     | 10.57 |  |  |  |
| J IN | 0.009     | 0.013 |  |  |  |
| MM   | 0.229     | 0.33  |  |  |  |
| K IN | 0.013     | 0.019 |  |  |  |
| MM   | 0.33      | 0.48  |  |  |  |
| L IN | 0.016     | 0.040 |  |  |  |
| MM   | 0.406     | 1.20  |  |  |  |
| phi  | 0°        | 8°    |  |  |  |