# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# 

# 2-Cell, Stand-Alone, Li+ Fuel-Gauge IC with Protector and Optional SHA-1 Authentication

### **General Description**

The DS2775–DS2778 report available capacity for rechargeable lithium-ion (Li+) and Li+ polymer (Li-Poly) batteries in mAh and as a percentage of full. Safe operation is ensured by the integrated Li+ protector. The DS2776/DS2778 support SHA-1-based challengeresponse authentication in addition to all other DS2775/ DS2777 features.

Precision measurements of voltage, temperature, and current, along with a cell characteristics table and application parameters, are used for capacity estimation calculations. The capacity registers report a conservative estimate of the amount of charge that can be removed given the current temperature, discharge rate, stored charge, and application parameters.

The DS2775–DS2778 operate from +4.0V to +9.2V for direct integration into battery packs with two Li+ or Li-Poly cells.

In addition to nonvolatile storage for cell compensation and application parameters, the DS2775–DS2778 offer 16 bytes of EEPROM for use by the host system and/or pack manufacturer to store battery lot and date tracking information. The EEPROM can also be used for nonvolatile storage of system and/or battery usage statistics. A Maxim 1-Wire® (DS2775/DS2776) or 2-wire (DS2777/DS2778) interface provides serial communication to access measurement and capacity data registers, control registers, and user memory. The DS2776/DS2778 use the SHA-1 hash algorithm in a challenge-response pack authentication protocol for battery-pack verification.

### **Applications**

| Low-Cost Notebooks             |
|--------------------------------|
| UMPCs                          |
| DSLR Cameras                   |
| Video Cameras                  |
| Commercial and Military Radios |
| Portable Medical Equipment     |

Selector Guide appears at end of data sheet.

### **Features**

- High-Side nFET Drivers and Protection Circuitry
- Precision Voltage, Temperature, and Current Measurement System
- Cell-Capacity Estimation from Coulomb Count, Discharge Rate, Temperature, and Cell Characteristics
- Estimates Cell Aging Between Learn Cycles
- Uses Low-Cost Sense Resistor
- Allows Calibration of Gain and Temperature Coefficient
- Programmable Thresholds for Overvoltage and Overcurrent
- Pack Authentication Using SHA-1 Algorithm (DS2776/DS2778)
- ♦ 32-Byte Parameter EEPROM
- ♦ 16-Byte User EEPROM
- Maxim 1-Wire Interface with 64-Bit Unique ID (DS2775/DS2776)
- 2-Wire Interface with 64-Bit Unique ID (DS2777/DS2778)
- Smm x 5mm, 14-Pin TDFN Lead-Free Package

### **Ordering Information**

| PART             | PIN-PACKAGE | TOP MARK |
|------------------|-------------|----------|
| <b>DS2775</b> G+ | 14 TDFN-EP* | D2775    |
| DS2775G+T&R      | 14 TDFN-EP* | D2775    |
| <b>DS2776</b> G+ | 14 TDFN-EP* | D2776    |
| DS776G+T&R       | 14 TDFN-EP* | D2776    |
| <b>DS2777</b> G+ | 14 TDFN-EP* | D2777    |
| DS2777G+T&R      | 14 TDFN-EP* | D2777    |
| <b>DS2778</b> G+ | 14 TDFN-EP* | D2778    |
| DS2778G+T&R      | 14 TDFN-EP* | D2778    |

Note: All devices are specified over the -20°C to +70°C oper-

ating temperature range. +Denotes a lead(Pb)-free/RoHS-compliant package. T&R = Tape and reel.

\*EP = Exposed pad.

1-Wire is a registered trademark of Maxim Integrated Products, Inc.

\_ Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

### **ABSOLUTE MAXIMUM RATINGS**

Voltage Range on PLS, CP, CC, DC Pins

| Relative to V <sub>SS</sub>                     | 0.3V to +18V  |
|-------------------------------------------------|---------------|
| Voltage Range on VDD, VIN1, VIN2, SRC Pins      |               |
| Relative to V <sub>SS</sub>                     | 0.3V to +9.2V |
| Voltage Range on All Other Pins Relative to Vss | 0.3V to +6.0V |

| Continuous Sink Current, PIO, DQ  | 20mA           |
|-----------------------------------|----------------|
| Continuous Sink Current, CC, DC   | 10mA           |
| Operating Temperature Range       | 20°C to +70°C  |
| Storage Temperature Range         | 55°C to +125°C |
| Lead Temperature (soldering, 10s) | +300°C         |
| Soldering Temperature (reflow)    | +260°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD} = +4.0V \text{ to } +9.2V, T_A = -20^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}\text{C}.)$ 

| PARAMETER                                               | SYMBOL           | CONDITIONS                                                                                                                                      | MIN                    | ТҮР  | MAX                   | UNITS   |
|---------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----------------------|---------|
|                                                         | 1                | Sleep mode, $T_A \le +50^{\circ}C$                                                                                                              |                        | 3    | 5                     |         |
| Current Current                                         | IDD0             | Sleep mode, $T_A > +50^{\circ}C$                                                                                                                |                        |      | 10                    | - μΑ    |
| Supply Current                                          | I <sub>DD1</sub> | Active mode                                                                                                                                     |                        | 80   | 135                   |         |
|                                                         | I <sub>DD2</sub> | Active mode during SHA-1 computation                                                                                                            |                        | 120  | 300                   |         |
| Temperature Accuracy                                    | TERR             |                                                                                                                                                 | -3                     |      | +3                    | °C      |
| Voltage Accuracy                                        |                  | $\begin{array}{l} 2.0V \leq V_{IN1} \leq 4.6V, \ 2.0V \leq (V_{IN2} - V_{IN1}) \leq \\ 4.6V, \ 0^\circ C \leq T_A \leq +50^\circ C \end{array}$ | -35                    |      | +35                   |         |
|                                                         |                  | $ \begin{array}{ l l l l l l l l l l l l l l l l l l l$                                                                                         | -22                    |      | 22                    | mV      |
|                                                         |                  | $2.0V \le V_{IN1} \le 4.6V, 2.0V \le (V_{IN2} - V_{IN1}) \le 4.6V$                                                                              | -50                    |      | +50                   |         |
| Input Resistance (V <sub>IN1</sub> , V <sub>IN2</sub> ) |                  |                                                                                                                                                 | 15                     |      |                       | MΩ      |
| Current Resolution                                      | I <sub>LSB</sub> |                                                                                                                                                 |                        | 1.56 |                       | μV      |
| Current Full Scale                                      | IFS              |                                                                                                                                                 | -51.2                  |      | +51.2                 | mV      |
| Current Gain Error                                      | IGERR            |                                                                                                                                                 | -1                     |      | +1                    | % FS    |
| Current Offset                                          | IOERR            | $0^{\circ}C \le T_A \le +70^{\circ}C$ (Note 1)                                                                                                  | -9.375                 |      | 9.375                 | μVh     |
| Accumulated Current Offset                              | qoerr            | $0^{\circ}C \le T_A \le +70^{\circ}C$ (Note 1)                                                                                                  | -255                   |      | 0                     | µVh/Day |
| Time-Base Error                                         | trop             | $0^{\circ}C \le T_A \le +50^{\circ}C$                                                                                                           | -2                     |      | +2                    | %       |
|                                                         | terr             |                                                                                                                                                 | -3                     |      | +3                    | 70      |
| CP Output Voltage (V <sub>CP</sub> - V <sub>SRC</sub> ) | VGS              | $I_{OUT} = 0.9 \mu A$                                                                                                                           | 4.4                    | 4.7  | 5                     | V       |
| CP Startup Time                                         | tSCP             | $CE = 0$ , $DE = 0$ , $C_{CP} = 0.1 \mu$ F, active mode                                                                                         |                        |      | 200                   | ms      |
| Output High: CC, DC                                     | VOHCP            | I <sub>OH</sub> = 100µA (Note 2)                                                                                                                | V <sub>CP</sub> - 0.4  |      |                       | V       |
| Output Low: CC                                          | Volcc            | I <sub>OL</sub> = 100µA                                                                                                                         |                        | V    | SRC + 0.1             | V       |
| Output Low: DC                                          | VOLDC            | I <sub>OL</sub> = 100μA                                                                                                                         |                        | V    | SRC + 0.1             | V       |
| DQ, PIO Voltage Range                                   |                  |                                                                                                                                                 | -0.3                   |      | +5.5                  | V       |
| DQ, PIO, SDA, SCL Input<br>Logic-High                   | VIH              |                                                                                                                                                 | 1.5                    |      |                       | V       |
| DQ, PIO, SDA, SCL Input<br>Logic-Low                    | VIL              |                                                                                                                                                 |                        |      | 0.6                   | V       |
| OVD Input Logic-High                                    | VIH              |                                                                                                                                                 | V <sub>BAT</sub> - 0.2 |      |                       | V       |
| OVD Input Logic-Low                                     | VIL              |                                                                                                                                                 |                        |      | V <sub>SS</sub> + 0.2 | V       |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = +4.0V \text{ to } +9.2V, T_A = -20^{\circ}C \text{ to } +70^{\circ}C, \text{ unless otherwise noted. Typical values are at }T_A = +25^{\circ}C.)$ 

| PARAMETER                             | SYMBOL          | CONDITIONS                                              | MIN | ТҮР | МАХ | UNITS |
|---------------------------------------|-----------------|---------------------------------------------------------|-----|-----|-----|-------|
| DQ, PIO, SDA Output Logic-Low         | VOL             | $I_{OL} = 4mA$                                          |     |     | 0.4 | V     |
| DQ, PIO Pullup Current                | IPU             | Sleep mode, V <sub>PIN</sub> = (V <sub>DD</sub> - 0.4V) | 30  | 100 | 200 | nA    |
| DQ, PIO, SDA, SCL Pulldown<br>Current | IPD             | Active mode, V <sub>PIN</sub> = 0.4V                    | 30  | 100 | 200 | nA    |
| DQ Input Capacitance                  | C <sub>DQ</sub> |                                                         |     | 50  |     | pF    |
| DQ Sleep Timeout                      | <b>t</b> SLEEP  | DQ < VIL                                                | 2   |     | 9   | S     |
| PIO, DQ Wake Debounce                 | twdb            | Sleep mode                                              |     | 100 |     | ms    |

### SHA-1 COMPUTATION TIMING (DS2776/DS2778 ONLY)

 $(V_{DD} = +4.0V \text{ to } +9.2V, T_A = 0^{\circ}C \text{ to } +70^{\circ}C, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C.)$ 

| PARAMETER        | SYMBOL        | CONDITIONS | MIN | TYP | МАХ | UNITS |
|------------------|---------------|------------|-----|-----|-----|-------|
| Computation Time | <b>t</b> COMP |            |     |     | 30  | ms    |

### **ELECTRICAL CHARACTERISTICS: PROTECTION CIRCUIT**

 $(V_{DD} = +4.0V \text{ to } +9.2V, T_A = 0^{\circ}C \text{ to } +50^{\circ}C, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C.)$ 

| PARAMETER                     | SYMBOL          | CONDITIONS                                                                                                                                                | MIN   | ТҮР   | MAX   | UNITS |
|-------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Querueltage Datast            | May             | V <sub>OV</sub> = 1110111b                                                                                                                                | 4.438 | 4.473 | 4.508 | v     |
| Overvoltage Detect            | Vov             | V <sub>OV</sub> = 1100011b                                                                                                                                | 4.242 | 4.277 | 4.312 |       |
| Charge-Enable Voltage         | VCE             | Relative to V <sub>OV</sub>                                                                                                                               |       | -100  |       | mV    |
| Undervoltage Detect           | V <sub>UV</sub> | Programmable in Control register 0x60h,<br>UV[1:0] = 10                                                                                                   | 2.415 | 2.450 | 2.485 | V     |
| Overcurrent Detect: Charge    | Vaca            | OC = 11b                                                                                                                                                  | -60   | -75   | -90   | mV    |
| Overcurrent Detect. Charge    | Vcoc            | OC = 00b                                                                                                                                                  | -12.5 | -25   | -38   |       |
| Overcurrent Detect: Discharge |                 | OC = 11b                                                                                                                                                  | 80    | 100   | 120   | mV    |
| Overcurrent Detect. Discharge | VDOC            | OC = 00b                                                                                                                                                  | 25    | 38    | 50    |       |
| Short-Circuit Current Detect  | V <sub>SC</sub> | SC =1b                                                                                                                                                    | 240   | 300   | 360   | - mV  |
|                               |                 | SC = 0b                                                                                                                                                   | 120   | 150   | 180   |       |
| Overvoltage Delay             | tovd            | (Note 3)                                                                                                                                                  | 600   |       | 1400  | ms    |
| Undervoltage Delay            | tuvd            | (Note 3)                                                                                                                                                  | 600   |       | 1400  | ms    |
| Overcurrent Delay             | tocd            |                                                                                                                                                           | 8     | 10    | 12    | ms    |
| Short-Circuit Delay           | tscd            |                                                                                                                                                           | 80    | 120   | 160   | μs    |
| Charger-Detect Hysteresis     | VCD             | V <sub>UV</sub> condition                                                                                                                                 |       | 50    |       | mV    |
| Test Threshold                | VTP             | COC, DOC condition                                                                                                                                        | 0.4   | 1.0   | 1.2   | V     |
| Test Current                  | ITOT            | DOC condition                                                                                                                                             | 20    | 40    | 80    |       |
| Test Current                  | ITST            | COC condition                                                                                                                                             | -45   | -60   | -95   | - μΑ  |
| PLS Pulldown Current          | IPPD            | Sleep mode                                                                                                                                                | 200   | 400   | 630   | μA    |
| Recovery Current              | IRC             | $\label{eq:VUV} \begin{array}{l} V_{UV} \mbox{ condition, max: } V_{PLS} = 15V,  V_{DD} = 1.4V; \\ \mbox{min: } V_{PLS} = 4.2V,  V_{DD} = 2V \end{array}$ | 3.3   | 8     | 13    | mA    |



### **EEPROM RELIABILITY SPECIFICATION**

(V<sub>DD</sub> = +4.0V to +9.2V,  $T_A$  = -20°C to +70°C, unless otherwise noted.)

| PARAMETER             | SYMBOL       | CONDITIONS           | MIN    | ТҮР | МАХ | UNITS  |
|-----------------------|--------------|----------------------|--------|-----|-----|--------|
| EEPROM Copy Time      | <b>t</b> EEC |                      |        |     | 10  | ms     |
| EEPROM Copy Endurance | NEEC         | $T_A = +50^{\circ}C$ | 50,000 |     |     | Cycles |

### ELECTRICAL CHARACTERISTICS: 1-Wire INTERFACE, STANDARD (DS2775/DS2776 ONLY)

 $(V_{DD} = +4.0V \text{ to } +9.2V, T_A = -20^{\circ}C \text{ to } +70^{\circ}C.)$ 

| PARAMETER            | SYMBOL            | CONDITIONS | MIN | ТҮР | МАХ | UNITS |
|----------------------|-------------------|------------|-----|-----|-----|-------|
| Time Slot            | tslot             |            | 60  |     | 120 | μs    |
| Recovery Time        | <b>t</b> REC      |            | 1   |     |     | μs    |
| Write-Zero Low Time  | tLOWO             |            | 60  |     | 120 | μs    |
| Write-One Low Time   | tLOW1             |            | 1   |     | 15  | μs    |
| Read Data Valid      | t <sub>RDV</sub>  |            |     |     | 15  | μs    |
| Reset Time High      | <b>t</b> RSTH     |            | 480 |     |     | μs    |
| Reset Time Low       | t <sub>RSTL</sub> |            | 480 |     | 960 | μs    |
| Presence-Detect High | t <sub>PDH</sub>  |            | 15  |     | 60  | μs    |
| Presence-Detect Low  | tPDL              |            | 60  |     | 240 | μs    |

### ELECTRICAL CHARACTERISTICS: 1-Wire INTERFACE, OVERDRIVE (DS2775/DS2776 ONLY)

 $(V_{DD} = +4.0V \text{ to } +9.2V, T_A = -20^{\circ}C \text{ to } +70^{\circ}C.)$ 

| PARAMETER            | SYMBOL            | CONDITIONS | MIN | ТҮР | МАХ | UNITS |
|----------------------|-------------------|------------|-----|-----|-----|-------|
| Time Slot            | tslot             |            | 6   |     | 16  | μs    |
| Recovery Time        | tREC              |            | 1   |     |     | μs    |
| Write-Zero Low Time  | tLOW0             |            | 6   |     | 16  | μs    |
| Write-One Low Time   | tLOW1             |            | 1   |     | 2   | μs    |
| Read Data Valid      | t <sub>RDV</sub>  |            |     |     | 2   | μs    |
| Reset Time High      | t <sub>RSTH</sub> |            | 48  |     |     | μs    |
| Reset Time Low       | <b>t</b> RSTL     |            | 48  |     | 80  | μs    |
| Presence-Detect High | t <sub>PDH</sub>  |            | 2   |     | 6   | μs    |
| Presence-Detect Low  | tPDL              |            | 8   |     | 24  | μs    |

### ELECTRICAL CHARACTERISTICS: 2-WIRE INTERFACE (DS2777/DS2778 ONLY)

 $(V_{DD} = +4.0V \text{ to } +9.2V, T_A = -20^{\circ}\text{C to } +70^{\circ}\text{C.})$ 

| PARAMETER                                        | SYMBOL  | CONDITIONS   | MIN                       | ТҮР | MAX | UNITS |
|--------------------------------------------------|---------|--------------|---------------------------|-----|-----|-------|
| SCL Clock Frequency                              | fscl    | (Note 4)     | 0                         |     | 400 | kHz   |
| Bus-Free Time Between a STOP and START Condition | tBUF    |              | 1.3                       |     |     | μs    |
| Hold Time (Repeated) START<br>Condition          | thd:Sta | (Note 5)     | 0.6                       |     |     | μs    |
| Low Period of SCL Clock                          | tlow    |              | 1.3                       |     |     | μs    |
| High Period of SCL Clock                         | thigh   |              | 0.6                       |     |     | μs    |
| Setup Time for a Repeated START Condition        | tsu:sta |              | 0.6                       |     |     | μs    |
| Data Hold Time                                   | thd:dat | (Notes 6, 7) | 0                         |     | 0.9 | μs    |
| Data Setup Time                                  | tsu:dat | (Note 6)     | 100                       |     |     | ns    |
| Rise Time of Both SDA and SCL Signals            | tR      |              | 20 +<br>0.1C <sub>B</sub> |     | 300 | ns    |
| Fall Time of Both SDA and SCL<br>Signals         | tF      |              | 20 +<br>0.1C <sub>B</sub> |     | 300 | ns    |
| Setup Time for STOP Condition                    | tsu:sto |              | 0.6                       |     |     | μs    |
| Spike Pulse Widths Suppressed by Input Filter    | tSP     | (Note 8)     | 0                         |     | 50  | ns    |
| Capacitive Load for Each Bus<br>Line             | CB      | (Note 9)     |                           |     | 400 | pF    |
| SCL, SDA Input Capacitance                       | CBIN    |              |                           |     | 60  | pF    |

**Note 1:** Accumulation bias and offset bias registers set to 00h. NBEN bit set to 0.

Note 2: Measurement made with  $V_{SRC} = +8V$ ,  $V_{GS}$  driven with external +4.5V supply.

Note 3: Overvoltage (OV) and undervoltage (UV) delays (t<sub>OVD</sub>, t<sub>UVD</sub>) are reduced to zero seconds if the OV or UV condition is detected within 100ms of entering active mode.

Note 4: Timing must be fast enough to prevent the DS2777/DS2778 from entering sleep mode due to bus low for period > tSLEEP.

Note 5: fSCL must meet the minimum clock low time plus the rise/fall times.

Note 6: The maximum tHD:DAT need only be met if the device does not stretch the low period (tLOW) of the SCL signal.

Note 7: This device internally provides a hold time of at least 75ns for the SDA signal (referred to the V<sub>IHMIN</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.

Note 8: Filters on SDA and SCL suppress noise spikes at the input buffers and delay the sampling instant.

Note 9: CB is total capacitance of one bus line in pF.



DS2775/DS2776/DS2777/DS2778

///XI/M





### \_Pin Configuration



### **Pin Description**

| PIN | NAME             | FUNCTION                                                                                                                                       |
|-----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | CC               | Charge Control. Charge FET control output.                                                                                                     |
| 2   | V <sub>DD</sub>  | Chip-Supply Input. Bypass with 0.1µF to V <sub>SS</sub> .                                                                                      |
| 3   | DC               | Discharge Control. Discharge FET control output.                                                                                               |
| 4   | V <sub>IN2</sub> | Battery Voltage Sense Input 2. Connect to highest voltage potential positive cell terminal through decoupling network.                         |
| 5   | VIN1             | Battery Voltage Sense Input 1. Connect to lowest voltage potential positive cell terminal through decoupling network.                          |
| 6   | VB               | Regulated Operating Voltage. Bypass with 0.1µF to V <sub>SS</sub> .                                                                            |
| 7   | V <sub>SS</sub>  | Device Ground. Chip ground and battery-side sense resistor input.                                                                              |
| 8   | SNS              | Sense Resistor Connection. Pack-side sense resistor sense input.                                                                               |
| 9   | PIO              | Programmable I/O. Can be configured as wake input.                                                                                             |
| 10  | PLS              | Pack Plus Terminal Sense Input. Used to detect the removal of short-circuit, discharge overcurrent, and charge overcurrent conditions.         |
| 11  | SDA/DQ           | Data Input/Output. Serial data I/O, includes weak pulldown to detect system disconnect and can be configured as wake input for 1-Wire devices. |
| 12  | SCL/OVD          | Serial Clock Input/Overdrive Select. Communication clock for 2-wire devices/overdrive select pin for 1-Wire devices.                           |
| 13  | SRC              | Protection MOSFET Source Connection. Used as a reference for the charge pump.                                                                  |
| 14  | СР               | Charge Pump Output. Generates gate drive voltage for protection FETs. Bypass with 0.47µF to SRC.                                               |
|     | EP               | Exposed Pad. Connect to ground or leave unconnected.                                                                                           |



### Block Diagram

DS2775/DS2776/DS2777/DS2778

FuelPack is a trademark of Maxim Integrated Products, Inc.





DS2775/DS2776 Typical Application Circuit

DS2777/DS2778 Typical Application Circuit



### **Detailed Description**

The DS2775–DS2778 function as an accurate fuel gauge, Li+ protector, and SHA-1-based authentication token (SHA-1-based authentication available only on the DS2776/DS2778). The fuel gauge provides accurate estimates of remaining capacity and reports timely voltage, temperature, and current measurement data. Capacity estimates are calculated from a piecewise linear model of the battery performance over load and temperature along with system parameters for charge and end-of-discharge conditions. The algorithm parameters are user programmable and can be modified within the pack. Critical capacity and aging data are periodically saved to EEPROM in case of short-circuit or deep-depletion events.

The Li+ protection function ensures safe, high-performance operation. nFET protection switches are driven with a charge pump that maintains gate drive as the cell voltage decreases. The high-side topology preserves the ground path for serial communication while eliminating the parasitic charge path formed when the fuel-gauge IC is located inside the protection FETs in a low-side configuration. The thresholds for overvoltage, undervoltage, overcurrent, and short-circuit current are user programmable for customization to each cell and application.

The 32-bit-wide SHA-1 engine with 64-bit secret and 64-bit challenge words resists brute force and other attacks with financial-level HMAC security. The challenge of managing secrets in the supply chain is addressed with the compute next secret feature. The unique serial number or ROM ID can be used to assign a unique secret to each battery.

### Power Modes

The DS2775–DS2778 have two power modes: active and sleep. On initial power-up, the DS2775–DS2778 default to active mode. In active mode, the DS2775– DS2778 are fully functional with measurements and capacity estimation registers continuously updated. The protector circuit monitors battery pack, cell voltages, and battery current for safe conditions. The protection FET gate drivers are enabled when conditions are deemed safe. Also, the SHA-1 authentication function is available in active mode. When an SHA-1 computation is performed, the supply current increases to IDD2 for tSHA. In sleep mode, the DS2775–DS2778 conserve power by disabling measurement and capacity estimation functions, but preserve register contents. Gate drive to the protection FETs is disabled in sleep; the SHA-1 authentication feature is not operational.

The IC enters sleep mode under two different conditions: bus low and undervoltage. An enable bit makes entry into sleep optional for each condition. Sleep mode is not entered if a charger is connected (VPLS > VDD + VCD) or if a charge current of 1.6mV/RSNS measured from SNS to Vss. The DS2775-DS2778 exit sleep mode upon charger connection or a low-to-high transition on any communication line. The bus-low condition, where all communication lines are low for t<sub>SLEEP</sub>, indicates pack removal or system shutdown in which the bus pullup voltage, VPULLUP, is not present. The power mode (PMOD) bit must be set to enter sleep when a bus-low condition occurs. After the DS2775-DS2778 enter sleep due to a bus-low condition, it is assumed that no charge or discharge current flows and that coulomb counting is unnecessary.

The second condition to enter sleep is an undervoltage condition, which reduces battery drain due to the DS2775–DS2778 supply current and prevents overdischarging the cell. The DS2775–DS2778 transition to sleep mode if the V<sub>IN1</sub> or V<sub>IN2</sub> voltage is less than V<sub>UV</sub> and the undervoltage enable (UVEN) bit is set. The communication bus must be in a static state, that is, with DQ (SDA and SCL for 2-wire) either high or low for t<sub>SLEEP</sub>. The DS2775–DS2778 transition from sleep mode to active mode when DQ (SDA and SCL for 2-wire) changes logic state. See Figures 1 and 2 for more information on sleep-mode state.

The DS2775–DS2778 have a "power switch" capability for waking the device and enabling the protection FETs when the host system is powered down. A simple dry contact switch on the PIO pin or DQ pin can be used to wake up the battery pack. The power-switch function is enabled using the PSPIO and PSDQ configuration bits in the Control register.

When PSPIO or PSDQ are set and sleep mode is entered through the PMOD condition\*, the PIO and DQ pins pull high, respectively. Sleep mode is exited upon the detection of a low-going transition on PIO or DQ. PIO has a 100ms debounce period to filter out glitches that can be caused when a sleeping battery is inserted into a system.

\*The "power switch" feature is disabled if sleep mode is entered because of a UV condition.



Figure 1. Sleep-Mode State Diagram for DS2775/DS2776

### **Li+ Protection Circuitry**

During active mode, the DS2775–DS2778 constantly monitor SNS, VIN1, VIN2, and PLS to protect the battery from overvoltage (overcharge), undervoltage (overdischarge), and excessive charge and discharge currents (overcurrent, short circuit). Table 1 summarizes the conditions that activate the protection circuit, the response of the DS2775–DS2778, and the thresholds that release the DS2775–DS2778 from a protection state. Figure 3 shows Li+ protection circuitry example waveforms.



Figure 2. Sleep-Mode State Diagram for DS2777/DS2778

### **Overvoltage (OV)**

If either of the voltages on (VIN2 - VIN1) or (VIN1 - VSS) exceeds the overvoltage threshold, V<sub>OV</sub>, for a period longer than overvoltage delay, t<sub>OVD</sub>, the CC pin is driven low to shut off the external charge FET. The DC output remains high during overvoltage to allow discharging. When (VIN2 - VIN1) and (VIN1 - VSS) falls below the charge-enable threshold, V<sub>CE</sub>, the DS2775–DS2778 turn the charge FET on by driving CC high. The DS2775–DS2778 drive CC high before [(VIN2 - VIN1) and (VIN1 - VSS)] < V<sub>CE</sub> if a discharge condition persists with V<sub>SNS</sub>  $\geq$  1.2mV and [(VIN2 - VIN1) and (VIN1 - VSS)] < V<sub>OV</sub>.



### Table 1. Li+ Protection Conditions and DS2775/DS2776 Responses

|                                 |                                     | ACTIVATION |                                        |                                                                                                                                     |
|---------------------------------|-------------------------------------|------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| CONDITION                       | THRESHOLD                           | DELAY      | RESPONSE                               | RELEASE THRESHOLD                                                                                                                   |
| Overvoltage (OV) (Note 1)       | V <sub>CELL</sub> > V <sub>OV</sub> | tovd       | CC Off                                 | Both V <sub>CELL</sub> < V <sub>CE</sub> or<br>(V <sub>SNS</sub> ≥ 1.2mV and both<br>V <sub>CELL</sub> < V <sub>OV</sub> ) (Note 1) |
| Undervoltage (UV) (Note 1)      | V <sub>CELL</sub> < V <sub>UV</sub> | tuvd       | CC Off, DC Off,<br>Sleep Mode (Note 2) | V <sub>PLS</sub> > V <sub>IN2</sub> (charger connected)<br>or (both V <sub>CELL</sub> > V <sub>UV</sub> and<br>UVEN = 0) (Note 3)   |
| Overcurrent, Charge (COC)       | V <sub>SNS</sub> < V <sub>COC</sub> | tocd       | CC Off, DC Off                         | V <sub>PLS</sub> < V <sub>DD</sub> – V <sub>TP</sub><br>(charger removed) (Note 4)                                                  |
| Overcurrent, Discharge<br>(DOC) | V <sub>SNS</sub> > V <sub>DOC</sub> | tocd       | DC Off                                 | V <sub>PLS</sub> > V <sub>DD</sub> - V <sub>TP</sub><br>(load removed) (Note 5)                                                     |
| Short Circuit (SC)              | $V_{SNS} > V_{SC}$                  | tSCD       | DC Off                                 | V <sub>PLS</sub> > V <sub>DD</sub> – V <sub>TP</sub> (Note 5)                                                                       |

Note 1: V<sub>CELL</sub> is defined as (V<sub>IN1</sub> - V<sub>SS</sub>) or (V<sub>IN2</sub> - V<sub>IN1</sub>).

Note 2: Sleep mode is only entered if UVEN = 1.

**Note 3:** If  $V_{CELL} < V_{UV}$  when a charger connection is detected, release is delayed until  $V_{CELL} \ge V_{UV}$ . The recovery charge path provides an internal current limit ( $I_{RC}$ ) to safely charge the battery.

Note 4: With test current IPPD flowing from PLS to VSS (pulldown on PLS) enabled.

**Note 5:** With test current I<sub>TST</sub> flowing from V<sub>DD</sub> to PLS (pullup on PLS).



Figure 3. Li+ Protection Circuitry Example Waveforms

### Undervoltage (UV)

If the average of the voltages on (V<sub>IN2</sub> - V<sub>IN1</sub>) or (V<sub>IN1</sub> - V<sub>SS</sub>) drops below the undervoltage threshold, V<sub>UV</sub>, for a period longer than undervoltage delay, t<sub>UVD</sub>, the DS2775–DS2778 shut off the charge and discharge FETs. If UVEN is set, the DS2775–DS2778 also enter sleep mode. When a charger is detected and V<sub>PLS</sub> > V<sub>IN2</sub>, the DS2775–DS2778 provide a current-limited recovery charge path (I<sub>RC</sub>) from PLS to V<sub>DD</sub> to gently charge severely depleted cells. The recovery charge path is enabled when  $0 \leq [(V_{IN2} - V_{IN1})]$  and (V<sub>IN1</sub> - V<sub>SS</sub>)] < V<sub>CE</sub>. The FETs remain off until (V<sub>IN2</sub> - V<sub>IN1</sub>) and (V<sub>IN1</sub> - V<sub>SS</sub>) exceed V<sub>UV</sub>.

**Overcurrent, Charge Direction (COC)** 

Charge current develops a negative voltage on V<sub>SNS</sub> with respect to V<sub>SS</sub>. If V<sub>SNS</sub> is less than the charge overcurrent threshold, V<sub>COC</sub>, for a period longer than overcurrent delay, t<sub>OCD</sub>, the DS2775–DS2778 shut off both external FETs. The charge current path is not reestablished until the voltage on the PLS pin drops below (V<sub>DD</sub> - V<sub>TP</sub>). The DS2775–DS2778 provide a test current of value IPPD from PLS to V<sub>SS</sub>, pulling PLS down, in order to detect the removal of the offending charge current source.

**Overcurrent, Discharge Direction (DOC)** 

Discharge current develops a positive voltage on V<sub>SNS</sub> with respect to V<sub>SS</sub>. If V<sub>SNS</sub> exceeds the discharge overcurrent threshold, V<sub>DOC</sub>, for a period longer than t<sub>OCD</sub>, the DS2775–DS2778 shut off the external discharge FET. The discharge current path is not reestablished until the voltage on PLS rises above (V<sub>DD</sub> - V<sub>TP</sub>).

The DS2775–DS2778 provide a test current of value ITST from VDD to PLS, pulling PLS up, in order to detect the removal of the offending low-impedance load.

### **Short Circuit (SC)**

If V<sub>SNS</sub> exceeds short-circuit threshold, V<sub>SC</sub>, for a period longer than short-circuit delay, t<sub>SCD</sub>, the DS2775–DS2778 shut off the external discharge FET. The discharge current path is not reestablished until the voltage on PLS rises above (V<sub>DD</sub> - V<sub>TP</sub>). The DS2775–DS2778 provide a test current of value I<sub>TST</sub> from V<sub>DD</sub> to PLS, pulling PLS up, in order to detect the removal of the short circuit.

All the protection conditions described are logic ANDed to affect the CC and DC outputs.

 $\frac{CC = (overvoltage) \text{ AND (undervoltage) AND}}{(overcurrent, charge direction) \text{ AND (Protection register})}$ bit CE = 0)

DC = (undervoltage) AND (overcurrent, either direction) AND (short circuit) AND (Protection register bit DE = 0)

### Voltage Measurements

Cell voltages are measured every 440ms. The lowest potential cell, V<sub>IN1</sub>, is measured with respect to Vss. The highest potential cell, V<sub>IN2</sub>, is measured with respect to V<sub>IN1</sub>. Battery voltages are measured with a range of -5V to +4.9951V and a resolution of 4.8828mV and placed in the Result register in two's complement form. Voltages above the maximum register value are reported as 7FE0h.

|         | М              | SB - AD        | DRESS   | 6 0Ch, V | / <sub>IN1</sub> - V <sub>S</sub> | S  |                |   |                | L        | SB - AD | DRESS | 0Dh, V | ′ <sub>IN1</sub> - V <sub>S</sub> | S  |     |
|---------|----------------|----------------|---------|----------|-----------------------------------|----|----------------|---|----------------|----------|---------|-------|--------|-----------------------------------|----|-----|
|         | M              | SB - AC        | DRESS   | 5 1Ch, V | 'in2 - Vir                        | V1 |                |   |                | LS       | SB - AD | DRESS | 1Dh, V | in2 - Vin                         | V1 |     |
| S       | 2 <sup>9</sup> | 2 <sup>8</sup> | 27      | 26       | 2 <sup>5</sup>                    | 24 | 2 <sup>3</sup> | ] | 2 <sup>2</sup> | 21       | 20      | Х     | Х      | Х                                 | Х  | X   |
| MSb     |                |                |         |          |                                   |    | LSb            | - | MSb            |          |         |       |        |                                   |    | LSb |
| "S": SI | GN BIT         | (S), "X"       | : RESEF | RVED     |                                   |    |                |   | UNITS          | 8: 4.883 | mV      |       |        |                                   |    |     |

Figure 4. Voltage Register Format

### **Temperature Measurement**

The DS2775–DS2778 use an integrated temperature sensor to measure battery temperature with a resolution of 0.125°C. Temperature measurements are updated every 440ms and placed in the Temperature register in two's complement form.

### **Current Measurement**

In active mode, the DS2775–DS2778 continuously measure the current flow into and out of the battery by measuring the voltage drop across a low-value current-sense resistor, R<sub>SNS</sub>. The voltage-sense range between SNS and V<sub>SS</sub> is  $\pm$ 51.2mV with a least significant bit (LSb) of

 $1.5625\mu$ V. The input linearly converts peak signal amplitudes up to 102.4mV as long as the continuous signal level (average over the conversion cycle period) does not exceed  $\pm 51.2$ mV. The ADC samples the input differentially at 18.6kHz and updates the Current register at the completion of each conversion cycle (3.52s). Charge currents above the maximum register value are reported as 7FFFh. Discharge currents below the minimum register value are reported as 8000h.

The Average Current register reports an average current level over the preceding 28.16s. The register value is updated every 28.16s in two's complement form and represents an average of the eight preceding Current register values.





Figure 6. Current Register Format

|         |                 | MS              | 3—ADD           | RESS ( | )8h             |                |                |       |                | LSE                 | 3—ADD | RESS (         | )9h            |    |     |
|---------|-----------------|-----------------|-----------------|--------|-----------------|----------------|----------------|-------|----------------|---------------------|-------|----------------|----------------|----|-----|
| S       | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 211    | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | 27    | 2 <sup>6</sup> | 2 <sup>5</sup>      | 24    | 2 <sup>3</sup> | 2 <sup>2</sup> | 21 | 20  |
| MSb     |                 |                 |                 |        |                 |                | LSb            | MSb   |                |                     |       |                |                |    | LSb |
| "S": SI | GN BIT(         | (S)             |                 |        |                 |                |                | UNITS | : 1.562        | 5µV/R <sub>SI</sub> | NS    |                |                |    |     |

Figure 7. Average Current Register Format

# DS2775/DS2776/DS2777/DS2778

### **Current Offset Correction**

Every 1024th conversion, the ADC measures its input offset to facilitate offset correction. Offset correction occurs approximately once per hour. The resulting correction factor is applied to the subsequent 1023 measurements. During the offset correction conversion, the ADC does not measure the sense resistor signal. A maximum error of 1/1024 in the Accumulated Current register (ACR) is possible; however, to reduce the error, the current measurement made just prior to the offset conversion is retained in the Current register and is substituted for the dropped current measurement in the current accumulation process. Therefore the accumulated current error due to offset correction is typically much less than 1/1024.

### Current Offset Bias

The current offset bias value (COB) allows a programmable offset value to be added to raw current measurements. The result of the raw current measurement plus COB is displayed as the current measurement result in the Current register and is used for current accumulation. COB can be used to correct for a static offset error or can be used to intentionally skew the current results and therefore the current accumulation. Read and write access is allowed to COB. Whenever the COB is written, the new value is applied to all subsequent current measurements. COB can be programmed in 1.56µV steps to any value between -199.7µV and +198.1µV. The COBR value is stored as a two's complement value in volatile memory and must be initialized through the interface on power-up. The factory default value is 00h.

### **Current Blanking**

The current blanking feature modifies current measurement result prior to being accumulated in the ACR. Current blanking occurs conditionally when a current measurement (raw current and COBR) falls in one of two defined ranges. The first range prevents charge currents less than 100 $\mu$ V from being accumulated. The second range prevents discharge currents less than 25 $\mu$ V in magnitude from being accumulated. Charge current blanking is always performed; however, discharge current blanking must be enabled by setting the NBEN bit in the Control register. See the *Control Register Format* description for additional information.

### **Current Measurement Gain**

The DS2775-DS2778's current measurement gain can be adjusted through the RSGAIN register, which is factory calibrated to meet the data sheet specified accuracy. RSGAIN is user accessible and can be reprogrammed after module or pack manufacture to improve the current measurement accuracy. Adjusting RSGAIN can correct for variation in an external sense resistor's nominal value and allows the use of low-cost, nonprecision currentsense resistors. RSGAIN is an 11-bit value stored in 2 bytes of the parameter EEPROM memory block. The RSGAIN value adjusts the gain from 0 to 1.999 in steps of 0.001 (precisely 2-10). The user must use caution when programming RSGAIN to ensure accurate current measurement. When shipped from the factory, the gain calibration value is stored in two separate locations in the parameter EEPROM block, RSGAIN, which is reprogrammable and FRSGAIN, which is read-only. RSGAIN determines the gain used in the current measurement. The

|         |                |                | ADDRE | SS 7Bh         |                |        |                   |
|---------|----------------|----------------|-------|----------------|----------------|--------|-------------------|
| S       | 2 <sup>6</sup> | 2 <sup>5</sup> | 24    | 2 <sup>3</sup> | 2 <sup>2</sup> | 21     | 2 <sup>0</sup>    |
| MSb     |                |                |       |                |                |        | LSb               |
| "S": SI | GN BIT         | (S)            |       |                | UNITS:         | 1.56µV | /R <sub>SNS</sub> |

Figure 8. Current Offset Bias Register Format



Figure 9. RSGAIN Register

FRSGAIN value is provided to preserve the factory calibration value only and is not used to calibrate the current measurement. The 16-bit FRSGAIN value is readable from addresses B0h and B1h.

### Sense-Resistor Temperature Compensation

The DS2775–DS2778 can temperature compensate the current-sense resistor to correct for variation in a sense resistor's value over temperature. The DS2775–DS2778 are factory programmed with the sense-resistor temperature coefficient, RSTC, set to zero, which turns off the temperature compensation function. RSTC is user accessible and can be reprogrammed after module or pack manufacture to improve the current accuracy when using a high-temperature coefficient current-sense resistor. RSTC is an 8-bit value stored in the parameter EEPROM memory block. The RSTC value sets the temperature coefficient from 0 to +7782ppm/°C in steps of 30.5ppm/°C. The user must program RSTC cautiously to ensure accurate current measurement.

Temperature compensation adjustments are made when the Temperature register crosses 0.5°C boundaries. The temperature compensation is most effective with the resistor placed as close as possible to the V<sub>SS</sub> terminal to optimize thermal coupling of the resistor to the on-chip temperature sensor. If the current shunt is constructed with a copper PCB trace, run the trace under the DS2775–DS2778 package whenever possible.

### **Current Accumulation**

Current measurements are internally summed, or accumulated, at the completion of each conversion period with the results displayed in the Accumulated Current register (ACR). The accuracy of the ACR is dependent on both the current measurement and the conversion time base. The ACR has a range of 0 to +409.6mVh with an LSb of 6.25µVh. Additional registers hold fractional results of each accumulation to avoid truncation errors. The fractional result bits are not user accessible. Accumulation of charge current above the maximum register value is reported at the maximum value; conversely, accumulation of discharge current below the minimum register value is reported at the minimum value.

Charge currents (positive Current register values) less than 100µV are not accumulated in order to mask the effect of accumulating small positive offset errors over long periods. This effect limits the minimum charge current, for coulomb counting purposes, to 5mA for R<sub>SNS</sub> = 0.020 $\Omega$  and 20mA for R<sub>SNS</sub> = 0.005 $\Omega$  (see Table 2 for more details).

Read and write access is allowed to the ACR. The ACR must be written most significant byte (MSB) first, then LSB. Whenever the ACR is written, the fractional accumulation result bits are cleared. The write must be completed in 3.5s. A write to the ACR forces the ADC to perform an offset correction conversion and update the internal offset correction factor. The current measurement and accumulation begin with the second conversion following a write to the ACR. To preserve the ACR value in case of power loss, the ACR value is backed up to EEPROM. The ACR value is recovered from EEPROM on power-up. See the *Memory Map* for specific address location and back-up frequency.



Figure 10. Accumulated Current Register Format

| TYPE OF RESOLUTION/RANGE | Vss - Vsns |              | Rs           | ins          |            |
|--------------------------|------------|--------------|--------------|--------------|------------|
| TTPE OF RESOLUTION/RANGE | V55 - V5N5 | <b>20m</b> Ω | <b>15m</b> Ω | <b>10m</b> Ω | $5m\Omega$ |
| Current Resolution       | 1.5625µV   | 78.13µA      | 104.2µA      | 156.3µA      | 312.5µA    |
| Current Range            | ±51.2mV    | ±2.56A       | ±3.41A       | ±5.12A       | ±10.2A     |
| ACR Resolution           | 6.25µVh    | 312.5µAh     | 416.7µAh     | 625µAh       | 1.250mAh   |
| ACR Range                | ±409.6mVh  | ±20.48Ah     | ±27.30Ah     | ±40.96Ah     | ±81.92Ah   |

### Accumulation Bias

In some designs a systematic error or an application preference requires the application of an arbitrary bias to the current accumulation process. The Current Accumulation Bias register (CAB) allows a user-programmed constant positive or negative polarity bias to be included in the current accumulation process. The value in CAB can be used to estimate battery currents that do not flow through the sense resistor, estimate battery self-discharge, or estimate current levels below the current measurement resolution. The user-programmed two's complement value, with bit weighting the same as the current register, is added to the ACR once per current conversion cycle. CAB is loaded on power-up from EEPROM memory.

### **Cycle Counter**

The cycle counter is an absolute count of the cumulative discharge cycles. This register is intended to act as a "cell odometer." The LSb is two cycles, which allows a maximum count of 510 discharge cycles. The register does not loop. Once the maximum value is reached, the register is clamped. This register is read and write accessible while the parameter EEPROM memory block (block 1) is unlocked. The Cycle Count register becomes read-only once the EEPROM block is locked.

### **Capacity Estimation Algorithm**

Remaining capacity estimation uses real-time measured values and stored parameters describing the cell characteristics and application operating limits. Figure 13 describes the algorithm inputs and outputs.

### **Modeling Cell Characteristics**

To achieve reasonable accuracy in estimating remaining capacity, the cell performance characteristics over temperature, load current, and charge-termination point must be considered. Since the behavior of Li+ cells is nonlinear, these characteristics must be included in the capacity estimation to achieve an acceptable level of accuracy in the capacity estimation. The FuelPack method used in the DS2775-DS2778 is described in general in Application Note 131: Lithium-Ion Cell Fuel Gauging with Maxim Battery Monitor ICs. To facilitate efficient implementation in hardware, a modified version of the method outlined in Application Note 131 is used to store cell characteristics in the DS2775-DS2778. Full and empty points are retrieved in a lookup process that retraces a piecewise linear model consisting of three model curves named full, active empty, and standby empty. Each model curve is constructed with five line segments, numbered 1 through 5. Above +40°C, the segment 5 model curves extend infinitely with zero slope, approximating the nearly flat change in capacity of Li+ cells at temperatures above +40°C. Segment 4 of each model curves originates at +40°C on its upper end and extends downward in temperature to the junction with segment 3. Segment 3 joins with segment 2, which in turn joins with segment 1. Segment 1 of each model curve extends from the junction with segment 2 to infinitely colder temperatures. The three junctions or breakpoints that join the segments (labeled TBP12, TBP23, and TBP34 in Figure 14) are programmable in 1°C increments from -128°C to +40°C. The slope or derivative for segments 1, 2, 3, and 4 are also programmable over a range of 0 to 15,555ppm in steps of 61ppm.



Figure 11. Current Accumulation Bias Register Format



Figure 12. Cycle Counter Register Format



Figure 13. Top-Level Algorithm Diagram

### Full

The full curve defines how the full point of a given cell depends on temperature for a given charge termination. The application's charge termination method should be used to determine the table values. The DS2775–DS2778 reconstruct the full line from cell characteristic table values to determine the full capacity of the battery at each temperature. Reconstruction occurs in one-degree temperature increments.

### **Active Empty**

The active-empty curve defines the variation of the active-empty point over temperature. The active-empty point is defined as the minimum voltage required for system operation at a discharge rate based on a high-level load current (one that is sustained during a high-power operating mode). This load current is programmed as the active-empty current (IAE), and should be a 3.5s average value to correspond to values



DS2775/DS2776/DS2777/DS2778





Figure 14. Cell Model Example Diagram

read from the Current register. The specified minimum voltage, or active-empty voltage (VAE), should be a 110ms average value to correspond to the values read from the voltage register. The VAE value represents the average of the two cell's voltages,  $V_{IN1}$  and  $V_{IN2}$ . The DS2775–DS2778 reconstruct the active-empty line from the cell characteristic table to determine the active-empty capacity of the battery at each temperature. Reconstruction occurs in one-degree temperature increments.

### Standby Empty

The standby-empty curve defines the variation of the standby-empty point over temperature. The standbyempty point is defined as the minimum voltage required for standby operation at a discharge rate dictated by the application standby current. In typical handheld applications, standby empty represents the point that the battery can no longer support DRAM refresh and thus the standby voltage is set by the minimum DRAM voltage-supply requirements. In other applications, standby empty can represent the point that the battery can no longer support a subset of the full application operation, such as games or organizer functions. The standby-load current and voltage are used for determining the cell characteristics but are not programmed into the DS2775–DS2778. The DS2775–DS2778 reconstruct the standby-empty line from the cell characteristic table to determine the standby-empty capacity of the battery at each temperature. Reconstruction occurs in one-degree temperature increments.

### **Cell Model Construction**

The model is constructed with all points normalized to the fully charged state at +40°C. All values are stored in the cell parameter EEPROM block. The +40°C full value is stored in  $\mu$ Vh with an LSb of 6.25 $\mu$ Vh. The +40°C active-empty value is stored as a percentage of +40°C



full with a resolution of 2<sup>-10</sup>. Standby empty at +40°C is, by definition, zero and therefore no storage is required. The slopes (derivatives) of the four segments for each model curve are stored in the cell parameter EEPROM block as ppm/°C. The breakpoint temperatures of each segment are stored there also (refer to Application Note 3584: *Storing Battery Fuel Gauge Parameters in DS2780* for more details on how values are stored). An example of data stored in this manner is shown in Table 3.



Figure 15. Lookup Function Diagram

### **Application Parameters**

In addition to cell model characteristics, several application parameters are needed to detect the full and empty points, as well as calculate results in mAh units.

### Sense Resistor Prime (RSNSP)

RSNSP stores the value of the sense resistor for use in computing the absolute capacity results. The value is stored as a 1-byte conductance value with units of mhos (1/ $\Omega$ ). RSNSP supports resistor values of 1 $\Omega$  to 3.922m $\Omega$ . RSNSP is located in the parameter EEPROM block.

RSNSP =  $1/R_{SNS}$  (units of mhos;  $1/\Omega$ )

### **Charge Voltage (VCHG)**

VCHG stores the charge voltage threshold used to detect a fully charged state. The voltage is stored as a 1-byte value with units of 19.5mV and can range from 0 to 4.978V. VCHG should be set marginally less than the average cell voltage at the end of the charge cycle to ensure reliable charge termination detection. VCHG is located in the parameter EEPROM block.

### Table 3. Example Cell Characterization Table (Normalized to +40°C)

| Manufacturer's Rated Cell Capacity: 1000mAh |                           |
|---------------------------------------------|---------------------------|
| Charge Voltage: 4.2V                        | Termination Current: 50mA |
| Active Empty (V): 3.0V                      | Standby Empty (I): 300mA  |
| Sense Resistor: 0.020 $\Omega$              |                           |

| SEGMENT BREAKPOINTS  |  |
|----------------------|--|
| TBP12 = -12°C        |  |
| $TBP23 = 0^{\circ}C$ |  |
| TBP34 = 18°C         |  |

| CALCULATED VALUE | +40°C NOMINAL<br>(mAh) | SEGMENT 1<br>(ppm/°C) | SEGMENT 2<br>(ppm/°C) | SEGMENT 3<br>(ppm/°C) | SEGMENT 4<br>(ppm/°C) |
|------------------|------------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| Full             | 1051                   | 3601                  | 3113                  | 1163                  | 854                   |
| Active Empty     |                        | 2380                  | 1099                  | 671                   | 305                   |
| Standby Empty    |                        | 1404                  | 427                   | 244                   | 183                   |

### Minimum Charge Current (IMIN)

IMIN stores the charge-current threshold used to detect a fully charged state. It is stored as a 1-byte value with units of 50µV (IMIN x R<sub>SNS</sub>) and can range from 0 to 12.75mV. Assuming R<sub>SNS</sub> = 20m $\Omega$ , IMIN can be programmed from 0 to 637.5mA in 2.5mA steps. IMIN should be set marginally greater than the charge current at the end of the charge cycle to ensure reliable charge termination detection. IMIN is located in the parameter EEPROM block.

### Active-Empty Voltage (VAE)

VAE stores the voltage threshold used to detect the active-empty point. The value is stored in 1 byte with units of 19.5mV and can range from 0 to 4.978V. VAE is stored as an average of the cell's voltages. VAE is located in the parameter EEPROM block. See the *Modeling Cell Characteristics* section for more information.

### Active-Empty Current (IAE)

IAE stores the discharge-current threshold used to detect the active-empty point. The unsigned value represents the magnitude of the discharge current and is stored in 1 byte with units of 200µV and can range from 0 to 51.2mV. Assuming R<sub>SNS</sub> =  $20m\Omega$ , IAE can be programmed from 0 to 2550mA in 10mA steps. IAE is located in the parameter EEPROM block. See the *Modeling Cell Characteristics* section for more information.

### Aging Capacity (AC)

AC stores the rated cell capacity, which is used to estimate the decrease in battery capacity that occurs during normal use. The value is stored in 2 bytes in the same units as the ACR (6.25µVh). When set to the manufacturer's rated cell capacity, the aging estimation rate is approximately 2.4% per 100 cycles of equivalent full capacity discharges. Partial discharge cycles are added to form equivalent full capacity discharges. The default aging estimation results in 88% capacity after 500 equivalent cycles. The aging estimation rate can be adjusted by setting the AC to a value other than the cell manufacturer's rating. Setting AC to a lower value accelerates the aging estimation rate. Setting AC to a higher value retards the aging estimation rate. The AC is located in the parameter EEPROM block.

### Age Scalar (AS)

AS adjusts the cell capacity estimation results downward to compensate for aging. The AS is a 1-byte value that has a range of 49.2% to 100%. The LSb is weighted at 0.78% (precisely 2<sup>-7</sup>). A value of 100% (128 decimal or 80h) represents an unaged battery. A value of 95% is recommended as the starting AS value at the time of pack manufacture to allow the learning of a larger capacity on batteries that have an initial capacity greater than the rated cell capacity programmed in the cell characteristic table. The AS is modified by aging estimation introduced under aging capacity and by the learn function.

Batteries are typically considered worn out when the full capacity reaches 80% of the rated capacity; therefore, the AS value is not required to range to 0%. It is clamped to 50% (64 decimal or 40h). If a value of 50% is read from the AS, the host should prompt the user to initiate a learning cycle.

The host system has read and write access to the AS; however, caution should be exercised when writing it to ensure that the cumulative aging estimate is not overwritten with an incorrect value. The AS is automatically saved to EEPROM. The EEPROM value is recalled on power-up.

### **Capacity Estimation Operation**

### **Cycle-Count-Based Aging Estimation**

As previously discussed, the AS register value is adjusted occasionally based on cumulative discharge. As the ACR register decrements during each discharge cycle, an internal counter is incremented until equal to 32 times the AC. The AS is then decremented by one, resulting in a decrease of the scaled full battery capacity by 0.78% (approximately 2.4% per 100 cycles). The internal counter is reset in the event of a learn cycle. See the *Aging Capacity (AC)* section for recommendations on customizing the age estimation rate.

### **Learn Function**

Because Li+ cells exhibit charge efficiencies near unity, the charge delivered to a Li+ cell from a known empty point to a known full point is a dependable measure of the cell's capacity. A continuous charge from empty to full results in a learn cycle. First, the active-empty point must be detected. The learn flag (LEARNF) is set at this point. Then, once charging starts, the charge must continue uninterrupted until the battery is charged to full. Upon detecting full, the LEARNF is cleared, the chargeto-full (CHGTF) flag is set, and the AS is adjusted according to the learned capacity of the cell.

Full capacity estimation based on the learn function is more accurate than the cycle-count-based estimation introduced under aging capacity. The learn function reflects the current performance of the cell. Cyclecount-based estimation is an approximation derived from the manufacturer's recommendation for a typical cell. Therefore, the internal counter used for cycle-



count-based estimation is reset after a learn cycle. The cycle-count-based estimation is used only in the absence of a learn cycle.

### **ACR Housekeeping**

The ACR value is adjusted occasionally to maintain the coulomb count within the model curve boundaries. When the battery is charged to full (CHGTF set), the ACR is set equal to the age-scaled full lookup value at the present temperature. If a learn cycle is in progress, correction of the ACR value occurs after the AS is updated. When an empty condition is detected (LEARNF and/or AEF set), the ACR adjustment is conditional:

- If the AEF is set and the LEARNF is not set, the active-empty point was not detected. The battery is likely below the active-empty capacity of the model. The ACR is set to the active-empty model value at present temperature only if it is greater than the active-empty model value at present temperature.
- If the AEF is set, the LEARNF is not set, and the ACR is below the active-empty model value at present temperature, the ACR is not updated.
- If the LEARNF is set, the battery is at the activeempty point and the ACR is set to the active-empty model value.

### **Full Detect**

Full detection occurs when the average of V<sub>IN1</sub> and V<sub>IN2</sub> voltage registers remain continuously above the charge voltage (VCHG) threshold for the duration of two average current (IAVG) readings, and both IAVG readings are below terminating current (IMIN). The two consecutive IAVG readings must also be positive and nonzero (>16 LSB). This ensures that removing the battery from the charger does not result in a false detection of full. Full detect sets the charge to full (CHGTF) bit in the Status register.

### **Active-Empty Point Detect**

Active-empty point detection occurs when the average of  $V_{IN1}$  and  $V_{IN2}$  voltage registers drops below the VAE threshold and the two previous current readings are above IAE. This captures the event of the battery reaching the active-empty point. Note that the two previous current readings must be negative and greater in magnitude than IAE (i.e., a larger discharge current than specified by the IAE threshold). Qualifying the voltage

level with the discharge rate ensures that the activeempty point is not detected at loads much lighter than those used to construct the model. Also, the activeempty point must not be detected when a deep discharge at a very light load is followed by a load greater than IAE. Either case would cause a learn cycle on the following charge to include part of the standby capacity in the measurement of the active capacity. Activeempty point detection sets the learn flag (LEARNF) bit in the Status register.

**Note:** Do not confuse the active-empty point with the active-empty flag. The active-empty flag is set only when the VAE threshold is passed.

### \_Result Registers

The DS2775–DS2778 process measurement and cell characteristics on a 3.5s interval and yield seven result registers. The result registers are sufficient for direct display to the user in most applications. The host system can produce customized values for system use or user display by combining measurement, result, and user EEPROM values.

### FULL(T)

The full capacity of the battery at the present temperature is reported normalized to the +40°C full value. This 15-bit value reflects the cell model full value at the given temperature. The FULL(T) register reports values between 100% and 50% with a resolution of 61ppm (precisely  $2^{-14}$ ). Though the register format permits values greater than 100%, the register value is clamped to a maximum value of 100%.

### Active Empty, AE(T)

The active-empty capacity of the battery at the present temperature is reported normalized to the +40°C full value. This 13-bit value reflects the cell model active-empty value at the given temperature. The AE(T) register reports values between 0% and 49.8% with a resolution of 61ppm (precisely  $2^{-14}$ ).

### Standby Empty, SE(T)

The standby-empty capacity of the battery at the present temperature is reported normalized to the  $+40^{\circ}$ C full value. This 13-bit value reflects the cell model standby-empty value at the current temperature. The SE(T) register reports values between 0% and 49.8% with a resolution of 61ppm (precisely 2<sup>-14</sup>).

|                 |     | MSI             | 3—ADD           | RESS ( | )2h             |                |                |   |       |                | LSE            | 3—ADD | RESS           | )3h            |    |     |
|-----------------|-----|-----------------|-----------------|--------|-----------------|----------------|----------------|---|-------|----------------|----------------|-------|----------------|----------------|----|-----|
| 2 <sup>15</sup> | 214 | 2 <sup>13</sup> | 2 <sup>12</sup> | 211    | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | ] | 27    | 2 <sup>6</sup> | 2 <sup>5</sup> | 24    | 2 <sup>3</sup> | 2 <sup>2</sup> | 21 | 20  |
| MSb             |     |                 |                 |        |                 |                | LSb            | - | MSb   |                |                |       |                |                |    | LSb |
|                 |     |                 |                 |        |                 |                |                |   | UNITS | : 1.6m/        | ۹h             |       |                |                |    |     |

Figure 16. Remaining Active Absolute Capacity (RAAC) [mAh]

The RAAC register reports the capacity available under the current temperature conditions to the the active-empty point in absolute units of milliamps/hour (mAh). RAAC is 16 bits.



Figure 17. Remaining Standby Absolute Capacity (RSAC) [mAh]

The RSAC register reports the remaining battery capacity available under the current temperature conditions to the standby-empty point capacity in absolute units of milliamps/hour (mAh). RSAC is 16 bits.



Figure 18. Remaining Active Relative Capacity (RARC) [%]

The RARC register reports the remaining battery capacity available under the current temperature conditions to the active-empty point in relative units of percent (%). RARC is 8 bits.

|   |                 |                 | MS              | B-ADD           | RESS 0          | 7h              |                |                |
|---|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|
|   | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> |
| _ | MSb             |                 |                 |                 |                 |                 |                | LSb            |
|   |                 |                 |                 |                 |                 |                 | UNIT           | S: 1%          |

Figure 19. Remaining Standby Relative Capacity (RSRC) [%]

The RSRC register reports the remaining battery capacity available under the current temperature conditions to the standby-empty point capacity in relative units of percent (%). RSRC is 8 bits.

### **Calculation of Results**

**RAAC [mAh]** = (ACR[mVh] - AE(T) × FULL40[mVh]) × RSNSP [mhos]\* **RSAC [mAh]** = (ACR[mVh] - SE(T) × FULL40[mVh]) × RSNSP [mhos]\* **RARC [%]** = 100% × (ACR[mVh] - AE(T) × FULL40[mVh])/{(AS × FULL(T) - AE(T)) × FULL40[mVh]} **RSRC [%]** = 100% × (ACR[mVh] - SE(T) × FULL40[mVh])/{(AS × FULL(T) - SE(T)) × FULL40[mVh]} \**RSNSP* = 1/*R*<sub>SNS</sub>

### **Protection, Status, and Control Registers**

### **Protection Register Format**

The Protection register reports events detected by the Li+ safety circuit on bits [3:2]. Bits 0 and 1 are used to disable the charge and discharge FET gate drivers. Bits [3:2] are set by internal hardware only. Bits 2 and 3 are cleared by hardware only. Bits 0 and 1 are set on power-up and a transition from sleep to active modes. While in active mode, these bits can be cleared to disable the FET gate drive of either or both FETs. Setting these bits only turns on the FETs if there are no protection faults.

### **Protection Register (00h)**

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| Х     | Х     | Х     | Х     | CC    | DC    | CE    | DE    |

### Bits 7 to 4: Reserved.

Bit 3: Charge Control Flag (CC). CC indicates the logic state of the CC pin driver. The CC flag is set to indicate CC high and is cleared to indicate CC low. The CC flag is read-only.

Bit 2: Discharge Control Flag (DC). DC indicates the logic state of the DC pin driver. DC flag is set to indicate DC high and is cleared to indicate DC low. DC flag is read-only.

**Bit 1: Charge-Enable Bit (CE).** CE must be set to allow the CC pin to drive the charge FET to the on state. CE acts as an enable input to the safety circuit. If all safety conditions are met and CE is set, the CC pin drives to V<sub>CP</sub>. If CE is cleared, the CC pin is driven low to disable the charge FET. The power-up default state of CE is 1.

**Bit 0: Discharge-Enable Bit (DE).** DE must be set to allow the DC pin to drive the discharge FET to the on state. DE acts as an enable input to the safety circuit. If all safety conditions are met and DE is set, the DC pin drives to VCP. If DE is cleared, the DC pin is driven low to disable the discharge FET. The power-up default state of DE is 1.