Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### General Description The DS3105 is a low-cost, feature-rich timing IC for telecom line cards. Typically, the device accepts two reference clocks from dual redundant system timing cards. The DS3105 continually monitors both inputs and performs automatic hitless reference switching if the primary reference fails. The highly programmable DS3105 supports numerous input and output frequencies including frequencies required for SONET/SDH, Synchronous Ethernet (1G, 10G, and 100Mbps), wireless base stations, and CMTS systems. PLL bandwidths from 18Hz to 400Hz are supported, and a wide variety of PLL characteristics and device features can be configured to meet the needs of many different applications. The DS3105 register set is backward compatible with Semtech's ACS8525 line card timing IC. The DS3105 pinout is similar but not identical to the ACS8525. ### **Applications** SONET/SDH, Synchronous Ethernet, PDH, and Other Line Cards in WAN Equipment Including MSPPs, Ethernet Switches, Routers, DSLAMs, and Wireless Base Stations ## Ordering Information | PART | TEMP RANGE | PIN-PACKAGE | |-----------|----------------|-------------| | DS3105LN | -40°C to +85°C | 64 LQFP | | DS3105LN+ | -40°C to +85°C | 64 LQFP | +Denotes a lead(Pb)-free/RoHS-compliant package. ### Features ### Advanced DPLL Technology - ♦ Programmable PLL Bandwidth: 18Hz to 400Hz - ♦ Hitless Reference Switching, Automatic or Manual - Holdover on Loss of All Input References - Frequency Conversion Among SONET/SDH, PDH, Ethernet, Wireless, and CMTS Rates ### ♦ Five Input Clocks - Two CMOS/TTL Inputs (≤ 125MHz) - Two LVDS/LVPECL/CMOS/TTL (≤ 156.25MHz) - Backup Input (CMOS/TLL) in Case of Complete Loss of System Timing References - ◆ Three Optional Frame-Sync Inputs (CMOS/TTL) - Continuous Input Clock Quality Monitoring - Numerous Input Clock Frequencies Supported Ethernet xMII: 2.5, 25, 125, 156.25MHz SONET/SDH: 6.48, N x 19.44, N x 51.84MHz PDH: N x DS1, N x E1, N x DS2, DS3, E3 Frame Sync: 2kHz, 4kHz, 8kHz Custom Clock Rates: Any Multiple of 2kHz Up to 131.072MHz, Any Multiple of 8kHz Up to 155.52MHz ### Two Output Clocks - One CMOS/TTL Output (≤ 125MHz) - One LVDS/LVPECL Output (≤ 312.50MHz) - ♦ Two Optional Frame-Sync Outputs: 2kHz, 8kHz - Numerous Output Clock Frequencies Supported Ethernet xMII: 2.5, 25, 125, 156.25, 312.5MHz SONET/SDH: 6.48, N x 19.44, N x 51.84MHz PDH: N x DS1, N x E1, N x DS2, DS3, E3 Other: 10, 10.24, 13, 30.72MHz Frame Sync: 2kHz, 8kHz Custom Clock Rates: Any Multiple of 2kHz Up to 77.76MHz, Any Multiple of 8kHz Up to 311.04MHz, Any Multiple of 10kHz Up to 388.79MHz ### ♦ General - Suitable Line Card IC for Stratum 3/3E/4, SMC, SEC - ♦ Internal Compensation for Master Clock Oscillator - ◆ SPI™ Processor Interface - 1.8V Operation with 3.3V I/O (5V Tolerant) - Industrial Operating Temperature Range ## Table of Contents | 1. | STANDARDS COMPLIANCE | 6 | |------------|----------------------------------------------------------------|------| | 2. | APPLICATION EXAMPLE | 7 | | 3. | BLOCK DIAGRAM | 8 | | 4. | DETAILED DESCRIPTION | 9 | | <b>5</b> . | DETAILED FEATURES | . 11 | | 5.1 | INPUT CLOCK FEATURES | 11 | | 5.2 | | | | 5.3 | | | | 5.4 | | | | 5.5 | | | | 5.6 | | | | | PIN DESCRIPTIONS | | | 6.<br>- | | | | 7. | FUNCTIONAL DESCRIPTION | | | 7.1 | OVERVIEW | | | 7.2 | | | | 7.3 | | | | 7.4 | | | | • | 7.4.1 Signal Format Configuration | | | | 7.4.2 Frequency Configuration | | | 7.5 | | | | | 7.5.1 Frequency Monitoring | | | | 1.5.3 Selected Reference Activity Monitoring | | | 7.6 | | | | | 7.6.1 Priority Configuration | | | _ | 7.6.2 Automatic Selection Algorithm | | | | 7.6.3 Forced Selection | | | 7 | 7.6.4 Ultra-Fast Reference Switching | | | 7 | 7.6.5 External Reference Switching Mode | | | | 1.6.6 Output Clock Phase Continuity During Reference Switching | . 24 | | | DPLL ARCHITECTURE AND CONFIGURATION | | | | 7.7.1 TO DPLL State Machine | | | | 7.2 T4 DPLL State Machine | | | | 7.7.3 Bandwidth | | | | 7.7.4 Damping Factor | | | | 7.7.5 Phase Detectors | | | | 7.7.7 Phase Build-Out | | | | 7.7.8 Input to Output (Manual) Phase Adjustment | | | | 7.9 Phase Recalibration | | | | 7.10 Frequency and Phase Measurement | | | | 7.7.11 Input Jitter Tolerance | | | • | 7.7.12 Jitter Transfer | | | | 7.7.13 Output Jitter and Wander | | | 7.8 | | | | | 2.8.1 Signal Format Configuration | | | | 7.8.2 Frequency Configuration | | | 7.9 | Frame and Multiframe Alignment | . 44 | | | 7.9.1 | Enable and SYNCn Pin Selection | 44 | |----------|----------------|-----------------------------------------------|-----| | | 7.9.2 | Sampling | | | | 7.9.3 | Resampling | | | | 7.9.4 | Qualification | | | | 7.9.5 | Output Clock Alignment | | | | 7.9.6<br>7.9.7 | Frame-Sync MonitorOther Configuration Options | | | 7. | | MICROPROCESSOR INTERFACE | | | 7.<br>7. | | RESET LOGIC | | | | 12 | Power-Supply Considerations | | | | 13 | INITIALIZATION. | | | 8. | _ | GISTER DESCRIPTIONS | | | _ | | | | | 8.<br>8. | | STATUS BITSCONFIGURATION FIELDS | | | 8. | | MULTIREGISTER FIELDS | | | 8. | | REGISTER DEFINITIONS | | | - | | | | | 9. | | AG TEST ACCESS PORT AND BOUNDARY SCAN | | | 9. | | TAG DESCRIPTION | | | 9. | | TAG TAP CONTROLLER STATE MACHINE DESCRIPTION | | | 9. | | TAG INSTRUCTION REGISTER AND INSTRUCTIONS | | | 9. | | TAG TEST REGISTERS | | | 10. | EL | ECTRICAL CHARACTERISTICS | 109 | | 10 | ).1 | DC CHARACTERISTICS | 109 | | 10 | ).2 | INPUT CLOCK TIMING | 113 | | 10 | ).3 | OUTPUT CLOCK TIMING | 113 | | 10 | ).4 | SPI Interface Timing | 114 | | 10 | _ | JTAG INTERFACE TIMING | | | 10 | ).6 | RESET PIN TIMING | 117 | | 11. | PIN | ASSIGNMENTS | 118 | | 12. | PA | CKAGE INFORMATION | 120 | | 13. | TH | ERMAL INFORMATION | 121 | | 14. | AC | RONYMS AND ABBREVIATIONS | 122 | | 15. | DA | TA SHEET REVISION HISTORY | 123 | | | | | | ## List of Figures | Figure 2-1. Typical Application Example | 7 | |----------------------------------------------------------------------------|-----| | Figure 2-1. Typical Application ExampleFigure 3-1. Block Diagram | 8 | | Figure 7-1. DPLL Block Diagram | | | Figure 7-2. T0 DPLL State Transition Diagram | | | Figure 7-3. FSYNC 8kHz Options | 43 | | Figure 7-4. SPI Clock Phase Options | | | Figure 7-5. SPI Bus Transactions | | | Figure 9-1. JTAG Block Diagram | | | Figure 9-2. JTAG TAP Controller State Machine | 106 | | Figure 10-1. Recommended Termination for LVDS Pins | 111 | | Figure 10-2. Recommended Termination for LVPECL Signals on LVDS Input Pins | 111 | | Figure 10-3. Recommended Termination for LVPECL-Compatible Output Pins | 112 | | Figure 10-4. SPI Interface Timing Diagram | | | Figure 10-5. JTAG Timing Diagram | 116 | | Figure 10-6. Reset Pin Timing Diagram | | | Figure 11-1. Pin Assignment Diagram | | | | | ## List of Tables | Table 1-1. Applicable Telecom Standards | 6 | |-----------------------------------------------------------------------|------| | Table 6-1. Input Clock Pin Descriptions | | | Table 6-2. Output Clock Pin Descriptions | | | Table 6-3. Global Pin Descriptions | | | Table 6-4. SPI Bus Mode Pin Descriptions | | | Table 6-5. JTAG Interface Pin Descriptions | . 16 | | Table 6-6. Power-Supply Pin Descriptions | . 17 | | Table 7-1. Input Clock Capabilities | | | Table 7-2. Locking Frequency Modes | . 20 | | Table 7-3. Default Input Clock Priorities | | | Table 7-4. Damping Factors and Peak Jitter/Wander Gain | | | Table 7-5. T0 DPLL Adaptation for the T4 DPLL Phase Measurement Mode | | | Table 7-6. Output Clock Capabilities | . 35 | | Table 7-7. Digital1 Frequencies | | | Table 7-8. Digital2 Frequencies | . 37 | | Table 7-9. APLL Frequency to Output Frequencies (T0 APLL and T4 APLL) | | | Table 7-10. T0 APLL Frequency Configuration | | | Table 7-11. T0 APLL2 Frequency Configuration | | | Table 7-12. T4 APLL Frequency Configuration | . 39 | | Table 7-13. OC3 and OC6 Output Frequency Selection | | | Table 7-14. Standard Frequencies for Programmable Outputs | | | Table 7-15. T0CR1.T0FREQ Default Settings | | | Table 7-16. T4CR1.T4FREQ Default Settings | | | Table 7-17. OC6 Default Frequency Configuration | | | Table 7-18. OC3 Default Frequency Configuration | . 43 | | Table 7-19. External Frame-Sync Mode and Source | | | Table 8-1. Register Map | . 51 | | Table 9-1. JTAG Instruction Codes | | | Table 9-2. JTAG ID Code | 108 | | Table 10-1. Recommended DC Operating Conditions | | | Table 10-2. DC Characteristics | | | Table 10-3. CMOS/TTL Pins | | | Table 10-4. LVDS/LVPECL Input Pins | 110 | | Table 10-5. LVDS Output Pins | | | Table 10-6. LVPECL Level-Compatible Output Pins | | | Table 10-7. Input Clock Timing | | | Table 10-8. Input Clock to Output Clock Delay | 113 | | Table 10-9. Output Clock Phase Alignment, Frame-Sync Alignment Mode | | | Table 10-10. SPI Interface Timing | 114 | | Table 10-11. JTAG Interface Timing | | | Table 10-12. Reset Pin Timing | | | Table 11-1. Pin Assignments Sorted by Signal Name | | | Table 13-1. LQFP Package Thermal Properties, Natural Convection | | | Table 13-2. LQFP Theta-JA (θ <sub>JA</sub> ) vs. Airflow | 121 | ## 1. Standards Compliance **Table 1-1. Applicable Telecom Standards** | SPECIFICATION | SPECIFICATION TITLE | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ANSI | | | T1.101 | Synchronization Interface Standard, 1999 | | TIA/EIA-644-A | Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits, 2001 | | ETSI | | | EN 300 417-6-1 | Transmission and Multiplexing (TM); Generic requirements of transport functionality of equipment; Part 6-1: Synchronization layer functions, v1.1.3 (1999-05) | | EN 300 462-3-1 | Transmission and Multiplexing (TM); Generic requirements for synchronization networks; Part 3-1: The control of jitter and wander within synchronization networks, v1.1.1 (1998-05) | | EN 300 462-5-1 | Transmission and Multiplexing (TM); Generic requirements for synchronization networks; Part 5-1: Timing characteristics of slave cocks suitable for operation in Synchronous Digital Hierarchy (SDH) Equipment, v1.1.2 (1998-05) | | IEEE | | | IEEE 1149.1 | Standard Test Access Port and Boundary-Scan Architecture, 1990 | | ITU-T | | | G.783 | Characteristics of synchronous digital hierarchy (SDH) equipment functional blocks (10/2000 plus Amendment 1 06/2002 and Corrigendum 2 03/2003) | | G.813 | Timing characteristics of SDH equipment slave clocks (SEC) (03/2003) | | G.823 | The control of jitter and wander within digital networks which are based on the 2048 kbit/s hierarchy (03/2000) | | G.824 | The control of jitter and wander within digital networks which are based on the 1544 kbit/s hierarchy (03/2000) | | G.825 | The control of jitter and wander within digital networks which are based on the synchronous digital hierarchy (SDH) (03/2000) | | G.8261 | Timing and synchronization aspects in packet networks (05/2006, prepublished) | | G.8262 | Timing characteristics of synchronous Ethernet equipment slave clock (EEC) (08/2007, prepublished) | | TELCORDIA | | | GR-253-CORE | SONET Transport Systems: Common Generic Criteria, Issue 3, September 2000 | | GR-1244-CORE | Clocks for the Synchronized Network: Common Generic Criteria, Issue 2, December 2000 | ## 2. Application Example Figure 2-1. Typical Application Example ### 3. Block Diagram Figure 3-1. Block Diagram See Figure 7-1 for a detailed view of the T0 and T4 DPLLs and the Output Clock Synthesizer and Selector block. ### 4. Detailed Description Figure 3-1 illustrates the blocks described in this section and how they relate to one another. Section 5 provides a detailed feature list. The DS3105 is a complete line card timing IC. At the core of this device are two digital phase-locked loops (DPLLs) labeled T0 and T4<sup>1</sup>. DPLL technology makes use of digital-signal processing (DSP) and digital-frequency synthesis (DFS) techniques to implement PLLs that are precise, flexible, and have consistent performance over voltage, temperature, and manufacturing process variations. The DS3105's DPLLs are digitally configurable for input and output frequencies, loop bandwidth, damping factor, pull-in/hold-in range, and a variety of other factors. Both DPLLs can directly lock to many common telecom frequencies and also can lock at 8kHz to any multiple of 8kHz up to 156.25MHz. The DPLLs can also tolerate and filter significant amounts of jitter and wander. In typical line card applications, the T0 DPLL takes reference clock signals from two redundant system timing cards, monitors both, selects one, and uses that reference to produce a variety of clocks that are needed to time the outgoing traffic interfaces of the line card (SONET/SDH, Synchronous Ethernet, etc.). To perform this role in a variety of systems with diverse performance requirements, the T0 DPLL has a sophisticated feature set and is highly configurable. To can automatically transition among free-run, locked, and holdover states without software intervention. In free-run, T0 generates a stable, low-noise clock with the same frequency accuracy as the external oscillator connected to the REFCLK pin. With software calibration the DS3105 can even improve the accuracy to within ±0.02ppm. When at least one input reference clock has been validated. To transitions to the locked state in which its output clock accuracy is equal to the accuracy of the input reference. While in the locked state, T0 acquires an average frequency value to use as the holdover frequency. When its selected reference fails, T0 can very quickly detect the failure and enter the holdover state to avoid affecting its output clock. From holdover it can automatically switch to another input reference, again without affecting its output clock (hitless switching). Switching among input references can be either revertive or nonrevertive. When all input references are lost, T0 stays in holdover in which it generates a stable low-noise clock with initial frequency accuracy equal to its stored holdover value and drift performance determined by the quality of the external oscillator. To can also perform phase build-outs and fine-granularity output clock phase adjustments. In the DS3105 the T4 DPLL can only be used as an optional clock monitoring block. T4 can be directed to lock to an input clock and can measure the frequency of the input clock or the phase difference between two input clocks. At the front end of the T0 DPLL is the Input Clock Selector, Divider, and Monitor (ICSDM) block. This block continuously monitors as many as 5 different input clocks of various frequencies for activity and coarse frequency accuracy. In addition, ICSDM maintains an input clock priority table for the T0 DPLL, and can automatically select and provide the highest priority valid clock to T0 without any software intervention. The ICSDM block can also divide the selected clock down to a lower rate as needed by the DPLL. The Output Clock Synthesizer and Selector (OCSS) block shown in Figure 3-1 and in more detail in Figure 7-1 contains three output APLLs—T0 APLL, T0 APLL2, and T4 APLL—and their associated DFS engines and output divider logic plus several additional DFS engines. The APLL DFS blocks perform frequency translation, creating clocks of other frequencies that are phase/frequency locked to the output clock of the associated DPLL. The APLLs multiply the clock rates from the APLL DFS blocks and simultaneously attenuate jitter. Altogether the output blocks of the DS3105 can produce more than 90 different output frequencies including common SONET/SDH, PDH, and Synchronous Ethernet rates plus 2kHz and 8kHz frame-sync pulses. Note that in the DS3105 the T4 APLL and its DFS engine are hardwired to the T0 DPLL and cannot be connected to the T4 DPLL. The entire chip is clocked from the external oscillator connected to the REFCLK pin. Thus, the free-run and holdover stability of the DS3105 is entirely a function of the stability of the external oscillator, the performance of which can be selected to match the application: XO or TCXO. The 12.8MHz clock from the external oscillator is These names are adapted from output ports of the SETS function specified in ITU-T and ETSI standards such as ETSI EN 300 462-2-1. Although strictly speaking these names are appropriate only for timing card ICs such as the DS3100 that can serve as the SETS function, the names have been carried over to the DS3105 so that all of the products in Maxim's timing IC product line have consistent nomenclature. multiplied by 16 by the Master Clock Generator block to create the 204.8MHz master clock used by the remainder of the device. ### 5. Detailed Features ### 5.1 Input Clock Features - Five input clocks: three CMOS/TTL (≤ 125MHz) and two LVDS/LVPECL/CMOS/TTL (≤ 156.25MHz) - CMOS/TTL input clocks accept any multiple of 2kHz up to 125MHz - LVDS/LVPECL inputs accept any multiple of 2kHz up to 131.072MHz, any multiple of 8kHz up to 155.52MHz plus 156.25MHz - All input clocks are constantly monitored by programmable activity monitors - Fast activity monitor can disqualify the selected reference after two missing clock cycles - Three optional 2/4/8kHz frame-sync inputs for frame-sync signals from master and slave timing cards and an optional backup timing source ### 5.2 TO DPLL Features - High-resolution DPLL plus three low-jitter output APLLs - Sophisticated state machine automatically transitions between free-run, locked, and holdover states - Revertive or nonrevertive reference selection algorithm - Programmable bandwidth from 18Hz to 400Hz - Separately configurable acquisition bandwidth and locked bandwidth - Programmable damping factor to balance lock time with peaking: 1.2, 2.5, 5, 10, or 20 - Multiple phase detectors: phase/frequency, early/late, and multicycle - Phase/frequency locking (±360° capture) or nearest edge phase locking (±180° capture) - Multicycle phase detection and locking (up to ±8191UI) improves jitter tolerance and lock time - Phase build-out in response to reference switching - Less than 5ns output clock phase transient during phase build-out - Output phase adjustment up to ±200ns in 6ps steps with respect to selected input reference - High-resolution frequency and phase measurement - Holdover frequency averaging over 1 second interval - · Fast detection of input clock failure and transition to holdover mode - Low-jitter frame sync (8kHz) and multiframe sync (2kHz) aligned with output clocks ### 5.3 T4 DPLL Features - High-resolution DPLL can be used to monitor inputs - Programmable bandwidth from 18Hz to 70Hz - Programmable damping factor to balance lock time with peaking: 1.2, 2.5, 5, 10, or 20 - Multiple phase detectors: phase/frequency, early/late, and multicycle - Phase/frequency locking (±360° capture) or nearest edge phase locking (±180° capture) - Multicycle phase detection and locking (up to ±8191UI) improves jitter tolerance and lock time - Phase detector can be used to measure phase difference between two input clocks - High-resolution frequency and phase measurement ### 5.4 Output APLL Features - Three separate clock-multiplying, jitter attenuating APLLs can simultaneously produce SONET/SDH rates, Fast/Gigabit Ethernet rates, and 10G Ethernet rates, all locked to a common reference clock - The T0 APLL has frequency options suitable for N x 19.44MHz, N x DS1, N x E1, N x 25MHz, and N x 62.5MHz - The T4 APLL has frequency options suitable for N x 19.44MHz, N x DS1, N x E1, N x DS2, DS3, E3, N x 10MHz, N x 10.24MHz, N x 13MHz, N x 25MHz, and N x 62.5MHz - The T0 APLL2 produces 312.5MHz for 10G Synchronous Ethernet applications ### 5.5 Output Clock Features - Two output clocks: one CMOS/TTL (≤ 125MHz) and one LVDS/LVPECL (≤ 312.50MHz) - Output clock rates include 2kHz, 8kHz, N x DS1, N x E1, DS2, DS3, E3, 6.48MHz, 19.44MHz, 38.88MHz, 51.84MHz, 77.76MHz, 155.52MHz, 311.04MHz, 2.5MHz, 25MHz, 125MHz, 156.25MHz, 312.50MHz, 10MHz, 10.24MHz, 13MHz, 30.72MHz, and various multiples and submultiples of these rates - Custom clock rates also available: any multiple of 2kHz up to 77.76MHz, any multiple of 8kHz up to 311.04MHz, and any multiple of 10kHz up to 388.79MHz - All outputs have < 1ns peak-to-peak output jitter; outputs from APLLs have < 0.5ns peak-to-peak</li> - 8kHz frame-sync and 2kHz multiframe-sync outputs have programmable polarity and pulse width, and can be disciplined by a 2kHz or 8kHz sync input ### 5.6 General Features - Operates from a single external 12.800MHz local oscillator (XO or TCXO) - SPI serial microprocessor interface - Four general-purpose I/O pins - Register set can be write protected ## 6. Pin Descriptions **Table 6-1. Input Clock Pin Descriptions** | PIN NAME <sup>(1)</sup> | <b>TYPE</b> (2) | PIN DESCRIPTION | |-------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REFCLK | I | <b>Reference Clock.</b> Connect to a 12.800MHz, high-accuracy, high-stability, low-noise local oscillator (XO or TCXO). See Section 7.3. | | IC3 | I <sub>PD</sub> | Input Clock 3. CMOS/TTL. Programmable frequency (default 8kHz). This input can be associated with the SYNC1 pin. | | IC4 | I <sub>PD</sub> | <b>Input Clock 4.</b> CMOS/TTL. Programmable frequency (default 8kHz). This input can be associated with the SYNC2 pin. | | | | Input Clock 5. LVDS/LVPECL or CMOS/TTL. Programmable frequency (default 19.44MHz). LVDS/LVPECL: See Table 10-4, Figure 10-1, and Figure 10-2. | | IC5POS,<br>IC5NEG | I <sub>DIFF</sub> | CMOS/TTL: Bias IC5NEG to 1.4V and connect the single-ended signal to IC5POS. | | ICSINEG | | If not used these pins should be left unconnected (one input is internally pulled high and the other internally pulled low). This input can be associated with the SYNC1 pin. | | IOCDOO | I <sub>DIFF</sub> | Input Clock 6. LVDS/LVPECL or CMOS/TTL. Programmable frequency (default 19.44 MHz). LVDS/LVPECL: See Table 10-4, Figure 10-1, and Figure 10-2. | | IC6POS,<br>IC6NEG | | CMOS/TTL: Bias IC6NEG to 1.4V and connect the single-ended signal to IC6POS. | | 1001120 | | If not used these pins should be left unconnected (one input is internally pulled high and the other internally pulled low). This input can be associated with the SYNC2 pin. | | IC9 | I <sub>PD</sub> | <b>Input Clock 9.</b> CMOS/TTL. Programmable frequency (default 19.44MHz). This input can be associated with the SYNC3 pin. | | | | Frame-Sync 1 Input. 2kHz, 4kHz, or 8kHz. | | SYNC1 | I <sub>PD</sub> | FSCR3:SOURCE! = 11XX. This pin is the external frame-sync input associated with any input pin using the FSCR3:SOURCE field. | | | | FSCR3:SOURCE = 11XX. This pin is the external frame-sync signal associated with IC3 or IC5, depending on which one is currently selected and the setting of FSCR1.SYNCSRC[1:0]. | | | | Frame-Sync 2 Input. 2kHz, 4kHz, or 8kHz. | | SYNC2 | I <sub>PD</sub> | FSCR3:SOURCE! = 11XX. This pin is not used for the external frame-sync signal. FSCR3:SOURCE = 11XX. This pin is the external frame-sync signal associated with IC4 or IC6, depending on which one is currently selected and the setting of FSCR1.SYNCSRC[1:0]. | | SYNC3/O3F0 | l <sub>PU</sub> | Frame-Sync 3 Input/OC3 Frequency Select 0. 2kHz, 4kHz, or 8kHz. This pin is sampled when the RST pin goes high and the value is used as O3F0, which, together with O3F2 and O3F1, sets the default frequency of the OC3 output clock pin. See Table 7-18. After RST goes high, this pin becomes the SYNC3 input pin (2kHz, 4kHz, or 8kHz) associated with IC9. It is only used as SYNC3 when FSCR2.SOURCE = 11XX. | **Table 6-2. Output Clock Pin Descriptions** | PIN NAME <sup>(1)</sup> | TYPE(2) | PIN DESCRIPTION | |-------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OC3 | 0 | Output Clock 3. CMOS/TTL. Programmable frequency. Default frequency selected by O3F[2:0] pins when the RST pin goes high, 19.44MHz if O3F[2:0] pins left open.See Table 7-18. | | OC6POS,<br>OC6NEG | O <sub>DIFF</sub> | Output Clock 6. LVDS/LVPECL. Programmable frequency. Default frequency selected by O6F[2:0] pins when the RST pin goes high, 38.88MHz if O6F[2:0] pins left open. The output mode is selected by MCR8.OC6SF[1:0]. See Table 10-5, Table 10-6, Figure 10-1, and Figure 10-3. | | FSYNC | O <sub>3</sub> | <b>8kHz FSYNC.</b> CMOS/TTL. 8kHz frame sync or clock (default 50% duty cycle clock, noninverted). The pulse polarity and width are selectable using FSCR1.8KINV and FSCR1.8KPUL. | | MFSYNC | O <sub>3</sub> | <b>2kHz MFSYNC.</b> CMOS/TTL. 2kHz frame sync or clock (default 50% duty cycle clock, noninverted). The pulse polarity and width are selectable using FSCR1.2KINV and FSCR1.2KPUL. | 13 ## **Table 6-3. Global Pin Descriptions** | PIN NAME <sup>(1)</sup> | <b>TYPE</b> (2) | PIN DESCRIPTION | |-------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RST | I <sub>PU</sub> | Reset (Active Low). When this global asynchronous reset is pulled low, all internal circuitry is reset to default values. The device is held in reset as long as $\overline{RST}$ is low. $\overline{RST}$ should be held low for at least two REFCLK cycles after the external oscillator has stabilized and is providing valid clock signals. | | SRCSW | I <sub>PD</sub> | Source Switching. Fast source-switching control input. See Section 7.6.5. The value of this pin is latched into MCR10:EXTSW when $\overline{RST}$ goes high. After $\overline{RST}$ goes high this pin can be used to select between IC3/IC5 and IC4/IC6, if enabled. | | TEST | $I_{PD}$ | Factory Test Mode Select. Wire this pin to VSS for normal operation. | | O3F1/SRFAIL | IO <sub>PU</sub> | OC3 Frequency Select 1/SRFAIL Status Pin. This pin is sampled when the $\overline{\text{RST}}$ pin goes high and the value is used as O3F1, which, together with O3F2 and O3F0, sets the default frequency of the OC3 output clock pin. See Table 7-18. After $\overline{\text{RST}}$ goes high, if MCR10:SRFPIN = 1, this pin follows the state of the SRFAIL status bit in the MSR2 register. This gives the system a very fast indication of the failure of the current reference. When MCR10:SRFPIN = 0, SRFAIL is disabled (high impedance). | | O3F2/LOCK | IO <sub>PD</sub> | OC3 Frequency Select 2/T0 DPLL LOCK Status. This pin is sampled when the RST pin goes high and the value is used as O3F2, which, together with O3F1 and O3F0, sets the default frequency of the OC3 output clock pin. See Table 7-18. After RST goes high, if MCR1.LOCKPIN = 1, this pin indicates the lock state of the T0 DPLL. When MCR1.LOCKPIN = 0, LOCK is disabled (low). 0 = Not locked 1 = Locked | | O6F0/GPIO1 | IO <sub>PD</sub> | OC6 Frequency Select 0/General-Purpose I/O Pin 1. This pin is sampled when the RST pin goes high and the value is used as O6F0, which, together with O6F2 and O6F1, sets the default frequency of the OC6 output clock pin. See Table 7-17. After RST goes high, this pin can be used as a general-purpose I/O pin. GPCR:GPIO1D configures this pin as an input or an output. GPCR:GPIO1O specifies the output value. GPSR:GPIO1 indicates the state of the pin. | | O6F1/GPIO2 | IO <sub>PD</sub> | OC6 Frequency Select 1/General-Purpose I/O Pin 2. This pin is sampled when the RST pin goes high and the value is used as O6F1 which together with O6F2 and O6F0 sets the default frequency of the OC6 output clock pin. See Table 7-17. After RST goes high this pin can be used as a general purpose I/O pin. GPCR:GPIO2D configures this pin as an input or an output. GPCR:GPIO2O specifies the output value. GPSR:GPIO2 indicates the state of the pin. | | O6F2 GPIO3 | IO <sub>PU</sub> | OC6 Frequency Select 2/General-Purpose I/O Pin 3. This pin is sampled when the $\overline{RST}$ pin goes high and the value is used as O6F2, which, together with O6F1 and O6F0, sets the default frequency of the OC6 output clock pin. See Table 7-17. After $\overline{RST}$ goes high, this pin can be used as a general-purpose I/O pin. GPCR:GPIO3D configures this pin as an input or an output. GPCR:GPIO3O specifies the output value. GPSR:GPIO3 indicates the state of the pin. | | SONSDH/<br>GPIO4 | I/O <sub>PD</sub> | SONET/SDH Frequency Select Input/General-Purpose I/O 4. When RST goes high the state of this pin sets the reset-default state of MCR3:SONSDH, MCR6:DIG1SS, and MCR6:DIG2SS. After RST goes high this pin can be used as a general-purpose I/O pin. GPCR:GPIO4D configures this pin as an input or an output. GPCR:GPIO4O specifies the output value. GPSR:GPIO4 indicates the state of the pin. Reset latched values: 0 = SDH rates (N x 2.048MHz) 1 = SONET rates (N x 1.544MHz) | | PIN NAME <sup>(1)</sup> | TYPE(2) | PIN DESCRIPTION | |-------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INTREQ/LOS | O <sub>3</sub> | Interrupt Request/Loss of Signal. Programmable (default: INTREQ). The INTCR:LOS bit determines whether the pin indicates interrupt requests or loss of signal (i.e., loss of selected reference). | | | | INTCR:LOS = 0: INTREQ mode The behavior of this pin is configured in the INTCR register. Polarity can be active high or active low. Drive action can be push-pull or open drain. The pin can also be configured as a general-purpose output if the interrupt request function is not needed. | | | | INTCR:LOS = 1: LOS mode This pin indicates the real-time state of the selected reference activity monitor (see Section 7.5.3). This function is most useful when external switching mode (Section 7.6.5) is enabled (MCR10:EXTSW = 1). | ## Table 6-4. SPI Bus Mode Pin Descriptions See Section 7.10 for functional description and Section 10.4 for timing specifications. | PIN NAME <sup>(1)</sup> | TYPE(2) | PIN DESCRIPTION | |-------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | CS | I <sub>PU</sub> | Chip Select. This pin must be asserted (low) to read or write internal registers. | | SCLK | I | Serial Clock. SCLK is always driven by the SPI bus master. | | SDI | I | Serial Data Input. The SPI bus master transmits data to the device on this pin. | | SDO | 0 | Serial Data Output. The device transmits data to the SPI bus master on this pin. | | СРНА | I | Clock Phase. See Figure 7-4. 0 = Data is latched on the leading edge of the SCLK pulse. 1 = Data is latched on the trailing edge of the SCLK pulse. | ## **Table 6-5. JTAG Interface Pin Descriptions** See Section 9 for functional description and Section 10.5 for timing specifications. | PIN NAME <sup>(1)</sup> | TYPE(2) | PIN DESCRIPTION | |-------------------------|-----------------|------------------------------------------------------------------------------------------------| | JTRST | | JTAG Test Reset (Active Low). Asynchronously resets the test access port (TAP) controller. If | | JINSI | I <sub>PU</sub> | not used, JTRST can be held low or high. | | JTCLK | | JTAG Clock. Shifts data into JTDI on the rising edge and out of JTDO on the falling edge. If | | JICLK | I | not used, JTCLK can be held low or high. | | JTDI | I <sub>PU</sub> | JTAG Test Data Input. Test instructions and data are clocked in on this pin on the rising edge | | | | of JTCLK. If not used, JTDI can be held low or high. | | JTDO | O <sub>3</sub> | JTAG Test Data Output. Test instructions and data are clocked out on this pin on the falling | | 3100 | U3 | edge of JTCLK. If not used, leave unconnected. | | | | JTAG Test Mode Select. Sampled on the rising edge of JTCLK and is used to place the port | | JTMS | $I_{PU}$ | into the various defined IEEE 1149.1 states. If not used connect to VDDIO or leave | | | | unconnected. | ### Table 6-6. Power-Supply Pin Descriptions | PIN NAME <sup>(1)</sup> | TYPE(2) | PIN DESCRIPTION | |-------------------------|---------|-------------------------------------------------------------| | VDD | Р | Core Power Supply. 1.8V ±10%. | | VDDIO | Р | I/O Power Supply. 3.3V ±5%. | | VSS | Р | Ground Reference | | AVDD_DL | Р | Power Supply for OC6 Digital Logic. 1.8V ±10%. | | AVSS_DL | Р | Return for OC6 Digital Logic | | VDD_OC6 | Р | Power Supply for Differential Output OC6POS/NEG. 1.8V ±10%. | | VSS_OC6 | Р | Return for LVDS Differential Output OC6POS/NEG | | AVDD_PLL1 | Р | Power Supply for Master Clock Generator APLL. 1.8V ±10%. | | AVSS_PLL1 | Р | Return for Master Clock Generator APLL | | AVDD_PLL2 | Р | Power Supply for T0 APLL. 1.8V ±10%. | | AVSS_PLL2 | Р | Return for T0 APLL | | AVDD_PLL3 | Р | Power Supply for T4 APLL. 1.8V ±10%. | | AVSS_PLL3 | Р | Return for T4 APLL | | AVDD_PLL4 | Р | Power Supply for T0 APLL2. 1.8V ±10%. | | AVSS_PLL4 | Р | Return for T0 APLL2 | **Note 1:** All pin names with an overbar (e.g., $\overline{RST}$ ) are active low. Note 2: All pins, except power and analog pins, are CMOS/TTL, unless otherwise specified in the pin description. PIN TYPES I = input pin I<sub>DIFF</sub> = input pin that is LVDS/LVPECL differential signal compatible $I_{PD}$ = input pin with internal $50k\Omega$ pulldown $I_{PU}$ = input pin with internal $50k\Omega$ pullup I/O = input/output pin $\text{IO}_{\text{PD}} = \text{input/output}$ pin with internal $50 k\Omega$ pulldown $IO_{PU} = input/output$ pin with internal $50k\Omega$ pullup O = output pin O<sub>3</sub> = output pin that can be placed in a high-impedance state O<sub>DIFF</sub> = output pin that is LVDS/LVPECL differential signal compatible P = power-supply pin Note 3: All digital pins, except OCn, are I/O pins in JTAG mode. OCn pins do not have JTAG functionality. ### 7. Functional Description ### 7.1 Overview The DS3105 has five input clocks and two output clocks. There are two separate DPLLs in the device: the high-performance T0 DPLL and the simpler the T4 DPLL. The T0 DPLL can generate output clocks; the T4 DPLL can be used to monitor inputs for frequency and phase. See Figure 3-1. Three of the input clock pins are single-ended and can accept clock signals from 2kHz to 125MHz. The other two are differential inputs that can accept clock signals up to 156.25MHz. The differential inputs can be configured to accept differential LVDS or LVPECL signals or single-ended CMOS/TTL signals. Each input clock can be monitored continually for activity, and each can be marked unavailable or given a priority number. Separate input priority numbers are maintained for the T0 DPLL and the T4 DPLL. Except in special modes, the highest priority valid input is automatically selected as the reference for the T0 DPLL. SRFAIL is set or cleared based on activity and/or frequency of the selected input. Both the T0 DPLL and the T4 DPLL can directly lock to many common telecom and datacom frequencies, including, but not limited to, 8kHz, DS1, E1, 10MHz, 19.44MHz, and 38.88MHz as well as Ethernet frequencies including 25MHz, 62.5MHz, 125MHz, and 156.25MHz. The DPLLs can also lock to multiples of the standard direct-lock frequencies including 8kHz. The T0 DPLL is the high-performance path with all the features needed for synchronizing a line card to dual redundant system timing cards. The T4 DPLL can be used to monitor input clock signals but it cannot drive any output clocks. The T4 APLL is always connected to the T0 DPLL to provide low-jitter output frequencies from the T0 DPLL. There is also a dedicated low-jitter APLL output that operates at 312.5MHz for 10G Ethernet applications. Using the optional PLL bypass, the T4 selected reference, after any frequency division, can be directly output on either of the OC3 or OC6 output clock pins. ### Both DPLLs have these features: Automatic reference selection based on input activity and priority Manual reference selection/forcing Adjustable PLL characteristics, including bandwidth, pull-in range, and damping factor Ability to lock to several common telecom and Ethernet frequencies plus multiples of any standard direct lock frequency Six bandwidth selections from 18Hz to 400Hz #### The T0 DPLL has these additional features not available in the T4 DPLL: A full state machine for automatic transitions among free-run, locked, and holdover states Optional manual reference switching mode Nonrevertive reference switching mode Phase build-out for reference switching ("hitless") Output vs. input phase offset control Noise rejection circuitry for low-frequency references Output phase alignment to input frame-sync signal Instant digital one-second averaging and free-run holdover modes Frequency conversion between input and output using digital frequency synthesis The T4 DPLL has an additional feature not available in the T0 DPLL: Optional mode to measure the phase difference between two input clocks Typically, the internal state machine controls the T0 DPLL, but manual control by system software is also available. The T4 DPLL has a simpler state machine that software cannot directly control. In either DPLL, however, software can override the DPLL logic using manual reference selection. The outputs of the T0 DPLL and the T4 DPLL can be connected to seven output DFS engines. See Figure 7-1. Three of these output DFS engines are associated with high-speed APLLs that multiply the DPLL clock rate and filter DPLL output jitter. The outputs of the APLLs are divided down to make a wide variety of possible frequencies available at the output clock pins. The output frequencies from the T0 DPLL can be synchronized to an input 2, 4, or 8kHz sync signal (SYNC1, SYNC2, or SYNC3 input pins). The OC3 and OC6 output clocks can be configured for a variety of different frequencies that are frequency and phase-locked to the T0 DPLL. The OC6 output is LVDS/LVPECL; the OC3 is CMOS. Altogether more than 60 output frequencies are possible, ranging from 2kHz to 312.5MHz. The FSYNC output clock is always 8kHz, and the MFSYNC output clock is always 2kHz. ### 7.2 Device Identification and Protection The 16-bit read-only ID field in the ID1 and ID2 registers is set to 0C21h = 3105 decimal. The device revision can be read from the REV register. Contact the factory to interpret this value and determine the latest revision. The register set can be protected from inadvertent writes using the PROT register. ### 7.3 Local Oscillator and Master Clock Configuration The T0 DPLL, the T4 DPLL, and the output DFS engines operate from a 204.8MHz master clock. The master clock is synthesized from a 12.800MHz clock originating from a local oscillator attached to the REFCLK pin. The stability of the T0 DPLL in free-run or holdover is equivalent to the stability of the local oscillator. Selection of an appropriate local oscillator is therefore of crucial importance if the telecom standards listed in Table 1-1 are to be met. Simple XOs can be used in less stringent cases, but TCXOs or even OCXOs may be required in the most demanding applications. Careful evaluation of the local oscillator component is necessary to ensure proper performance. Contact Microsemi timing products technical support for recommended oscillators. The stability of the local oscillator is very important, but its absolute frequency accuracy is less important because the DPLLs can compensate for frequency inaccuracies when synthesizing the 204.8MHz master clock from the local oscillator clock. The MCLKFREQ field in registers MCLK1 and MCLK2 specifies the frequency adjustment to be applied. The adjust can be from -771ppm to +514ppm in 0.0196229ppm (i.e., ~0.02ppm) steps. ### 7.4 Input Clock Configuration The DS3105 has five input clocks: IC3 to IC6 and IC9. Table 7-1 provides summary information about each clock, including signal format and available frequencies. The device tolerates a wide range of duty cycles on input clocks, out to a minimum high time or minimum low time of 3ns or 30% of the clock period, whichever is smaller. ### 7.4.1 Signal Format Configuration Inputs with CMOS/TTL signal format accept both TTL and 3.3V CMOS levels. One key configuration bit that affects the available frequencies is the SONSDH bit in MCR3. When SONSDH = 1 (SONET mode), the 1.544MHz frequency is available. When SONSDH = 0 (SDH mode), the 2.048MHz frequency is available. During reset the default value of this bit is latched from the SONSDH pin. Input clocks IC5 and IC6 can be configured to accept LVDS, LVPECL, or CMOS/TTL signals by using the proper set of external components. The recommended LVDS termination is shown in Figure 10-1 while the recommended LVPECL termination is shown in Figure 10-2. The electrical specifications for these inputs are listed in Table 10-4. To configure these differential inputs to accept single-ended CMOS/TTL signals, use a voltage-divider to bias the ICxNEG pin to approximately 1.4V and connect the single-ended signal to the ICxPOS pin. If a differential input is not used it should be left unconnected (one input is internally pulled high and the other internally pulled low). (See also MCR5:IC5SF and IC6SF.) | <b>Table 7-1. Input Clock Capabilities</b> | |--------------------------------------------| |--------------------------------------------| | INPUT CLOCK | SIGNAL FORMATS | FREQUENCIES (MHz) | DEFAULT FREQUENCY | |-------------|-------------------------|-----------------------------|-------------------| | IC3 | CMOS/TTL | Up to 125 <sup>(1)</sup> | 8kHz | | IC4 | CMOS/TTL | Up to 125 <sup>(1)</sup> | 8kHz | | IC5 | LVDS/LVPECL or CMOS/TTL | Up to 156.25 <sup>(2)</sup> | 19.44MHz | | IC6 | LVDS/LVPECL or CMOS/TTL | Up to 156.25 <sup>(2)</sup> | 19.44MHz | | IC9 | CMOS/TTL | Up to 125 <sup>(1)</sup> | 19.44MHz | Note 1: Available frequencies for CMOS/TTL input clocks are: 2kHz, 4kHz, 8kHz, 1.544MHz (SONET mode), 2.048MHz (SDH mode), 6.312MHz, 6.48MHz, 19.44MHz, 25.0MHz, 25.92MHz, 38.88MHz, 51.84MHz, 62.5MHz, 77.76MHz, and any multiple of 2kHz up to 125MHz. **Note 2:** Available frequencies for LVDS/LVPECL input clocks include all CMOS/TTL frequencies in Note 1 plus any multiple of 8kHz up to 155.52MHz and 156.25MHz. ### 7.4.2 Frequency Configuration Input clock frequencies are configured in the FREQ field of the ICR registers. The DIVN and LOCK8K bits of these same registers specify the locking frequency mode, as shown in Table 7-2. **Table 7-2. Locking Frequency Modes** | DIVN | LOCK8K | LOCKING FREQUENCY<br>MODE | |------|--------|---------------------------| | 0 | 0 | Direct Lock | | 0 | 1 | LOCK8K | | 1 | 0 | DIVN | | 1 | 1 | Alternate Direct Lock | #### 7.4.2.1 Direct Lock Mode In direct lock mode, the DPLLs lock to the selected reference at the frequency specified in the corresponding ICR register. Direct lock mode can only be used for input clocks with these specific frequencies: 2kHz, 4kHz, 8kHz, 1.544MHz, 2.048MHz, 5MHz, 6.312MHz, 6.48MHz, 19.44MHz, 25.92MHz, 31.25MHz, 38.88MHz, 51.84MHz, 77.76MHz, and 155.52MHz. For the 155.52MHz case, the input clock is internally divided by two, and the DPLL direct-locks at 77.76MHz. The DIVN mode can be used to divide an input down to any of these frequencies except 155.52MHz. MTIE figures may be marginally better in direct lock mode because the higher frequencies allow more frequent phase updates. ### 7.4.2.2 Alternate Direct Lock Mode Alternate direct lock mode is the same as direct lock mode except an alternate list of direct lock frequencies is used (see the FREQ field definition in the ICR register description). The alternate frequencies are included to support clock rates found in Ethernet, CMTS, wireless, and GPS applications. The alternate frequencies are: 10MHz, 25MHz, 62.5MHz, 125MHz, and 156.25MHz. The frequencies 62.5MHz, 125MHz, and 156.25MHz are internally divided down to 31.25MHz, while 10MHz and 25MHz are internally divided down to 5MHz. ### 7.4.2.3 LOCK8K Mode In LOCK8K mode, an internal divider is configured to divide the selected reference down to 8kHz. The DPLL locks to the 8kHz output of the divider. LOCK8K mode can only be used for input clocks with the standard direct lock frequencies: 8kHz, 1.544MHz, 2.048MHz, 5MHz, 6.312MHz, 6.48MHz, 19.44MHz, 25.0MHz, 25.92MHz, 31.25MHz, 38.88MHz, 51.84MHz, 62.5MHz, 77.76MHz, and 155.52MHz. LOCK8K mode is enabled for a particular input clock by setting the LOCK8K bit in the corresponding ICR register. LOCK8K mode gives a greater tolerance to input jitter when the multicycle phase detector is disabled because it uses lower frequencies for phase comparisons. The clock edge to lock to on the selected reference can be configured using the 8KPOL bit in the TEST1 register. For 2kHz and 4kHz clocks the LOCK8K bit is ignored and direct-lock mode is used. ### 7.4.2.4 DIVN Mode In DIVN mode, an internal divider is configured from the value stored in the DIVN registers. The DIVN value must be chosen so that when the selected reference is divided by DIVN+1, the resulting clock frequency is the same as the standard direct lock frequency selected in the FREQ field of the ICR register. The DPLL locks to the output of the divider. DIVN mode can only be used for input clocks whose frequency is less than or equal to 155.52MHz. The DIVN register field can range from 0 to 65,535 inclusive. The same DIVN+1 factor is used for all input clocks configured for DIVN mode. Note that although the DIVN divider is able to divide down clock rates as high as 155.52MHz, the CMOS/TTL inputs are only rated for a maximum clock rate of 125MHz. ### 7.5 Input Clock Monitoring Each input clock is continuously monitored for activity. Activity monitoring is described in Sections 7.5.2 and 7.5.3. The valid/invalid state of each input clock is reported in the corresponding real-time status bit in registers VALSR1 or VALSR2. When the valid/invalid state of a clock changes, the corresponding latched status bit is set in registers MSR1 or MSR2, and an interrupt request occurs if the corresponding interrupt enable bit is set in registers IER1 or IER2. Input clocks marked invalid cannot be automatically selected as the reference for either DPLL. ### 7.5.1 Frequency Monitoring The DS3105 monitors the frequency of each input clock and invalidates any clock whose frequency is more than 10,000ppm away from nominal. The frequency range monitor can be disabled by clearing the MCR1.FREN bit. The frequency range measurement uses the internal 204.8MHz master clock as the frequency reference. ### 7.5.2 Activity Monitoring Each input clock is monitored for activity and proper behavior using a leaky bucket accumulator. A leaky bucket accumulator is similar to an analog integrator: the output amplitude increases in the presence of input events and gradually decays in the absence of events. When events occur infrequently, the accumulator value decays fully between events and no alarm is declared. When events occur close enough together, the accumulator increments faster than it can decay and eventually reaches the alarm threshold. After an alarm has been declared, if events occur infrequently enough, the accumulator can decay faster than it is incremented and eventually reaches the alarm clear threshold. The leaky bucket events come from the frequency range and fast activity monitors. The leaky bucket accumulator for each input clock can be assigned one of four configurations (0 to 3) in the BUCKET field of the ICR registers. Each leaky bucket configuration has programmable size, alarm declare threshold, alarm clear threshold, and decay rate, all of which are specified in the LBxy registers. Activity monitoring is divided into 128ms intervals. The accumulator is incremented once for each 128ms interval in which the input clock is inactive for more than two cycles (more than four cycles for 155.52MHz, 156.25MHz, 125MHz, 62.5MHz, 25MHz and 10MHz input clocks). Thus, the "fill" rate of the bucket is at most 1 unit per 128ms, or approximately 8 units/second. During each period of 1, 2, 4, or 8 intervals (programmable), the accumulator decrements if no irregularities occur. Thus the "leak" rate of the bucket is approximately 8, 4, 2, or 1 units/second. A leak is prevented when a fill event occurs in the same interval. When the value of an accumulator reaches the alarm threshold (LBxU register), the corresponding ACT alarm bit is set to 1 in the ISR registers, and the clock is marked invalid in the VALSR registers. When the value of an accumulator reaches the alarm clear threshold (LBxL register), the activity alarm is cleared by clearing the clock's ACT bit. The accumulator cannot increment past the size of the bucket specified in the LBxS register. The decay rate of the accumulator is specified in the LBxD register. The values stored in the leaky bucket configuration registers must have the following relationship at all times: LBxS $\geq$ LBxU > LBxL. When the leaky bucket is empty, the minimum time to declare an activity alarm in seconds is LBxU / 8 (where the x in LBxU is the leaky bucket configuration number, 0 to 3). The minimum time to clear an activity alarm in seconds is $2^{\text{LBxD}} \times (\text{LBxS} - \text{LBxL})$ / 8. As an example, assume LBxU = 8, LBxL = 1, LBxS = 10, and LBxD = 0. The minimum time to declare an activity alarm would be 8 / 8 = 1 second. The minimum time to clear the activity alarm would be $2^{\text{N}} \times (10 - 1)$ / 8 = 1.125 seconds. ### 7.5.3 Selected Reference Activity Monitoring The input clock that each DPLL is currently locked to is called the selected reference. The quality of a DPLL's selected reference is exceedingly important, since missing cycles and other anomalies on the selected reference can cause unwanted jitter, wander, or frequency offset on the output clocks. When anomalies occur on the selected reference they must be detected as soon as possible to give the DPLL opportunity to temporarily disconnect from the reference until the reference is available again. By design, the regular input clock activity monitor (Section 7.5.2) is too slow to be suitable for monitoring the selected reference. Instead, each DPLL has its own fast activity monitor that detects that the frequency is within range (approximately 10,000ppm) and detects inactivity within approximately two missing reference clock cycles (approximately four missing cycles for 156.25MHz, 155.52MHz, 125MHz, 25MHz, and 10MHz references). When the T0 DPLL detects a no-activity event, it immediately enters mini-holdover mode to isolate itself from the selected reference and sets the SRFAIL bit in MSR2. The setting of the SRFAIL bit can cause an interrupt request if the corresponding enable bit is set in IER2. If MCR10:SRFPIN = 1, the SRFAIL output pin follows the state of the SRFAIL status bit. Optionally, a no-activity event can also cause an ultra-fast reference switch (see Section 7.6.4). When PHLIM1:NALOL = 0 (default), the T0 DPLL does not declare loss-of-lock during no-activity events. If the selected reference becomes available again before any alarms are declared by the activity monitor, the T0 DPLL continues to track the selected reference using nearest edge locking ( $\pm 180^{\circ}$ ) to avoid cycle slips. When NALOL = 1, the T0 DPLL declares loss-of-lock during no-activity events. This causes the T0 DPLL state machine to transition to the loss-of-lock state, which sets the MSR2:STATE bit and causes an interrupt request if enabled. If the selected reference becomes available again before any alarms are declared by the activity monitor, the T0 DPLL tracks the selected reference using phase/frequency locking ( $\pm 360^{\circ}$ ) until phase lock is reestablished. When the T4 DPLL detects a no-activity event, its behavior is similar to the T0 DPLL with respect to the PHLIM1:NALOL control bit. Unlike the T0 DPLL, however, the T4 DPLL does not set the SRFAIL status bit. If NALOL = 1, the T4 DPLL clears the OPSTATE:T4LOCK status bit, which sets MSR3:T4LOCK and causes an interrupt request if enabled. ### 7.6 Input Clock Priority, Selection, and Switching ### 7.6.1 Priority Configuration During normal operation, the selected reference for the T0 DPLL is chosen automatically based on the priority rankings assigned to the input clocks in the input priority registers (IPR2, IPR3, and IPR5). Each of these registers has priority fields for one or two input clocks. When T4T0 = 0 in the MCR11 register, the IPR registers specify the input clock priorities for the T0 DPLL. When T4T0 = 1, they have no meaning. The default input clock priorities are shown in Table 7-3. There is an inter-lock mechanism between IC3 and IC5 and between IC4 and IC6 so that only two of the inputs can be automatically selected. When IPR2.PRI3 is written with a priority other than 0, IPR3.PRI5 is automatically set to 0. When IPR3.PRI5 is written with a priority other than 0, IPR2.PRI3 is automatically set to 0. When IPR3.PRI6 is written with a priority other than 0, IPR3.PRI6 is automatically set to 0. When IPR3.PRI6 is written with a priority other than 0, IPR2.PRI4 is automatically set to 0. Any unused input clock should be given the priority value 0, which disables the clock and marks it as unavailable for selection. Priority 1 is highest while priority 15 is lowest. The same priority can be given to two or more clocks. **Table 7-3. Default Input Clock Priorities** | INPUT CLOCK | T0 DPLL<br>DEFAULT<br>PRIORITY | |-------------|--------------------------------| | IC3 | 2 | | IC4 | 3 | | IC5 | 0 (off) | | IC6 | 0 (off) | | IC9 | 5 | ### 7.6.2 Automatic Selection Algorithm The real-time valid/invalid state of each input clock is maintained in the VALSR1 and VALSR2 registers. The selected reference can be marked invalid for phase lock, frequency, or activity. Other input clocks can be invalidated for frequency or activity. The reference selection algorithm for the T0 DPLL chooses the highest priority valid input clock to be the selected reference. To select the proper input clock based on these criteria, the selection algorithm maintains a priority table of valid inputs. The top three entries in this table and the selected reference are displayed in the PTAB1 and PTAB2 registers. When T4T0 = 0 in the MCR11 register, these registers indicate the highest priority input clocks for the T0 DPLL. When T4T0 = 1, they have no meaning. If two or more input clocks are given the same priority number, those inputs are prioritized among themselves using a fixed circular list. If one equal-priority clock is the selected reference but becomes invalid, the next equal-priority clock in the list becomes the selected reference. If an equal-priority clock that is not the selected reference becomes invalid, it is simply skipped over in the circular list. The selection among equal-priority inputs is inherently nonrevertive, and revertive switching mode (see next paragraph) has no effect in the case where multiple equal-priority inputs have the highest priority. An important input to the selection algorithm for the T0 DPLL is the REVERT bit in the MCR3 register. In revertive mode (REVERT = 1), if an input clock with a higher priority than the selected reference becomes valid, the higher priority reference immediately becomes the selected reference. In nonrevertive mode (REVERT = 0), the higher priority reference does not immediately become the selected reference but does become the highest priority reference in the priority table (REF1 field in the PTAB1 register). (The selection algorithm always switches to the highest priority valid input when the selected reference goes invalid, regardless of the state of the REVERT bit.) For many applications, nonrevertive mode is preferred for the T0 DPLL because it minimizes disturbances on the output clocks due to reference switching. In nonrevertive mode, planned switchover to a newly valid higher priority input clock can be done manually under software control. The validation of the new higher priority clock sets the corresponding status bit in the MSR1 or MSR2 register, which can drive an interrupt request on the INTREQ pin if needed. System software can then respond to this change of state by briefly enabling revertive mode (toggling REVERT high then back low) to drive the switchover to the higher priority clock. #### 7.6.3 Forced Selection The T0FORCE field in the MCR2 register and the T4FORCE field in the MCR4 register provide a way to force a specified input clock to be the selected reference for the T0 and T4 DPLLs, respectively. In both T0FORCE and T4FORCE, values of 0 and 15 specify normal operation with automatic reference selection. Values from 3 to 6 and 9 specify the input clock to be the forced selection; other values will cause no input to be selected. Internally, forcing is accomplished by giving the specified clock the highest priority (as specified in PTAB1:REF1). In revertive mode (MCR3:REVERT = 1) the forced clock automatically becomes the selected reference (as specified in PTAB1:SELREF) as well. In nonrevertive mode (T0 DPLL only) the forced clock only becomes the selected reference when the existing selected reference is invalidated or made unavailable for selection. In both revertive and nonrevertive modes when an input is forced to be the highest priority, the normal highest priority input (when no input is forced) is listed as the second-highest priority (PTAB2:REF2) and the normal second-highest priority input is listed as the third-highest priority (PTAB2:REF3). When the T4 DPLL is used to measure the phase difference between the T0 DPLL selected reference and another reference input by setting the T0CR1:T4MT0 bit, the T4FORCE field in the MCR4 register can be used to select the other reference input. ### 7.6.4 Ultra-Fast Reference Switching By default, disqualification of the selected reference and switchover to another reference occurs when the activity monitor's inactivity alarm threshold has been crossed, a process that takes on the order of hundreds of milliseconds or seconds. For the T0 DPLL, an option for extremely fast disqualification and switchover is also available. When ultra-fast switching is enabled (MCR10:UFSW = 1), if the fast activity monitor detects approximately two missing clock cycles, it declares the reference failed by forcing the leaky bucket accumulator to its upper threshold (see Section 7.5.2) and initiates reference switching. This is in addition to setting the SRFAIL bit in MSR2 and optionally generating an interrupt request, as described in Section 7.5.3. When ultra-fast switching occurs, the T0 DPLL transitions to the prelocked 2 state, which allows switching to occur faster by bypassing the loss-of-lock state. The device should be in nonrevertive mode when ultra-fast switching is enabled. If the device is in revertive mode, ultra-fast switching could cause excessive reference switching when the highest priority input is intermittent. ### 7.6.5 External Reference Switching Mode In this mode the SRCSW input pin controls reference switching between two clock inputs. This mode is enabled by setting the EXTSW bit to 1 in the MCR10 register. In this mode, if the SRCSW pin is high, the T0 DPLL is forced to lock to input IC3 (if the priority of IC3 is nonzero in IPR2) or IC5 (if the priority of IC3 is zero) whether or not the selected input has a valid reference signal. If the SRCSW pin is low, the T0 DPLL is forced to lock to input IC4 (if the priority of IC4 is nonzero in IPR2) or IC6 (if the priority of IC4 is zero) whether or not the selected input has a valid reference signal. During reset the default value of the EXTSW bit is latched from the SRCSW pin. If external reference switching mode is enabled during reset, the default frequency tolerance (DLIMIT registers) is configured to $\pm 80$ ppm rather than the normal default of $\pm 9.2$ ppm. In external reference switching mode the device is simply a clock switch, and the T0 DPLL is forced to lock onto the selected reference whether or not it is valid. Unlike forced reference selection (Section 7.6.3) this mode controls the PTAB1:SELREF field directly and is, therefore, not affected by the state of the MCR3:REVERT bit. During external reference switching mode, only PTAB1:SELREF is affected; the REF1, REF2, and REF3 fields in the PTAB registers continue to indicate the highest, second-highest, and third-highest priority valid inputs chosen by the automatic selection logic. External reference switching mode only affects the T0 DPLL. ### 7.6.6 Output Clock Phase Continuity During Reference Switching If phase build-out is enabled (PBOEN = 1 in MCR10) or the DPLL frequency limit (DLIMIT) is set to less than $\pm 30$ ppm, the device always complies with the GR-1244-CORE requirement that the rate of phase change must be less than 81ns per 1.326ms during reference switching. ### 7.7 DPLL Architecture and Configuration Both the T0 DPLL and T4 DPLL are digital PLLs. The T0 DPLL has separate analog PLLs (APLLs) as output stages as well as some outputs that are not cleaned up by an APLL. This architecture combines the benefits of both PLL types. See Figure 7-1. Figure 7-1. DPLL Block Diagram