# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



### **General Description**

The DS4077 is an integrated voltage-controlled crystal oscillator (VCXO) module designed to provide reference clock generation in base stations, telecom/datacom, and wireless applications. The DS4077 is developed using a fundamental quartz crystal plus a unique integrated circuit design. The internal fundamental quartz crystal determines the frequency of operation. Custom frequencies are available. Contact the factory for availability.

The DS4077 is designed for use with applications requiring low phase noise and jitter. Jitter performance of better than 0.8ps RMS is achieved over the 12kHz to 20MHz range. Phase noise performance of better than -125dBc/Hz at 1kHz is achieved with this design.

\_ Applications

Clock-Data Recovery in Telecom/Datacom Applications

Data Retiming

Reference Clock Generation in Base Stations and Wireless Applications

| 50MHz to | 122.88MHz   | Frequency  |
|----------|-------------|------------|
|          | 122.0000112 | ricqueriey |

- ♦ 3.135V to 3.465V Operation
- Low Jitter: < 0.8ps RMS</p>
- ±69ppm Absolute Pull Range (APR)
- Output Options: LVCMOS Output Buffer LVDS Complementary Output Buffer
- Minimum ±110ppm Tuning Range (+25°C)
- 14mm x 9mm x 3.06mm Plastic LGA Package

### **Ordering Information**

| PART        | TEMP RANGE     | OUTPUT TYPE | FREQUENCY<br>(f <sub>NOM</sub> ) (MHz) | PIN-PACKAGE | TOP MARK    |
|-------------|----------------|-------------|----------------------------------------|-------------|-------------|
| DS4077L-DCN | -40°C to +85°C | LVCMOS      | 54                                     | 9 LGA       | DS4077L-DCN |
| DS4077L-DDN | -40°C to +85°C | LVDS        | 54                                     | 9 LGA       | DS4077L-DDN |
| DS4077L-CCN | -40°C to +85°C | LVCMOS      | 61.44                                  | 9 LGA       | DS4077L-CCN |
| DS4077L-CDN | -40°C to +85°C | LVDS        | 61.44                                  | 9 LGA       | DS4077L-CDN |

Ordering Information continued at end of data sheet.



### Pin Configuration

### BALLAS

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.



Maxim Integrated Products 1



**Features** 

#### **ABSOLUTE MAXIMUM RATINGS**

| VC, V <sub>DD</sub> , LVCMOS, LVDSO+, LVDSO- Output | 0.3V, +3.6V   |
|-----------------------------------------------------|---------------|
| Operating Temperature Range                         |               |
| (noncondensing)                                     | 40°C to +85°C |
| Junction Temperature                                | +150°C        |
| Thermal Resistance                                  |               |
| Junction to Ambient                                 | 91.06°C/W     |
| Junction to Case                                    | 44.51°C/W     |

Storage Temperature Range .....-55°C to +125°C Soldering Temperature

(reflow, 2 passes max)....See IPC/JEDEC STD-020 Specification

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

(V<sub>DD</sub> = 3.135V to 3.465V, T<sub>A</sub> =  $-40^{\circ}C$  to  $+85^{\circ}C$ , unless otherwise noted.) (Typical values at  $+25^{\circ}C$ , V<sub>DD</sub> = 3.3V, unless otherwise noted.) (Note 1)

| PARAMETER                                          | SYMBOL              | CONDITIONS                                                            |                              | MIN                       | ТҮР  | МАХ                       | UNITS  |
|----------------------------------------------------|---------------------|-----------------------------------------------------------------------|------------------------------|---------------------------|------|---------------------------|--------|
| V <sub>DD</sub> Operating Supply Range             | V <sub>DD</sub>     |                                                                       |                              | 3.135                     | 3.3  | 3.465                     | V      |
|                                                    |                     |                                                                       | f <sub>OUT</sub> ≤ 106.25MHz |                           | 20   | 30                        | mA     |
| VDD Supply Current                                 | IDD                 | Output open                                                           | $f_{OUT} > 106.25 MHz$       |                           | 25   | 35                        |        |
| Frequency                                          | fout                | VC = 1.6V, V <sub>DD</sub> = 3.3V, T <sub>A</sub> = +25°C<br>(Note 2) |                              | <sup>f</sup> NOM<br>—8ppm | fNOM | f <sub>NOM</sub><br>+8ppm | MHz    |
| Frequency vs. V <sub>DD</sub> Sensitivity          | V <sub>DD</sub> ppm | $V_{DD} = 3.3V \pm 5\%$                                               |                              | -3.5                      |      | +11.5                     | ppm    |
| Frequency vs. Load Sensitivity                     | LOADpmm             | 10pF to 20pF (Note                                                    | 3)                           |                           | -1   |                           | ppm/pF |
| Frequency vs. Temperature                          | TEMPppm             | From +25°C                                                            |                              | -20                       |      | +20                       | ppm    |
| VC Voltage Range                                   | VCRANGE             |                                                                       |                              | 0.3                       | 1.60 | 2.8                       | V      |
| Frequency Tuning Sensitivity                       | VCSEN               |                                                                       |                              | 41                        |      | 164                       | ppm/V  |
| Tuning Voltage Bandwidth VC <sub>BW</sub> (Note 3) |                     | 10                                                                    |                              |                           | kHz  |                           |        |
| Absolute Pull Range                                | <b>f</b> tune       | VC = 0.3V to 2.8V (Note 2)                                            |                              | -69                       |      | +69                       | ppm    |
| VC Input Leakage                                   | ILCV                | $VC = 0V$ to $V_{DD}$                                                 |                              | -500                      |      | +500                      | nA     |
| Aging, First Year                                  | AGEppm              |                                                                       |                              | -5                        |      | +5                        | ppm    |
| Aging, Years 0–10                                  | tAGE                | Total aging                                                           |                              | -10                       |      | +10                       | ppm    |
| LVDS OUTPUT                                        |                     |                                                                       |                              |                           |      |                           |        |
| Output High Voltage                                | VOHLVDSO            | (Note 4)                                                              |                              |                           |      | 1.475                     | V      |
| Output Low Voltage                                 | Vollvdso            | (Note 4)                                                              |                              | 0.925                     |      |                           | V      |
| Differential Output Voltage                        | VODLVDSO            | (Note 4)                                                              |                              | 250                       |      | 400                       | mV     |
| Output Common-Mode Variation                       | VLVDSOCOM           | (Note 4)                                                              |                              |                           |      | 150                       | mV     |
| Offset Output Voltage                              | Vofflvdso           | (Note 4)                                                              |                              | 1.125                     |      | 1.275                     | V      |
| Differential Output Impedeance                     | Rolvdso             | (Note 3)                                                              |                              | 80                        |      | 140                       | Ω      |
| Output Current                                     | IVSSLVDSO           | Short ground                                                          |                              |                           |      | 40                        | mA     |
| Output Current                                     | ILVDSO              | Short together (Note 3)                                               |                              |                           |      | 12                        | mA     |
| Output Rise Time (Differential)                    | <b>t</b> RLVDSO     | 20% to 80% (Note 3)                                                   |                              | 150                       |      |                           | ps     |
| Output Fall Time (Differential)                    | <b>t</b> FLVDSO     | 80% to 20% (Note 3)                                                   |                              | 150                       |      |                           | ps     |

#### ELECTRICAL CHARACTERISTICS (continued)

 $(V_{DD} = 3.135V \text{ to } 3.465V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$  (Typical values at +25°C,  $V_{DD} = 3.3V$ , unless otherwise noted.) (Note 1)

| PARAMETER SYMBOL CONDITIONS                                                        |                 | CONDITIONS                                                          | MIN | ТҮР  | MAX             | UNITS  |  |  |
|------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------|-----|------|-----------------|--------|--|--|
| LVCMOS OUTPUT                                                                      |                 |                                                                     |     |      |                 |        |  |  |
| Output Logic 0                                                                     | Vol             | Output Current -450µA                                               | 0   |      | 0.4             | V      |  |  |
| Output Logic 1                                                                     | V <sub>OH</sub> | Output Current +450µA                                               |     |      | V <sub>DD</sub> | V      |  |  |
| Output Rise Time                                                                   | t <sub>R</sub>  | Load condition: 10pF to ground; 10% to 90% V <sub>DD</sub> (Note 3) |     |      | 2               | ns     |  |  |
| Output Fall Time                                                                   | tF              | Load condition: 10pF to ground; 90% to 10% V <sub>DD</sub> (Note 3) |     |      | 2               | ns     |  |  |
| Duty Cycle                                                                         | DCYC            | Load condition: 10pF, V <sub>DD</sub> / 2 (Note 3)                  | 40  |      | 60              | %      |  |  |
| Harmonics H $V_{DD} = 3.3V$ , $T_A = +25^{\circ}C$ (Note 3)                        |                 |                                                                     | -18 | -8   | dBc/Hz          |        |  |  |
| SSB PHASE NOISE AND JITTER, V <sub>DD</sub> = 3.3, T <sub>A</sub> = +25°C (Note 3) |                 |                                                                     |     |      |                 |        |  |  |
| 10Hz Offset                                                                        |                 |                                                                     |     | -70  |                 |        |  |  |
| 100Hz Offset                                                                       |                 |                                                                     |     | -100 |                 |        |  |  |
| 1kHz Offset                                                                        |                 | LVCMOS                                                              |     | -125 |                 | dBc/Hz |  |  |
| 10kHz Offset                                                                       |                 |                                                                     |     | -145 |                 |        |  |  |
| 100kHz Offset                                                                      |                 | -150                                                                |     |      |                 |        |  |  |
| Jitter (12kHz to 20MHz)                                                            |                 |                                                                     |     | 0.8  |                 | psRMS  |  |  |

Note 1: Limits at -40°C are guaranteed by design and not production tested.

Note 2: 10pF, LVCMOS.

Note 3: Guaranteed by design and not production tested.

Note 4:  $100\Omega$  differential load.

#### **Pin Description**

| P                        | IN   |                 | FUNCTION                           |  |
|--------------------------|------|-----------------|------------------------------------|--|
| LVCMOS                   | LVDS | NAME            | FUNCTION                           |  |
| 1 1                      |      | VC              | VCXO Control Voltage               |  |
| 2, 5, 7, 8, 9 2, 7, 8, 9 |      | N.C.            | No Connection                      |  |
| 3                        | 3    | V <sub>SS</sub> | Ground                             |  |
| 4 —                      |      | LVCMOS          | LVCMOS Output                      |  |
| 6 6                      |      | V <sub>DD</sub> | DC Power                           |  |
| _                        | 4, 5 | LVDSO+/LVDSO-   | LVDS Positive and Negative Outputs |  |

**DS4077** 





### **Typical Operating Characteristics**



OUTPUT FREQUENCY vs. SUPPLY VOLTAGE vs. VC



### **Ordering Information (continued)**

| PART        | TEMP RANGE     | OUTPUT TYPE | FREQUENCY<br>(f <sub>NOM</sub> ) (MHz) | PIN-PACKAGE | TOP MARK    |
|-------------|----------------|-------------|----------------------------------------|-------------|-------------|
| DS4077L-ECN | -40°C to +85°C | LVCMOS      | 74.17582                               | 9 LGA       | DS4077L-ECN |
| DS4077L-EDN | -40°C to +85°C | LVDS        | 74.17582                               | 9 LGA       | DS4077L-EDN |
| DS4077L-FCN | -40°C to +85°C | LVCMOS      | 74.25                                  | 9 LGA       | DS4077L-FCN |
| DS4077L-FDN | -40°C to +85°C | LVDS        | 74.25                                  | 9 LGA       | DS4077L-FDN |
| DS4077L-ACN | -40°C to +85°C | LVCMOS      | 76.8                                   | 9 LGA       | DS4077L-ACN |
| DS4077L-ADN | -40°C to +85°C | LVDS        | 76.8                                   | 9 LGA       | DS4077L-ADN |
| DS4077L-0CN | -40°C to +85°C | LVCMOS      | 77.76                                  | 9 LGA       | DS4077L-0CN |
| DS4077L-0DN | -40°C to +85°C | LVDS        | 77.76                                  | 9 LGA       | DS4077L-0DN |
| DS4077L-GCN | -40°C to +85°C | LVCMOS      | 106.25                                 | 9 LGA       | DS4077L-GCN |
| DS4077L-GDN | -40°C to +85°C | LVDS        | 106.25                                 | 9 LGA       | DS4077L-GDN |
| DS4077L-BDN | -40°C to +85°C | LVDS        | 122.88                                 | 9 LGA       | DS4077L-BDN |

### **Package Information**

For the latest package outline information and land patterns, go to www.maxim-ic.com/packages.

| PACKAGE TYPE PACKAGE CODE |               | DOCUMENT NO. |
|---------------------------|---------------|--------------|
| 9 LGA                     | 9 LGA L949A-1 |              |

#### **Revision History**

\_\_ 5

- Rev 0; 8/05: Initial release.
- Rev 1; 12/05: Added LVDS option.
- Rev 2; 6/06: Changed device description/frequency range; changed jitter typical value from 1 to 0.8psRMS; added new parts numbers to Ordering Information table; changed jitter range upper limits from 80MHz to 20MHz.
- Rev 3; 9/06: Changed V<sub>DD</sub>ppm units from ppm/PF to ppm; added separate I<sub>DD</sub> parameter for parts with f<sub>OUT</sub> greater than 106.25MHz.

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

#### Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_

Maxim is a registered trademark of Maxim Integrated Products, Inc.

DALLAS is a registered trademark of Dallas Semiconductor Corporation.