Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # dsPIC30F4011/4012 Data Sheet High-Performance, 16-Bit Digital Signal Controllers #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2010, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 978-1-60932-713-2 Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 ## **High-Performance, 16-Bit Digital Signal Controllers** Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046). For more information on the device instruction set and programming, refer to the "16-bit MCU and DSC Reference Manual" (DS70157). #### **High-Performance, Modified RISC CPU:** - · Modified Harvard architecture - C compiler optimized instruction set architecture with flexible addressing modes - · 83 base instructions - · 24-bit wide instructions, 16-bit wide data path - 48 Kbytes on-chip Flash program space (16K instruction words) - · 2 Kbytes of on-chip data RAM - 1 Kbyte of nonvolatile data EEPROM - Up to 30 MIPS operation: - DC to 40 MHz external clock input - 4 MHz-10 MHz oscillator input with PLL active (4x, 8x, 16x) - 30 interrupt sources: - Three external interrupt sources - Eight user-selectable priority levels for each interrupt source - Four processor trap sources - 16 x 16-bit working register array #### **DSP Engine Features:** - · Dual data fetch - · Accumulator write-back for DSP operations - · Modulo and Bit-Reversed Addressing modes - Two, 40-bit wide accumulators with optional saturation logic - 17-bit x 17-bit single-cycle hardware fractional/integer multiplier - · All DSP instructions are single cycle - · ±16-bit, single-cycle shift #### **Peripheral Features:** - High-current sink/source I/O pins: 25 mA/25 mA - Timer module with programmable prescaler: - Five 16-bit timers/counters; optionally pair 16-bit timers into 32-bit timer modules - · 16-bit Capture input functions - 16-bit Compare/PWM output functions - 3-wire SPI modules (supports 4 Frame modes) - I<sup>2</sup>C<sup>TM</sup> module supports Multi-Master/Slave mode and 7-bit/10-bit addressing - · Two UART modules with FIFO Buffers - · CAN module, 2.0B compliant #### **Motor Control PWM Module Features:** - Six PWM output channels: - Complementary or Independent Output modes - Edge and Center-Aligned modes - · Three duty cycle generators - · Dedicated time base - · Programmable output polarity - · Dead-time control for Complementary mode - Manual output control - Trigger for A/D conversions # **Quadrature Encoder Interface Module Features:** - · Phase A, Phase B and Index Pulse input - 16-bit up/down position counter - · Count direction status - · Position Measurement (x2 and x4) mode - · Programmable digital noise filters on inputs - · Alternate 16-bit Timer/Counter mode - Interrupt on position counter rollover/underflow #### **Analog Features:** - 10-bit Analog-to-Digital Converter (ADC) with four Sample and Holde (S&H) inputs: - 1 Msps conversion rate - Nine input channels - Conversion available during Sleep and Idle - · Programmable Brown-out Reset # Special Digital Signal Controller Features: - · Enhanced Flash program memory: - 10,000 erase/write cycle (min.) for industrial temperature range, 100K (typical) - Data EEPROM memory: - 100,000 erase/write cycle (min.) for industrial temperature range, 1M (typical) - · Self-reprogrammable under software control - Power-on Reset (POR), Power-up Timer (PWRT) and Oscillator Start-up Timer (OST) - Flexible Watchdog Timer (WDT) with on-chip, low-power RC oscillator for reliable operation - Fail-Safe Clock Monitor operation detects clock failure and switches to on-chip, low-power RC oscillator - · Programmable code protection - In-Circuit Serial Programming™ (ICSP™) - Selectable Power Management modes: - Sleep, Idle and Alternate Clock modes #### **CMOS Technology:** - · Low-power, high-speed Flash technology - Wide operating voltage range (2.5V to 5.5V) - · Industrial and Extended temperature ranges - · Low-power consumption #### dsPIC30F Motor Control and Power Conversion Family | Device | Pins | Program<br>Mem. Bytes/<br>Instructions | SRAM<br>Bytes | EEPROM<br>Bytes | Timer<br>16-bit | | Output<br>Comp/Std<br>PWM | Motor<br>Control<br>PWM | 10-bit A/D<br>1 Msps | Quad<br>Enc | UART | SPI | I <sup>2</sup> C <sup>TM</sup> | CAN | |--------------|-------|----------------------------------------|---------------|-----------------|-----------------|---|---------------------------|-------------------------|----------------------|-------------|------|-----|--------------------------------|-----| | dsPIC30F4012 | 28 | 48K/16K | 2048 | 1024 | 5 | 4 | 2 | 6 ch | 6 ch | Yes | 1 | 1 | 1 | 1 | | dsPIC30F4011 | 40/44 | 48K/16K | 2048 | 1024 | 5 | 4 | 4 | 6 ch | 9 ch | Yes | 2 | 1 | 1 | 1 | #### **Pin Diagrams** #### Pin Diagrams (Continued) DS70135G-page 6 #### Pin Diagrams (Continued) #### **Table of Contents** | 1.0 | Device Overview | 9 | |-------|-------------------------------------------------------------|-------| | 2.0 | CPU Architecture Overview | 17 | | 3.0 | Memory Organization | 25 | | 4.0 | Address Generator Units | 37 | | 5.0 | Interrupts | 43 | | 6.0 | Flash Program Memory | 49 | | 7.0 | Data EEPROM Memory | 55 | | 8.0 | I/O Ports | 61 | | 9.0 | Timer1 Module | 67 | | 10.0 | Timer2/3 Module | 71 | | 11.0 | Timer4/5 Module | 77 | | 12.0 | Input Capture Module | 81 | | 13.0 | Output Compare Module | 85 | | 14.0 | Quadrature Encoder Interface (QEI) Module | 91 | | 15.0 | Motor Control PWM Module | - | | 16.0 | SPITM Module | . 109 | | 17.0 | I2C <sup>TM</sup> Module | | | 18.0 | Universal Asynchronous Receiver Transmitter (UART) Module | . 121 | | 19.0 | CAN Module | . 129 | | 20.0 | 10-bit, High-Speed Analog-to-Digital Converter (ADC) Module | . 139 | | | System Integration | | | 22.0 | Instruction Set Summary | . 165 | | 23.0 | Development Support | . 173 | | 24.0 | Electrical Characteristics | | | | Packaging Information | | | | Aicrochip Web Site | | | Custo | omer Change Notification Service | . 235 | | | omer Support | | | | er Response | | | Produ | uct Identification System | . 237 | #### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: #### http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. #### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. #### 1.0 DEVICE OVERVIEW Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046). For more information on the device instruction set and programming, refer to the "16-bit MCU and DSC Programmer's Reference Manual" (DS70157). This document contains device-specific information for the dsPIC30F4011/4012 devices. The dsPIC30F devices contain extensive Digital Signal Processor (DSP) functionality within a high-performance, 16-bit microcontroller (MCU) architecture. Figure 1-1 and Figure 1-2 illustrate device block diagrams for the dsPIC30F4011 and dsPIC30F4012 devices. Y Data Bus X Data Bus 116 **/**16 16 16 Data Latch Interrupt Data Latch PSV & Table Controller Y Data X Data Data Access Control Block RAM 116 RAM (1 Kbyte) (1 Kbyte) Address Address 24 Latch Latch 16 116 16 X RAGU Y AGU X WAGU PCU PCH PCL EMUD3/AN0/VREF+/CN2/RB0 Program Counter EMUC3/AN1/VREF-/CN3/RB1 Stack Control Logic Loop Control Address Latch AN2/SS1/CN4/RB2 AN3/INDX/CN5/RB3 Logic Program Memory (48 Kbytes) AN4/QEA/IC7/CN6/RB4 AN5/QEB/IC8/CN7/RB5 Data EEPROM (1 Kbyte) Effective Address 16 Data Latch ROM Latch 16 24 IR EMUD1/SOSCI/T2CK/U1ATX/CN1/RC13 16 EMUC1/SOSCO/T1CK/U1ARX/CN0/RC14 16 OSC2/CLKO/RC15 16 x 16 W Reg Array Decode Instruction Decode and 16/16 Control Control Signals ♥ DSP Divide to Various Power-up Engine Unit Blocks EMUC2/OC1/IC1/INT1RD0 EMUD2/OC2/IC2/INT2/RD1 Timing Generation OSC1/CLKI Oscillator Start-up Timer $\boxtimes$ ALU<16> PORTD POR/BOR MCLR Reset 16 16 Watchdog $\boxtimes$ VDD, VSS AVDD, AVSS Output Input $I^2C^{TM}$ CAN 10-bit ADC Capture Compare PWM1L/RE0 Module Module PWM1H/RE1 PWM2L/RE2 PWM2H/RE3 PWM3L/RE4 PWM3H/RE5 Motor Control UART1, FLTA/INT0/SCK1/OCFA/RE8 SPI1 Timers QEI UART2 SPI2 **PWM PORTE** PGC/EMUC/U1RX/SDI1/SDA/C1RX/RF2 PGD/EMUD/U1TX/SDO1/SCL/C1TX/RF3 **PORTF** FIGURE 1-2: dsPIC30F4012 BLOCK DIAGRAM Table 1-1 provides a brief description of the device I/O pinout and the functions that are multiplexed to a port pin. Multiple functions may exist on one port pin. When multiplexing occurs, the peripheral module's functional requirements may force an override of the data direction of the port pin. TABLE 1-1: dsPIC30F4011 I/O PIN DESCRIPTIONS | TABLE 1-1: dsPiC30F4011 I/O PIN DESCRIPTIONS | | | | | |---------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Pin Name | Pin<br>Type | Buffer<br>Type | Description | | | AN0-AN8 | Ι | Analog | Analog input channels. AN0 and AN1 are also used for device programming data and clock inputs, respectively. | | | AVDD | Р | Р | Positive supply for analog module. This pin must be connected at all times. | | | AVss | Р | Р | Ground reference for analog module. This pin must be connected at all times. | | | CLKI<br>CLKO | 0 | ST/CMOS | External clock source input. Always associated with OSC1 pin function. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. Always associated with OSC2 pin function. | | | CN0-CN7<br>CN17-CN18 | I | ST | Input change notification inputs. Can be software programmed for internal weak pull-ups on all inputs. | | | C1RX<br>C1TX | I<br>0 | ST<br>— | CAN1 bus receive pin. CAN1 bus transmit pin. | | | EMUD<br>EMUC<br>EMUD1<br>EMUC1<br>EMUD2<br>EMUC2<br>EMUD3<br>EMUC3<br>IC1, IC2, IC7, IC8<br>INDX<br>QEA | /O<br> /O<br> /O<br> /O<br> /O<br> /O<br> /O<br> /O<br> /O | ST<br>ST<br>ST<br>ST<br>ST<br>ST<br>ST<br>ST | ICD Primary Communication Channel data input/output pin. ICD Primary Communication Channel clock input/output pin. ICD Secondary Communication Channel data input/output pin. ICD Secondary Communication Channel clock input/output pin. ICD Tertiary Communication Channel data input/output pin. ICD Tertiary Communication Channel clock input/output pin. ICD Quaternary Communication Channel data input/output pin. ICD Quaternary Communication Channel clock input/ | | | INTO<br>INT1<br>INT2 | | ST<br>ST<br>ST | Auxiliary Timer External Clock/Gate input in Timer mode. External interrupt 0. External interrupt 1. External interrupt 2. | | | FLTA PWM1L PWM1H PWM2L PWM2H PWM3L PWM3H MCLR | | ST | PWM Fault A input. PWM1 low output. PWM2 low output. PWM2 low output. PWM3 low output. PWM3 low output. PWM3 low output. PWM3 low output. PWM4 high output. PWM5 low output. PWM6 high output. PWM7 high output. | | | OCFA<br>OC1-OC4 | I<br>O | ST — | active-low Reset to the device. Compare Fault A input (for Compare channels 1, 2, 3 and 4). Compare outputs 1 through 4. | | Legend:CMOS =CMOS compatible input or outputAnalog =Analog inputST =Schmitt Trigger input with CMOS levelsO =OutputI =InputP =Power TABLE 1-1: dsPIC30F4011 I/O PIN DESCRIPTIONS (CONTINUED) | Pin Name | Pin<br>Type | Buffer<br>Type | Description | |-----------------------------|---------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | OSC1 | I | ST/CMOS | Oscillator crystal input. ST buffer when configured in RC mode; CMOS otherwise. | | OSC2 | I/O | _ | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. | | PGD<br>PGC | I/O<br>I | ST<br>ST | In-Circuit Serial Programming™ data input/output pin. In-Circuit Serial Programming clock input pin. | | RB0-RB8 | I/O | ST | PORTB is a bidirectional I/O port. | | RC13-RC15 | I/O | ST | PORTC is a bidirectional I/O port. | | RD0-RD3 | I/O | ST | PORTD is a bidirectional I/O port. | | RE0-RE5,<br>RE8 | I/O | ST | PORTE is a bidirectional I/O port. | | RF0-RF6 | I/O | ST | PORTF is a bidirectional I/O port. | | SCK1<br>SDI1<br>SDO1<br>SS1 | I/O<br> -<br> | ST<br>ST<br>—<br>ST | Synchronous serial clock input/output for SPI1. SPI1 data in. SPI1 data out. SPI1 slave synchronization. | | SCL<br>SDA | I/O<br>I/O | ST<br>ST | Synchronous serial clock input/output for I <sup>2</sup> C <sup>™</sup> . Synchronous serial data input/output for I <sup>2</sup> C. | | SOSCO<br>SOSCI | O<br> | ST/CMOS | 32 kHz low-power oscillator crystal output. 32 kHz low-power oscillator crystal input. ST buffer when configured in RC mode; CMOS otherwise. | | T1CK<br>T2CK | l<br>I | ST<br>ST | Timer1 external clock input. Timer2 external clock input. | | U1RX<br>U1TX | I<br>0 | ST<br>— | UART1 receive. UART1 transmit. | | U1ARX<br>U1ATX<br>U2RX | 0<br>1 | ST<br>—<br>ST | UART1 alternate receive. UART1 alternate transmit. UART2 receive. | | U2TX | 0 | _ | UART2 transmit. | | VDD | Р | _ | Positive supply for logic and I/O pins. | | Vss | Р | | Ground reference for logic and I/O pins. | | VREF+ | I | Analog | Analog voltage reference (high) input. | | VREF- | I | Analog | Analog voltage reference (low) input. | Legend:CMOS =CMOS compatible input or outputAnalog =Analog inputST =Schmitt Trigger input with CMOS levelsO =OutputI =InputP =Power Table 1-2 provides a brief description of the device I/O pinout and the functions that are multiplexed to a port pin. Multiple functions may exist on one port pin. When multiplexing occurs, the peripheral module's functional requirements may force an override of the data direction of the port pin. TABLE 1-2: dsPIC30F4012 I/O PIN DESCRIPTIONS | Pin Name | Pin<br>Type | Buffer<br>Type | Description | |--------------------------------------------------------------------|------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AN0-AN5 | I | Analog | Analog input channels. AN0 and AN1 are also used for device programming data and clock inputs, respectively. | | AVDD | Р | Р | Positive supply for analog module. This pin must be connected at all times. | | AVss | Р | Р | Ground reference for analog module. This pin must be connected at all times. | | CLKI<br>CLKO | - 0 | ST/CMOS | External clock source input. Always associated with OSC1 pin function. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. Always associated with OSC2 pin function. | | CN0-CN7 | I | ST | Input change notification inputs. Can be software programmed for internal weak pull-ups on all inputs. | | C1RX<br>C1TX | I<br>0 | ST<br>— | CAN1 bus receive pin. CAN1 bus transmit pin. | | EMUD<br>EMUC<br>EMUC1<br>EMUC1<br>EMUD2<br>EMUC2<br>EMUD3<br>EMUC3 | 1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O<br>1/O | ST<br>ST<br>ST<br>ST<br>ST<br>ST<br>ST | ICD Primary Communication Channel data input/output pin. ICD Primary Communication Channel clock input/output pin. ICD Secondary Communication Channel data input/output pin. ICD Secondary Communication Channel clock input/output pin. ICD Tertiary Communication Channel data input/output pin. ICD Tertiary Communication Channel clock input/output pin. ICD Quaternary Communication Channel data input/output pin. ICD Quaternary Communication Channel clock input/output pin. | | IC1, IC2, IC7,<br>IC8 | I | ST | Capture inputs 1, 2, 7 and 8. | | INDX | I | ST | Quadrature Encoder Index Pulse input. | | QEA<br>QEB | l<br>I | ST<br>ST | Quadrature Encoder Phase A input in QEI mode. Auxiliary Timer External Clock/Gate input in Timer mode. Quadrature Encoder Phase B input in QEI mode. Auxiliary Timer External Clock/Gate input in Timer mode. | | INT0 | I | ST | External interrupt 0. | | INT1 | l | ST | External interrupt 1. | | INT2 | l | ST | External interrupt 2. | | FLTA<br>PWM1L | О<br>О | ST<br>— | PWM Fault A input. PWM1 low output. | | PWM1H | 0 | _ | PWM1 high output. | | PWM2L | 0 | _ | PWM2 low output. | | PWM2H<br>PWM3L | 0 | _ | PWM2 high output. PWM3 low output. | | PWM3H | 0 | _ | PWM3 high output. | | MCLR | I/P | ST | Master Clear (Reset) input or programming voltage input. This pin is an active-low Reset to the device. | | OCFA<br>OC1, OC2 | -<br>0 | ST<br>— | Compare Fault A input (for Compare channels 1, 2, 3 and 4).<br>Compare outputs 1 and 2. | TABLE 1-2: dsPIC30F4012 I/O PIN DESCRIPTIONS (CONTINUED) | Pin Name | Pin<br>Type | Buffer<br>Type | Description | |-----------------|-------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | OSC1 | I | ST/CMOS | , , | | OSC2 | I/O | _ | otherwise. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. | | PGD | I/O | ST | In-Circuit Serial Programming™ data input/output pin. | | PGC | ı | ST | In-Circuit Serial Programming clock input pin. | | RB0-RB5 | I/O | ST | PORTB is a bidirectional I/O port. | | RC13-RC15 | I/O | ST | PORTC is a bidirectional I/O port. | | RD0-RD1 | I/O | ST | PORTD is a bidirectional I/O port. | | RE0-RE5,<br>RE8 | I/O | ST | PORTE is a bidirectional I/O port. | | RF2-RF3 | I/O | ST | PORTF is a bidirectional I/O port. | | SCK1 | I/O | ST | Synchronous serial clock input/output for SPI1. | | SDI1 | 1 | ST | SPI1 Data In. | | SDO1 | 0 | | SPI1 Data Out. | | SS1 | I/O | ST | SPI1 Slave Synchronization | | SCL | I/O | ST | Synchronous serial clock input/output for I <sup>2</sup> C™. | | SDA | I/O | ST | Synchronous serial data input/output for I <sup>2</sup> C. | | SOSCO | 0 | _ | 32 kHz low-power oscillator crystal output. | | SOSCI | I | ST/CMOS | 32 kHz low-power oscillator crystal input. ST buffer when configured in RC mode; CMOS otherwise. | | T1CK | [ | ST | Timer1 external clock input. | | T2CK | 1 | ST | Timer2 external clock input. | | U1RX | [ | ST | UART1 receive. | | U1TX | 0 | _ | UART1 transmit. | | U1ARX | 1 | ST | UART1 alternate receive. | | U1ATX | 0 | _ | UART1 alternate transmit. | | VDD | Р | _ | Positive supply for logic and I/O pins. | | Vss | Р | _ | Ground reference for logic and I/O pins. | | VREF+ | 1 | Analog | Analog voltage reference (high) input. | | VREF- | I | Analog | Analog voltage reference (low) input. | Legend:CMOS =CMOS compatible input or outputAnalog =Analog inputST =Schmitt Trigger input with CMOS levelsO =OutputI =InputP =Power **NOTES:** # 2.0 CPU ARCHITECTURE OVERVIEW Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046). For more information on the device instruction set and programming, refer to the "16-bit MCU and DSC Reference Manual" (DS70157). #### 2.1 Core Overview The core has a 24-bit instruction word. The Program Counter (PC) is 23 bits wide with the Least Significant bit (LSb) always clear (see **Section 3.1 "Program Address Space"**), and the Most Significant bit (MSb) is ignored during normal program execution, except for certain specialized instructions. Thus, the PC can address up to 4M instruction words of user program space. An instruction prefetch mechanism is used to help maintain throughput. Program loop constructs, free from loop count management overhead, are supported using the DO and REPEAT instructions, both of which are interruptible at any point. The working register array consists of 16x16-bit registers, each of which can act as data, address or offset registers. One working register (W15) operates as a software Stack Pointer for interrupts and calls. The data space is 64 Kbytes (32K words) and is split into two blocks, referred to as X and Y data memory. Each block has its own independent Address Generation Unit (AGU). Most instructions operate solely through the X memory, AGU, which provides the appearance of a single, unified data space. The Multiply-Accumulate (MAC) class of dual source DSP instructions operate through both the X and Y AGUs, splitting the data address space into two parts (see Section 3.2 "Data Address Space"). The X and Y data space boundary is device-specific and cannot be altered by the user. Each data word consists of 2 bytes, and most instructions can address data either as words or bytes. There are two methods of accessing data stored in program memory: The upper 32 Kbytes of data space memory can be mapped into the lower half (user space) of program space at any 16K program word boundary, defined by the 8-bit Program Space Visibility Page (PSV-PAG) register. This lets any instruction access program space as if it were data space, with a limitation that the access requires an additional cycle. Moreover, only the lower 16 bits of each instruction word can be accessed using this method. SWWLinear indirect access of 32K word pages within program space is also possible, using any working register via table read and write instructions. Table read and write instructions can be used to access all 24 bits of an instruction word. Overhead-free circular buffers (Modulo Addressing) are supported in both X and Y address spaces. This is primarily intended to remove the loop overhead for DSP algorithms. The X AGU also supports Bit-Reversed Addressing on destination effective addresses, to greatly simplify input or output data reordering for radix-2 FFT algorithms. Refer to **Section 4.0 "Address Generator Units"** for details on Modulo and Bit-Reversed Addressing. The core supports Inherent (no operand), Relative, Literal, Memory Direct, Register Direct, Register Indirect, Register Offset and Literal Offset Addressing modes. Instructions are associated with predefined addressing modes, depending upon their functional requirements. For most instructions, the core is capable of executing a data (or program data) memory read, a working register (data) read, a data memory write and a program (instruction) memory read per instruction cycle. As a result, 3-operand instructions are supported, allowing C = A + B operations to be executed in a single cycle. A DSP engine has been included to significantly enhance the core arithmetic capability and throughput. It features a high-speed, 17-bit by 17-bit multiplier, a 40-bit ALU, two 40-bit saturating accumulators and a 40-bit bidirectional barrel shifter. Data in the accumulator, or any working register, can be shifted up to 16 bits right or 16 bits left in a single cycle. The DSP instructions operate seamlessly with all other instructions and have been designed for optimal real-time performance. The MAC class of instructions can concurrently fetch two data operands from memory, while multiplying two W registers. To enable this concurrent fetching of data operands, the data space has been split for these instructions and is linear for all others. This has been achieved in a transparent and flexible manner by dedicating certain working registers to each address space for the MAC class of instructions. The core does not support a multi-stage instruction pipeline. However, a single-stage instruction prefetch mechanism is used, which accesses and partially decodes instructions a cycle ahead of execution in order to maximize available execution time. Most instructions execute in a single cycle with certain exceptions. The core features a vectored exception processing structure for traps and interrupts, with 62 independent vectors. The exceptions consist of up to 8 traps (of which 4 are reserved) and 54 interrupts. Each interrupt is prioritized based on a user-assigned priority between 1 and 7 (1 being the lowest priority and 7 being the highest) in conjunction with a predetermined 'natural order'. Traps have fixed priorities, ranging from 8 to 15. #### 2.2 Programmer's Model The programmer's model is shown in Figure 2-1 and consists of 16x16-bit working registers (W0 through W15), 2x40-bit accumulators (ACCA and ACCB), STATUS register (SR), Data Table Page register (TBLPAG), Program Space Visibility Page register (PSVPAG), DO and REPEAT registers (DOSTART, DOEND, DCOUNT and RCOUNT) and Program Counter (PC). The working registers can act as data, address or offset registers. All registers are memory mapped. W0 acts as the W register for file register addressing. Some of these registers have a shadow register associated with each of them, as shown in Figure 2-1. The shadow register is used as a temporary holding register and can transfer its contents to or from its host register upon the occurrence of an event. None of the shadow registers are accessible directly. The following rules apply for transfer of registers into and out of shadows. - PUSH.S and POP.S W0, W1, W2, W3, SR (DC, N, OV, Z and C bits only) are transferred. - DO instruction DOSTART, DOEND, DCOUNT shadows are pushed on loop start and popped on loop end. When a byte operation is performed on a working register, only the Least Significant Byte of the target register is affected. However, a benefit of memory mapped working registers is that both the Least and Most Significant Bytes can be manipulated through byte wide data memory space accesses. #### 2.2.1 SOFTWARE STACK POINTER/ FRAME POINTER The dsPIC Digital Signal Controllers contain a software stack. W15 is the dedicated software Stack Pointer (SP) and is automatically modified by exception processing and subroutine calls and returns. However, W15 can be referenced by any instruction in the same manner as all other W registers. This simplifies the reading, writing and manipulation of the Stack Pointer (e.g., creating stack frames). **Note:** In order to protect against misaligned stack accesses, W15<0> is always clear. W15 is initialized to 0x0800 during a Reset. The user may reprogram the SP during initialization to any location within data space. W14 has been dedicated as a Stack Frame Pointer as defined by the LNK and ULNK instructions. However, W14 can be referenced by any instruction in the same manner as all other W registers. #### 2.2.2 STATUS REGISTER The dsPIC DSC core has a 16-bit STATUS register (SR), the Least Significant Byte of which is referred to as the SR Low Byte (SRL) and the Most Significant Byte as the SR High Byte (SRH). See Figure 2-1 for SR layout. SRL contains all the DSP ALU operation Status flags (including the Z bit), as well as the CPU Interrupt Priority Level Status bits, IPL<2:0>, and the Repeat Active Status bit, RA. During exception processing, SRL is concatenated with the MSB of the PC to form a complete word value which is then stacked. The upper byte of the SR register contains the DSP Adder/Subtracter Status bits, the DO Loop Active bit (DA) and the Digit Carry (DC) Status bit. #### 2.2.3 PROGRAM COUNTER The Program Counter is 23 bits wide. Bit 0 is always clear; therefore, the PC can address up to 4M instruction words. #### 2.3 Divide Support The dsPIC DSCs feature a 16/16-bit signed fractional divide operation, as well as 32/16-bit and 16/16-bit signed and unsigned integer divide operations, in the form of single instruction iterative divides. The following instructions and data sizes are supported: - 1. DIVF 16/16 signed fractional divide - 2. DIV.sd -32/16 signed divide - 3. DIV.ud 32/16 unsigned divide - 4. DIV.s 16/16 signed divide - 5. DIV.u 16/16 unsigned divide The divide instructions must be executed within a REPEAT loop. Any other form of execution (e.g. a series of discrete divide instructions) will not function correctly because the instruction flow depends on RCOUNT. The divide instruction does not automatically set up the RCOUNT value and it must, therefore, be explicitly and correctly specified in the REPEAT instruction, as shown in Table 2-1 (REPEAT executes the target instruction {operand value + 1} times). The REPEAT loop count must be set up for 18 iterations of the DIV/DIVF instruction. Thus, a complete divide operation requires 19 cycles. **Note:** The divide flow is interruptible. However, the user needs to save the context as appropriate. TABLE 2-1: DIVIDE INSTRUCTIONS | Instruction | Function | |-------------|----------------------------------------------| | DIVF | Signed fractional divide: Wm/Wn →W0; Rem →W1 | | DIV.sd | Signed divide: (Wm + 1:Wm)/Wn →W0; Rem →W1 | | DIV.s | Signed divide: Wm/Wn →W0; Rem →W1 | | DIV.ud | Unsigned divide: (Wm + 1:Wm)/Wn →W0; Rem →W1 | | DIV.u | Unsigned divide: Wm/Wn →W0; Rem →W1 | #### 2.4 DSP Engine The DSP engine consists of a high-speed, 17-bit x 17-bit multiplier, a barrel shifter and a 40-bit adder/subtracter (with two target accumulators, round and saturation logic). The dsPIC30F devices have a single instruction flow which can execute either DSP or MCU instructions. Many of the hardware resources are shared between the DSP and MCU instructions. For example, the instruction set has both DSP and MCU multiply instructions which use the same hardware multiplier. The DSP engine also has the capability to perform inherent accumulator-to-accumulator operations which require no additional data. These instructions are ${\tt ADD}$ , ${\tt SUB}$ and ${\tt NEG}$ . The DS0 engine has various options selected through various bits in the CPU Core Configuration register (CORCON), as listed below: - 1. Fractional or integer DSP multiply (IF). - 2. Signed or unsigned DSP multiply (US). - 3. Conventional or convergent rounding (RND). - 4. Automatic saturation on/off for ACCA (SATA). - 5. Automatic saturation on/off for ACCB (SATB). - Automatic saturation on/off for writes to data memory (SATDW). - 7. Accumulator Saturation mode selection (ACCSAT). **Note:** For CORCON layout, see Table 3-3. A block diagram of the DSP engine is shown in Figure 2-2. TABLE 2-2: DSP INSTRUCTION SUMMARY | Instruction | Algebraic Operation | | | | | | |-------------|---------------------|--|--|--|--|--| | CLR | A = 0 | | | | | | | ED | $A = (x - y)^2$ | | | | | | | EDAC | $A = A + (x - y)^2$ | | | | | | | MAC | A = A + (x * y) | | | | | | | MOVSAC | No change in A | | | | | | | MPY | A = x * y | | | | | | | MPY.N | A = - x * y | | | | | | | MSC | A = A - x * y | | | | | | #### 2.4.1 MULTIPLIER The 17x17-bit multiplier is capable of signed or unsigned operation and can multiplex its output using a scaler to support either 1.31 fractional (Q31) or 32-bit integer results. Unsigned operands are zero-extended into the 17th bit of the multiplier input value. Signed operands are sign-extended into the 17th bit of the multiplier input value. The output of the 17x17-bit multiplier/ scaler is a 33-bit value, which is sign-extended to 40 bits. Integer data is inherently represented as a signed two's complement value, where the MSB is defined as a sign bit. Generally speaking, the range of an N-bit two's complement integer is $-2^{N-1}$ to $2^{N-1} - 1$ . For a 16-bit integer, the data range is -32768 (0x8000) to 32767 (0x7FFF), including 0. For a 32-bit integer, the data range is -2,147,483,648 (0x8000 0000) to 2,147,483,645 (0x7FFF FFFF). When the multiplier is configured for fractional multiplication, the data is represented as a two's complement fraction, where the MSB is defined as a sign bit and the radix point is implied to lie just after the sign bit (QX format). The range of an N-bit two's complement fraction with this implied radix point is -1.0 to (1-2<sup>1-N</sup>). For a 16-bit fraction, the Q15 data range is -1.0 (0x8000) to 0.999969482 (0x7FFF), including 0, and has a precision of 3.01518x10<sup>-5</sup>. In Fractional mode, a 16x16 multiply operation generates a 1.31 product, which has a precision of 4.65661x10<sup>-10</sup>. The same multiplier is used to support the DSC multiply instructions, which include integer 16-bit signed, unsigned and mixed sign multiplies. The MUL instruction may be directed to use byte or word-sized operands. Byte operands direct a 16-bit result, and word operands direct a 32-bit result to the specified register(s) in the W array. # 2.4.2 DATA ACCUMULATORS AND ADDER/SUBTRACTER The data accumulator consists of a 40-bit adder/subtracter with automatic sign extension logic. It can select one of two accumulators (A or B) as its pre-accumulation source and post-accumulation destination. For the ADD and LAC instructions, the data to be accumulated or loaded can be optionally scaled via the barrel shifter, prior to accumulation. # 2.4.2.1 Adder/Subtracter, Overflow and Saturation The adder/subtracter is a 40-bit adder with an optional zero input into one side and either true or complement data into the other input. In the case of addition, the carry/borrow input is active-high and the other input is true data (not complemented), whereas in the case of subtraction, the carry/borrow input is active-low and the other input is complemented. The adder/subtracter generates Overflow Status bits, SA/SB and OA/OB, which are latched and reflected in the STATUS register. - Overflow from bit 39: this is a catastrophic overflow in which the sign of the accumulator is destroyed. - Overflow into guard bits 32 through 39: this is a recoverable overflow. This bit is set whenever all the guard bits are not identical to each other. The adder has an additional saturation block which controls accumulator data saturation, if selected. It uses the result of the adder, the Overflow Status bits described above, and the SATA/B (CORCON<7:6>) and ACCSAT (CORCON<4>) mode control bits to determine when and to what value to saturate. Six STATUS register bits have been provided to support saturation and overflow; they are: - 1. OA: ACCA overflowed into guard bits. - 2. OB: ACCB overflowed into guard bits. - SA: ACCA saturated (bit 31 overflow and saturation). ACCA overflowed into guard bits and saturated (bit 39 overflow and saturation). SB: ACCB saturated (bit 31 overflow and saturation). or ACCB overflowed into guard bits and saturated (bit 39 overflow and saturation). - 5. OAB: Logical OR of OA and OB. - 6. SAB: Logical OR of SA and SB. The OA and OB bits are modified each time data passes through the adder/subtracter. When set, they indicate that the most recent operation has overflowed into the accumulator guard bits (bits 32 through 39). Also, the OA and OB bits can optionally generate an arithmetic warning trap when set and the corresponding Overflow Trap Flag Enable bit (OVATE, OVBTE) in the INTCON1 register (refer to Section 5.0 "Interrupts") is set. This allows the user to take immediate action, for example, to correct system gain. The SA and SB bits are modified each time data passes through the adder/subtracter but can only be cleared by the user. When set, they indicate that the accumulator has overflowed its maximum range (bit 31 for 32-bit saturation or bit 39 for 40-bit saturation) and is saturated (if saturation is enabled). When saturation is not enabled, SA and SB default to bit 39 overflow and thus indicate that a catastrophic overflow has occurred. If the COVTE bit in the INTCON1 register is set, SA and SB bits generate an arithmetic warning trap when saturation is disabled. The overflow and saturation Status bits can optionally be viewed in the STATUS register (SR) as the logical OR of OA and OB (in bit OAB) and the logical OR of SA and SB (in bit SAB). This allows programmers to check one bit in the STATUS register to determine if either accumulator has overflowed, or one bit to determine if either accumulator has saturated. This would be useful for complex number arithmetic which typically uses both the accumulators. The device supports three Saturation and Overflow modes: - 1. Bit 39 Overflow and Saturation: - When bit 39 overflow and saturation occurs, the saturation logic loads the maximally positive 9.31 (0x7FFFFFFFFF) or maximally negative 9.31 value (0x8000000000) into the target accumulator. The SA or SB bit is set and remains set until cleared by the user. This is referred to as 'super saturation' and provides protection against erroneous data or unexpected algorithm problems (e.g., gain calculations). - 2. Bit 31 Overflow and Saturation: When bit 31 overflow and saturation occurs, the saturation logic then loads the maximally positive 1.31 value (0x007FFFFFFF) or maximally negative 1.31 value (0x0080000000) into the target accumulator. The SA or SB bit is set and remains set until cleared by the user. When this Saturation mode is in effect, the guard bits are not used (so the OA, OB or OAB bits are never set). 3. Bit 39 Catastrophic Overflow The bit 39 overflow Status bit from the adder is used to set the SA or SB bit, which remain set until cleared by the user. No saturation operation is performed and the accumulator is allowed to overflow (destroying its sign). If the COVTE bit in the INTCON1 register is set, a catastrophic overflow can initiate a trap exception. #### 2.4.2.2 Accumulator 'Write-Back' The MAC class of instructions (with the exception of MPY, MPY.N, ED and EDAC) can optionally write a rounded version of the high word (bits 31 through 16) of the accumulator that is not targeted by the instruction into data space memory. The write is performed across the X bus into combined X and Y address space. The following addressing modes are supported: - W13, Register Direct: The rounded contents of the non-target accumulator are written into W13 as a 1.15 fraction. - 2. [W13]+ = 2, Register Indirect with Post-Increment: The rounded contents of the non-target accumulator are written into the address pointed to by W13 as a 1.15 fraction. W13 is then incremented by 2 (for a word write). #### 2.4.2.3 Round Logic The round logic is a combinational block, which performs a conventional (biased) or convergent (unbiased) round function during an accumulator write (store). The Round mode is determined by the state of the RND bit in the CORCON register. It generates a 16-bit, 1.15 data value which is passed to the data space write saturation logic. If rounding is not indicated by the instruction, a truncated 1.15 data value is stored and the least significant word is simply discarded. Conventional rounding takes bit 15 of the accumulator, zero-extends it and adds it to the ACCxH word (bits 16 through 31 of the accumulator). If the ACCxL word (bits 0 through 15 of the accumulator) is between 0x8000 and 0xFFFF (0x8000 included), ACCxH is incremented. If ACCxL is between 0x0000 and 0x7FFF, ACCxH is left unchanged. A consequence of this algorithm is that over a succession of random rounding operations, the value tends to be biased slightly positive. Convergent (or unbiased) rounding operates in the same manner as conventional rounding, except when ACCxL equals 0x8000. If this is the case, the LSb (bit 16 of the accumulator) of ACCxH is examined. If it is '1', ACCxH is incremented. If it is '0', ACCxH is not modified. Assuming that bit 16 is effectively random in nature, this scheme removes any rounding bias that may accumulate. The SAC and SAC.R instructions store either a truncated (SAC) or rounded (SAC.R) version of the contents of the target accumulator to data memory, via the X bus (subject to data saturation, see Section 2.4.2.4 "Data Space Write Saturation"). Note that for the MAC class of instructions, the accumulator write-back operation functions in the same manner, addressing combined DSC (X and Y) data space though the X bus. For this class of instructions, the data is always subject to rounding. #### 2.4.2.4 Data Space Write Saturation In addition to adder/subtracter saturation, writes to data space may also be saturated, but without affecting the contents of the source accumulator. The data space write saturation logic block accepts a 16-bit, 1.15 fractional value from the round logic block as its input, together with overflow status from the original source (accumulator) and the 16-bit round adder. These are combined and used to select the appropriate 1.15 fractional value as output to write to data space memory. If the SATDW bit in the CORCON register is set, data (after rounding or truncation) is tested for overflow and adjusted accordingly. For input data greater than 0x007FFF, data written to memory is forced to the maximum positive 1.15 value, 0x7FFF. For input data less than 0xFF8000, data written to memory is forced to the maximum negative 1.15 value, 0x8000. The MSb of the source (bit 39) is used to determine the sign of the operand being tested. If the SATDW bit in the CORCON register is not set, the input data is always passed through unmodified under all conditions. #### 2.4.3 BARREL SHIFTER The barrel shifter is capable of performing up to 16-bit arithmetic or logic right shifts, or up to 16-bit left shifts in a single cycle. The source can be either of the two DSP accumulators or the X bus (to support multi-bit shifts of register or memory data). The shifter requires a signed binary value to determine both the magnitude (number of bits) and direction of the shift operation. A positive value shifts the operand right. A negative value shifts the operand left. A value of '0' does not modify the operand. The barrel shifter is 40 bits wide, thereby obtaining a 40-bit result for DSP shift operations and a 16-bit result for MCU shift operations. Data from the X bus is presented to the barrel shifter between bit positions 16 to 31 for right shifts, and bit positions 0 to 15 for left shifts #### 3.0 MEMORY ORGANIZATION Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046). For more information on the device instruction set and programming, refer to the "16-bit MCU and DSC Reference Manual" (DS70157). #### 3.1 Program Address Space The program address space is 4M instruction words. It is addressable by the 23-bit PC, table instruction Effective Address (EA) or data space EA, when program space is mapped into data space as defined by Table 3-1. Note that the program space address is incremented by two between successive program words in order to provide compatibility with data space addressing. User program space access is restricted to the lower 4M instruction word address range (0x000000 to 0x7FFFFE) for all accesses other than TBLRD/TBLWT, which use TBLPAG<7> to determine user or configuration space access. In Table 3-1, read/write instructions, bit 23 allows access to the Device ID, the User ID and the Configuration bits; otherwise, bit 23 is always clear. FIGURE 3-1: PROGRAM SPACE MEMORY MAP FOR dsPIC30F4011/4012