Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 # 16-bit Digital Signal Controllers (up to 128 KB Flash and 16K SRAM) with Advanced Analog ## **Operating Conditions** - 3.0V to 3.6V. -40°C to +150°C. DC to 20 MIPS - 3.0V to 3.6V, -40°C to +125°C, DC to 40 MIPS ## **Clock Management** - · 2% internal oscillator - · Programmable PLL and oscillator clock sources - Fail-Safe Clock Monitor (FSCM) - · Independent Watchdog Timer - · Low-power management modes - · Fast wake-up and start-up ## **Core Performance** - Up to 40 MIPS 16-bit dsPIC33F CPU - · Single-cycle MUL plus hardware divide ## **Advanced Analog Features** - 10/12-bit ADC with 1.1Msps/500 ksps rate: - Up to 13 ADC input channels and four S&H - Flexible/Independent trigger sources - · 150 ns Comparators: - Up to two Analog Comparator modules - 4-bit DAC with two ranges for Analog Comparators ## Input/Output - · Software remappable pin functions - 5V-tolerant pins - · Selectable open drain and internal pull-ups - Up to 5 mA overvoltage clamp current/pin - · Multiple external interrupts ## **System Peripherals** - · 16-bit dual channel 100 ksps Audio DAC - · Cyclic Redundancy Check (CRC) module - Up to five 16-bit and up to two 32-bit Timers/ Counters - · Up to four Input Capture (IC) modules - · Up to four Output Compare (OC) modules - · Real-Time Clock and Calendar (RTCC) module ## **Communication Interfaces** - Parallel Master Port (PMP) - Two UART modules (10 Mbps) - Supports LIN 2.0 protocols - RS-232, RS-485, and IrDA® support - Two 4-wire SPI modules (15 Mbps) - Enhanced CAN (ECAN) module (1 Mbaud) with 2.0B support - I<sup>2</sup>C module (100K, 400K and 1Mbaud) with SMbus support - Data Converter Interface (DCI) module with I<sup>2</sup>S codec support ## **Direct Memory Access (DMA)** - · 8-channel DMA with no CPU stalls or overhead - UART, SPI, ADC, ECAN, IC, OC, INTO ## Qualification and Class B Support - AEC-Q100 REVG (Grade 0 -40°C to +150°C) - · Class B Safety Library, IEC 60730, VDE certified ## **Debugger Development Support** - In-circuit and in-application programming - · Two program breakpoints - · Trace and run-time watch ## **Packages** | Туре | SPDIP | SOIC | QFN-S | QFN | TQFP | |--------------------|------------------|----------------|---------|---------|---------| | Pin Count | 28 | 28 | 28 | 44 | 44 | | I/O Pins | 21 | 21 | 21 | 35 | 35 | | Contact Lead/Pitch | .100" | 1.27 | 0.65 | 0.65 | 0.80 | | Dimensions | .285x.135x1.365" | 7.50x2.05x17.9 | 6x6x0.9 | 8x8x0.9 | 10x10x1 | Note: All dimensions are in millimeters (mm) unless specified. ## dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, AND dsPIC33FJ128GPX02/X04 PRODUCT FAMILIES The device names, pin counts, memory sizes, and peripheral availability of each device are listed below. The following pages show their pinout diagrams. TABLE 1: dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, AND dsPIC33FJ128GPX02/X04 CONTROLLER FAMILIES | | | | | | | Rem | appabl | e Peri | phera | al | | 1 | | | | | | ĵ. | | | | |-------------------|------|---------------------------------|----------------------------|-----------------|-----------------------------|---------------|--------------------------------|--------------------------|-------|-----|-------|------------------------------------|------|--------------------|---------------|---------------------------------|-------------------------|-----------------------------------------------------|-----------------------------------------------|----------|------------------------| | Device | Pins | Program Flash Memory<br>(Kbyte) | RAM (Kbyte) <sup>(1)</sup> | Remappable Pins | 16-bit Timer <sup>(2)</sup> | Input Capture | Output Compare<br>Standard PWM | Data Converter Interface | UART | IdS | ECAN™ | External Interrupts <sup>(3)</sup> | RTCC | I <sup>2</sup> Стм | CRC Generator | 10-bit/12-bit ADC<br>(Channels) | 16-bit Audio DAC (Pins) | Analog Comparator<br>(2 Channels/Voltage Regulator) | 8-bit Parallel Master<br>Port (Address Lines) | I/O Pins | Packages | | dsPIC33FJ128GP804 | 44 | 128 | 16 | 26 | 5 | 4 | 4 | 1 | 2 | 2 | 1 | 3 | 1 | 1 | 1 | 13 | 6 | 1/1 | 11 | 35 | QFN<br>TQFP | | dsPIC33FJ128GP802 | 28 | 128 | 16 | 16 | 5 | 4 | 4 | 1 | 2 | 2 | 1 | 3 | 1 | 1 | 1 | 10 | 4 | 1/0 | 2 | 21 | SPDIP<br>SOIC<br>QFN-S | | dsPIC33FJ128GP204 | 44 | 128 | 8 | 26 | 5 | 4 | 4 | 1 | 2 | 2 | 0 | 3 | 1 | 1 | 1 | 13 | 0 | 1/1 | 11 | 35 | QFN<br>TQFP | | dsPIC33FJ128GP202 | 28 | 128 | 8 | 16 | 5 | 4 | 4 | 1 | 2 | 2 | 0 | 3 | 1 | 1 | 1 | 10 | 0 | 1/0 | 2 | 21 | SPDIP<br>SOIC<br>QFN-S | | dsPIC33FJ64GP804 | 44 | 64 | 16 | 26 | 5 | 4 | 4 | 1 | 2 | 2 | 1 | 3 | 1 | 1 | 1 | 13 | 6 | 1/1 | 11 | 35 | QFN<br>TQFP | | dsPIC33FJ64GP802 | 28 | 64 | 16 | 16 | 5 | 4 | 4 | 1 | 2 | 2 | 1 | 3 | 1 | 1 | 1 | 10 | 4 | 1/0 | 2 | 21 | SPDIP<br>SOIC<br>QFN-S | | dsPIC33FJ64GP204 | 44 | 64 | 8 | 26 | 5 | 4 | 4 | 1 | 2 | 2 | 0 | 3 | 1 | 1 | 1 | 13 | 0 | 1/1 | 11 | 35 | QFN<br>TQFP | | dsPIC33FJ64GP202 | 28 | 64 | 8 | 16 | 5 | 4 | 4 | 1 | 2 | 2 | 0 | 3 | 1 | 1 | 1 | 10 | 0 | 1/0 | 2 | 21 | SPDIP<br>SOIC<br>QFN-S | | dsPIC33FJ32GP304 | 44 | 32 | 4 | 26 | 5 | 4 | 4 | 1 | 2 | 2 | 0 | 3 | 1 | 1 | 1 | 13 | 0 | 1/1 | 11 | 35 | QFN<br>TQFP | | dsPIC33FJ32GP302 | 28 | 32 | 4 | 16 | 5 | 4 | 4 | 1 | 2 | 2 | 0 | 3 | 1 | 1 | 1 | 10 | 0 | 1/0 | 2 | 21 | SPDIP<br>SOIC<br>QFN-S | Note 1: RAM size is inclusive of 2 Kbytes of DMA RAM for all devices except dsPIC33FJ32GP302/304, which include 1 Kbyte of DMA RAM. <sup>2:</sup> Only four out of five timers are remappable. <sup>3:</sup> Only two out of three interrupts are remappable. ## **Pin Diagrams** ## **Table of Contents** | dsPI | C33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 Product Families | 2 | |------|------------------------------------------------------------------------------------|-----| | 1.0 | Device Overview | 13 | | 2.0 | Guidelines for Getting Started with 16-bit Digital Signal Controllers | 19 | | 3.0 | CPU | 23 | | 4.0 | Memory Organization | 35 | | 5.0 | Flash Program Memory | 71 | | 6.0 | Resets | 77 | | 7.0 | Interrupt Controller | 87 | | 8.0 | Direct Memory Access (DMA) | 129 | | 9.0 | Oscillator Configuration | 141 | | 10.0 | Power-Saving Features | 153 | | | I/O Ports | | | 12.0 | Timer1 | 189 | | 13.0 | Timer2/3 and Timer4/5 Feature | 193 | | 14.0 | Input Capture | 199 | | | Output Compare | | | 16.0 | Serial Peripheral Interface (SPI) | 207 | | | Inter-Integrated Circuit™ (I <sup>2</sup> C™) | | | | Universal Asynchronous Receiver Transmitter (UART) | | | | Enhanced CAN (ECAN™) Module | | | | Data Converter Interface (DCI) Module | | | | 10-bit/12-bit Analog-to-Digital Converter (ADC) | | | | Audio Digital-to-Analog Converter (DAC) | | | | Comparator Module | | | | Real-Time Clock and Calendar (RTCC) | | | 25.0 | Programmable Cyclic Redundancy Check (CRC) Generator | 301 | | | Parallel Master Port (PMP) | | | | Special Features | | | 28.0 | Instruction Set Summary | | | 29.0 | · · · · · · · · · · · · · · · · · · | | | | Electrical Characteristics | | | | High Temperature Electrical Characteristics | | | | DC and AC Device Characteristics Graphs | | | | Packaging Information | | | | endix A: Revision History | | | | X | | | | Microchip Web Site | | | | omer Change Notification Service | | | | omer Support | | | | der Response | | | Prod | luct Identification System | 433 | ## TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. ## **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: ## http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### Errata An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. ## **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. ## **Referenced Sources** This device data sheet is based on the following individual chapters of the "dsPIC33F/PIC24H Family Reference Manual". These documents should be considered as the general reference for the operation of a particular module or device feature. Note 1: To access the documents listed below, browse to the documentation section of the dsPIC33FJ64GP804 product page of the Microchip web site (www.microchip.com) or select a family reference manual section from the following list. In addition to parameters, features, and other documentation, the resulting page provides links to the related family reference manual sections. - Section 1. "Introduction" (DS70197) - Section 2. "CPU" (DS70204) - · Section 3. "Data Memory" (DS70202) - Section 4. "Program Memory" (DS70203) - Section 5. "Flash Programming" (DS70191) - Section 8. "Reset" (DS70192) - Section 9. "Watchdog Timer and Power-Saving Modes" (DS70196) - Section 11. "Timers" (DS70205) - Section 12. "Input Capture" (DS70198) - Section 13. "Output Compare" (DS70209) - Section 16. "Analog-to-Digital Converter (ADC)" (DS70183) - Section 17. "UART" (DS70188) - Section 18. "Serial Peripheral Interface (SPI)" (DS70206) - Section 19. "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS70195) - Section 23. "CodeGuard™ Security" (DS70199) - Section 24. "Programming and Diagnostics" (DS70207) - Section 25. "Device Configuration" (DS70194) - Section 30. "I/O Ports with Peripheral Pin Select (PPS)" (DS70190) - Section 32. "Interrupts (Part III)" (DS70214) - Section 33. "Audio Digital-to-Analog Converter (DAC)" (DS70211) - Section 34. "Comparator" (DS70212) - Section 35. "Parallel Master Port (PMP)" (DS70299) - Section 36. "Programmable Cyclic Redundancy Check (CRC)" (DS70298) - Section 37. "Real-Time Clock and Calendar (RTCC)" (DS70301) - Section 38. "Direct Memory Access (DMA) (Part III)" (DS70215) - Section 39. "Oscillator (Part III)" (DS70216) ## 1.0 DEVICE OVERVIEW - Note 1: This data sheet summarizes the features of the dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the "dsPIC33F/PIC24H Family Reference Manual". Please see the Microchip web site (www.microchip.com) for the latest dsPIC33F/PIC24H Family Reference Manual sections. - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. This document contains device specific information for the dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 Digital Signal Controller (DSC) Devices. The dsPIC33F devices contain extensive Digital Signal Processor (DSP) functionality with a high performance 16-bit microcontroller (MCU) architecture. Figure 1-1 shows a general block diagram of the core and peripheral modules in the dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 families of devices. Table 1-1 lists the functions of the various pins shown in the pinout diagrams. FIGURE 1-1: dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, AND dsPIC33FJ128GPX02/ TABLE 1-1: PINOUT I/O DESCRIPTIONS | | | I I/O DEGG | | | | | | | |--------------------|-------------|----------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Pin Name | Pin<br>Type | Buffer<br>Type | PPS | Description | | | | | | AN0-AN12 | I | Analog | | Analog input channels. | | | | | | CLKI | I | ST/CMOS | No | External clock source input. Always associated with OSC1 pin | | | | | | ССКО | 0 | _ | No | function. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. Always associated with OSC2 pin function. | | | | | | OSC1 | I | ST/CMOS | No | Oscillator crystal input. ST buffer when configured in RC mode; CMOS otherwise. | | | | | | OSC2 | I/O | _ | No | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes | | | | | | SOSCI<br>SOSCO | I<br>О | ST/CMOS | No<br>No | 32.768 kHz low-power oscillator crystal input; CMOS otherwise. 32.768 kHz low-power oscillator crystal output. | | | | | | CN0-CN30 | I | ST | No<br>No | Change notification inputs. Can be software programmed for internal weak pull-ups on all inputs. | | | | | | IC1-IC2<br>IC7-IC8 | I<br>I | ST<br>ST | Yes<br>Yes | Capture inputs 1/2. Capture inputs 7/8. | | | | | | OCFA<br>OC1-OC4 | I<br>0 | ST<br>— | Yes<br>Yes | Compare Fault A input (for Compare Channels 1, 2, 3 and 4). Compare outputs 1 through 4. | | | | | | INT0 | I | ST | No | External interrupt 0. | | | | | | INT1 | I | ST | Yes | External interrupt 1. | | | | | | INT2 | I | ST | Yes | External interrupt 2. | | | | | | RA0-RA4 | I/O | ST | No | PORTA is a bidirectional I/O port. | | | | | | RA7-RA10 | I/O | ST | No | PORTA is a bidirectional I/O port. | | | | | | RB0-RB15 | I/O | ST | No | PORTB is a bidirectional I/O port. | | | | | | RC0-RC9 | I/O | ST | No | PORTC is a bidirectional I/O port. | | | | | | T1CK | I | ST | No | Timer1 external clock input. | | | | | | T2CK | I | ST | Yes | Timer2 external clock input. | | | | | | T3CK | I | ST | Yes | Timer3 external clock input. | | | | | | T4CK | ! | ST | Yes | Timer4 external clock input. | | | | | | T5CK | I | ST | Yes | Timer5 external clock input. | | | | | | U1CTS | I | ST | Yes | UART1 clear to send. | | | | | | U1RTS | 0 | | Yes | UART1 ready to send. | | | | | | U1RX | Ö | ST | Yes<br>Yes | UART1 receive. UART1 transmit. | | | | | | U1TX | O . | _ | 163 | | | | | | | U2CTS | I | ST | Yes | UART2 clear to send. | | | | | | U2RTS | 0 | _ | Yes | UART2 ready to send. | | | | | | U2RX | I | ST | Yes | UART2 receive. | | | | | | U2TX | 0 | _ | Yes | UART2 transmit. | | | | | | SCK1 | I/O | ST | Yes | Synchronous serial clock input/output for SPI1. | | | | | | SDI1 | I | ST | Yes | SPI1 data in. | | | | | | SDO1 | 0 | | Yes | SPI1 data out. | | | | | | SS1 | I/O | ST | Yes | SPI1 slave synchronization or frame pulse I/O. | | | | | | SCK2 | I/O | ST | Yes | Synchronous serial clock input/output for SPI2. | | | | | | SDI2<br>SDO2 | | ST | Yes | SPI2 data in. | | | | | | SS2 | 0<br>I/O | ST | Yes | SPI2 data out. SPI2 slave synchronization or frame pulse I/O. | | | | | | 002 | 1/0 | O1 | Yes | or iz stave synthicitization or traine pulse I/O. | | | | | **Legend:** CMOS = CMOS compatible input or output Analog = Analog input P = Power ST = Schmitt Trigger input with CMOS levels O = Output I = Input TTL = TTL input buffer PPS = Peripheral Pin Select TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | IABLE I-I. | | | | ONS (CONTINUED) | |--------------|-------------|----------------|-----|-------------------------------------------------------------------------------------------------------| | Pin Name | Pin<br>Type | Buffer<br>Type | PPS | Description | | SCL1 | I/O | ST | No | Synchronous serial clock input/output for I2C1. | | SDA1 | I/O | ST | No | Synchronous serial data input/output for I2C1. | | ASCL1 | I/O | ST | No | Alternate synchronous serial clock input/output for I2C1. | | ASDA1 | I/O | ST | No | Alternate synchronous serial data input/output for I2C1. | | TMS | I | ST | No | JTAG Test mode select pin. | | TCK | I | ST | No | JTAG test clock input pin. | | TDI | | ST | No | JTAG test data input pin. | | TDO | 0 | _ | No | JTAG test data output pin. | | C1RX | ı | ST | Yes | ECAN1 bus receive pin. | | C1TX | 0 | _ | Yes | ECAN1 bus transmit pin. | | RTCC | 0 | _ | No | Real-Time Clock Alarm Output. | | CVREF | 0 | ANA | No | Comparator Voltage Reference Output. | | C1IN- | ı | ANA | No | Comparator 1 Negative Input. | | C1IN+ | i | ANA | No | Comparator 1 Positive Input. | | C1OUT | Ö | _ | Yes | Comparator 1 Output. | | C2IN- | ı | ANA | No | Comparator 2 Negative Input. | | C2IN+ | li | ANA | No | Comparator 2 Positive Input. | | C2OUT | 0 | _ | Yes | Comparator 2 Output. | | PMA0 | I/O | TTL/ST | No | Parallel Master Port Address Bit 0 Input (Buffered Slave modes) and Output (Master modes). | | PMA1 | I/O | TTL/ST | No | Parallel Master Port Address Bit 1 Input (Buffered Slave modes) and | | PMA2 -PMPA10 | 0 | | No | Output (Master modes). Parallel Master Port Address (Demultiplexed Master Medes) | | PMBE | | _ | | Parallel Master Port Address (Demultiplexed Master Modes). | | | 0 | _ | No | Parallel Master Port Byte Enable Strobe. | | PMCS1 | 0 | | No | Parallel Master Port Chip Select 1 Strobe. | | PMD0-PMPD7 | I/O | TTL/ST | No | Parallel Master Port Data (Demultiplexed Master mode) or Address/<br>Data (Multiplexed Master modes). | | PMRD | 0 | | No | Parallel Master Port Read Strobe. | | PMWR | Ö | _ | No | Parallel Master Port Write Strobe. | | DAC1RN | 0 | _ | No | DAC1 Right Channel Negative Output. | | DAC1RP | O | | No | DAC1 Right Channel Positive Output. | | DAC1RM | 0 | | No | DAC1 Right Channel Middle Point Value (typically 1.65V). | | DAC1LN | 0 | _ | No | DAC1 Left Channel Negative Output. | | DAC1LP | 0 | _ | No | DAC1 Left Channel Positive Output. | | DAC1LM | 0 | | No | DAC1 Left Channel Middle Point Value (typically 1.65V). | | COFS | I/O | ST | Yes | Data Converter Interface frame synchronization pin. | | CSCK | I/O | ST | Yes | Data Converter Interface serial clock input/output pin. | | CSDI | I | ST | Yes | Data Converter Interface serial data input pin | | CSDO | 0 | _ | Yes | Data Converter Interface serial data output pin. | | PGED1 | I/O | ST | No | Data I/O pin for programming/debugging communication channel 1. | | PGEC1 | I | ST | No | Clock input pin for programming/debugging communication channel 1. | | PGED2 | I/O | ST | No | Data I/O pin for programming/debugging communication channel 2. | | PGEC2 | I | ST | No | Clock input pin for programming/debugging communication channel 2. | | PGED3 | I/O | ST | No | Data I/O pin for programming/debugging communication channel 3. | | PGEC3 | I | ST | No | Clock input pin for programming/debugging communication channel 3. | | MCLR | I/P | ST | No | Master Clear (Reset) input. This pin is an active-low Reset to the device. | | AVDD | Р | Р | No | Positive supply for analog modules. This pin must be connected at all | | | | | | times. | **Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer Analog = Analog input P = Power O = Output I = Input PPS = Peripheral Pin Select ## dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, AND dsPIC33FJ128GPX02/X04 TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin<br>Type | Buffer<br>Type | PPS | Description | | | | | | |----------|-------------|----------------|-----|----------------------------------------------------|--|--|--|--|--| | AVss | Р | Р | No | Ground reference for analog modules. | | | | | | | VDD | Р | _ | No | Positive supply for peripheral logic and I/O pins. | | | | | | | VCAP | Р | _ | No | CPU logic filter capacitor connection. | | | | | | | Vss | Р | _ | No | Ground reference for logic and I/O pins. | | | | | | | VREF+ | 1 | Analog | No | Analog voltage reference (high) input. | | | | | | | VREF- | I | Analog | No | Analog voltage reference (low) input. | | | | | | **Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer Analog = Analog input P = Power O = Output I = Input PPS = Peripheral Pin Select | dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, AND dsPIC33FJ128GPX02/X04 NOTES: | |-------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## 2.0 GUIDELINES FOR GETTING STARTED WITH 16-BIT DIGITAL SIGNAL CONTROLLERS - Note 1: This data sheet summarizes the features of the dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip website (www.microchip.com). - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0** "Memory Organization" in this data sheet for device-specific register and bit information. ## 2.1 Basic Connection Requirements Getting started with the dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 family of 16-bit Digital Signal Controllers (DSCs) requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected: - All VDD and VSS pins (see Section 2.2 "Decoupling Capacitors") - All AVDD and AVSS pins (regardless if ADC module is not used) (see Section 2.2 "Decoupling Capacitors") - VCAP (see Section 2.3 "CPU Logic Filter Capacitor Connection (VCAP)") - MCLR pin (see Section 2.4 "Master Clear (MCLR) Pin") - PGECx/PGEDx pins used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes (see Section 2.5 "ICSP Pins") - OSC1 and OSC2 pins when external oscillator source is used (see Section 2.6 "External Oscillator Pins") Additionally, the following pins may be required: VREF+/VREF- pins used when external voltage reference for ADC module is implemented **Note:** The AVDD and AVSS pins must be connected independent of the ADC voltage reference source. ## 2.2 Decoupling Capacitors The use of decoupling capacitors on every pair of power supply pins, such as VDD, VSS, AVDD and AVSS is required. Consider the following criteria when using decoupling capacitors: - Value and type of capacitor: Recommendation of 0.1 μF (100 nF), 10-20V. This capacitor should be a low-ESR and have resonance frequency in the range of 20 MHz and higher. It is recommended that ceramic capacitors be used. - Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within one-quarter inch (6 mm) in length. - Handling high frequency noise: If the board is experiencing high frequency noise, upward of tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01 μF to 0.001 μF. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1 μF in parallel with 0.001 μF. - Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum thereby reducing PCB track inductance. #### FIGURE 2-1: RECOMMENDED MINIMUM CONNECTION impedance should be less than $1\Omega$ and the inductor capacity greater than 10 mA. $$f= rac{FCNV}{2}$$ (i.e., ADC conversion rate/2) $$f= rac{1}{(2\pi\sqrt{LC})}$$ $L=\left( rac{1}{(2\pi f\sqrt{C})} ight)^2$ #### 2.2.1 TANK CAPACITORS On boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits including DSCs to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device, and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from 4.7 µF to 47 µF. #### 2.3 **CPU Logic Filter Capacitor** Connection (VCAP) A low-ESR (< 5 Ohms) capacitor is required on the VCAP pin, which is used to stabilize the voltage regulator output voltage. The VCAP pin must not be connected to VDD, and must have a capacitor between 4.7 µF and 10 µF, preferably surface mount connected within one-eights inch of the VCAP pin connected to ground. The type can be ceramic or tantalum. Refer to Section 30.0 "Electrical Characteristics" additional information. The placement of this capacitor should be close to the VCAP. It is recommended that the trace length not exceed one-guarter inch (6 mm). Refer to Section 27.2 "On-Chip Voltage Regulator" for details. #### Master Clear (MCLR) Pin 2.4 The MCLR pin provides for two specific device functions: - · Device Reset - · Device programming and debugging During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the MCLR pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements. For example, as shown in Figure 2-2, it is recommended that the capacitor C, be isolated from the MCLR pin during programming and debugging operations. Place the components shown in Figure 2-2 within one-quarter inch (6 mm) from the $\overline{\text{MCLR}}$ pin. #### **EXAMPLE OF MCLR PIN** FIGURE 2-2: CONNECTIONS - **Note 1:** $R \le 10 \text{ k}\Omega$ is recommended. A suggested starting value is 10 k $\Omega$ Ensure that the MCLR pin VIH and VIL specifications are met. - $R1 \le 470\Omega$ will limit any current flowing into MCLR from the external capacitor C, in the event of MCLR pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). Ensure that the MCLR pin VIH and VIL specifications are met. ## 2.5 ICSP Pins The PGECx and PGEDx pins are used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms. Pull-up resistors, series diodes, and capacitors on the PGECx and PGEDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements. Ensure that the "Communication Channel Select" (i.e., PGECx/PGEDx pins) programmed into the device matches the physical connections for the ICSP to MPLAB® ICD 3 or MPLAB REAL ICE $^{\text{TM}}$ . For more information on ICD 3 and REAL ICE connection requirements, refer to the following documents that are available on the Microchip website. - "Using MPLAB<sup>®</sup> ICD 3 In-Circuit Debugger" (poster) DS51765 - "MPLAB® ICD 3 Design Advisory" DS51764 - "MPLAB<sup>®</sup> REAL ICE™ In-Circuit Emulator User's Guide" DS51616 - "Using MPLAB® REAL ICE™" (poster) DS51749 ## 2.6 External Oscillator Pins Many DSCs have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to **Section 9.0 "Oscillator Configuration"** for details). The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the respective oscillator pins. not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate them from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. A suggested layout is shown in Figure 2-3. Recommendations for crystals and ceramic resonators are provided in Table 2-1 and Table 2-2, respectively. FIGURE 2-3: SUGGESTED PLACEMENT OF THE OSCILLATOR CIRCUIT TABLE 2-1: CRYSTAL RECOMMENDATIONS | Part<br>Number | Vendor | Freq. | Load<br>Cap. | Package<br>Case | Frequency<br>Tolerance | Mounting<br>Type | Operating<br>Temperature | | | | |----------------------|----------|--------|--------------|-----------------|------------------------|------------------|--------------------------|--|--|--| | ECS-40-20-4DN | ECS Inc. | 4 MHz | 20 pF | HC49/US | ±30 ppm | TH | -40°C to +85°C | | | | | ECS-80-18-4DN | ECS Inc. | 8 MHz | 18 pF | HC49/US | ±30 ppm | TH | -40°C to +85°C | | | | | ECS-100-18-4-DN | ECS Inc. | 10 MHz | 18 pF | HC49/US | ±30 ppm | TH | -40°C to +85°C | | | | | ECS-200-20-4DN | ECS Inc. | 20 MHz | 20 pF | HC49/US | ±30 ppm | TH | -40°C to +85°C | | | | | ECS-40-20-5G3XDS-TR | ECS Inc. | 4 MHz | 20 pF | HC49/US | ±30 ppm | SM | -40°C to +125°C | | | | | ECS-80-20-5G3XDS-TR | ECS Inc. | 8 MHz | 20 pF | HC49/US | ±30 ppm | SM | -40°C to +125°C | | | | | ECS-100-20-5G3XDS-TR | ECS Inc. | 10 MHz | 20 pF | HC49/US | ±30 ppm | SM | -40°C to +125°C | | | | | ECS-200-20-5G3XDS-TR | ECS Inc. | 20 MHz | 20 pF | HC49/US | ±30 ppm | SM | -40°C to 125°C | | | | | NX3225SA 20MHZ AT-W | NDK | 20 MHz | 8 pF | 3.2 mm x 2.5 mm | ±50 ppm | SM | -40°C to 125°C | | | | **Legend:** TH = Through Hole SM = Surface Mount TABLE 2-2: RESONATOR RECOMMENDATIONS | Part<br>Number | Vendor | Freq. | Load<br>Cap. | Package<br>Case | Frequency<br>Tolerance | Mounting<br>Type | Operating<br>Temperature | |----------------|-----------|--------|--------------|-----------------|------------------------|------------------|--------------------------| | FCR4.0M5T | TDK Corp. | 4 MHz | N/A | Radial | ±0.5% | TH | -40°C to +85°C | | FCR8.0M5 | TDK Corp. | 8 MHz | N/A | Radial | ±0.5% | TH | -40°C to +85°C | | HWZT-10.00MD | TDK Corp. | 10 MHz | N/A | Radial | ±0.5% | TH | -40°C to +85°C | | HWZT-20.00MD | TDK Corp. | 20 MHz | N/A | Radial | ±0.5% | TH | -40°C to +85°C | **Legend:** TH = Through Hole ## 2.7 Oscillator Value Conditions on Device Start-up If the PLL of the target device is enabled and configured for the device start-up oscillator, the maximum oscillator source frequency must be limited to ≤8 MHz for start-up with the PLL enabled to comply with device PLL start-up conditions. This means that if the external oscillator frequency is outside this range, the application must start-up in the FRC mode first. The default PLL settings after a POR with an oscillator frequency outside this range will violate the device operating speed. Once the device powers up, the application firmware can initialize the PLL SFRs, CLKDIV and PLLDBF to a suitable value, and then perform a clock switch to the Oscillator + PLL clock source. Note that clock switching must be enabled in the device Configuration word. # 2.8 Configuration of Analog and Digital Pins During ICSP Operations If MPLAB ICD 3 or REAL ICE is selected as a debugger, it automatically initializes all of the analog-to-digital input pins (ANx) as "digital" pins, by setting all bits in the AD1PCFGL register. The bits in this register that correspond to the analog-to-digital pins that are initialized by MPLAB ICD 3 or REAL ICE, must not be cleared by the user application firmware; otherwise, communication errors will result between the debugger and the device. If your application needs to use certain analog-to-digital pins as analog input pins during the debug session, the user application must clear the corresponding bits in the AD1PCFGL register during initialization of the ADC module. When MPLAB ICD 3 or REAL ICE is used as a programmer, the user application firmware must correctly configure the AD1PCFGL register. Automatic initialization of this register is only done during debugger operation. Failure to correctly configure the register(s) will result in all analog-to-digital pins being recognized as analog input pins, resulting in the port value being read as a logic '0', which may affect user application functionality. ### 2.9 Unused I/Os Unused I/O pins should be configured as outputs and driven to a logic-low state. Alternatively, connect a 1k to 10k resistor between Vss and the unused pin. ## 3.0 CPU Note 1: This data sheet summarizes the features of the dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 2. "CPU" (DS70204) of the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip website (www.microchip.com). 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. ## 3.1 Overview The dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/ X04, and dsPIC33FJ128GPX02/X04 CPU module has a 16-bit (data) modified Harvard architecture with an enhanced instruction set, including significant support for DSP. The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space. The actual amount of program memory implemented varies by device. A single-cycle instruction prefetch mechanism is used to help maintain throughput and provides predictable execution. All instructions execute in a single cycle, with the exception of instructions that change the program flow, the double-word move (MOV.D) instruction and the table instructions. Overhead-free program loop constructs are supported using the DO and REPEAT instructions, both of which are interruptible at any time. The dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 devices have sixteen, 16-bit working registers in the programmer's model. Each of the working registers can serve as a data, address or address offset register. The 16th working register (W15) operates as a software Stack Pointer (SP) for interrupts and calls. There are two classes of instruction in the dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 devices: MCU and DSP. These two instruction classes are seamlessly integrated into a single CPU. The instruction set includes many addressing modes and is designed for optimum C compiler efficiency. For most instructions, the dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 is capable of executing a data (or program data) memory read, a working register (data) read, a data memory write and a program (instruction) memory read per instruction cycle. As a result, three parameter instructions can be supported, allowing A + B = C operations to be executed in a single cycle. A block diagram of the CPU is shown in Figure 3-1, and the programmer's model for the dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 is shown in Figure 3-2. ## 3.2 Data Addressing Overview The data space can be addressed as 32K words or 64 Kbytes and is split into two blocks, referred to as X and Y data memory. Each memory block has its own independent Address Generation Unit (AGU). The MCU class of instructions operates solely through the X memory AGU, which accesses the entire memory map as one linear data space. Certain DSP instructions operate through the X and Y AGUs to support dual operand reads, which splits the data address space into two parts. The X and Y data space boundary is device-specific. Overhead-free circular buffers (Modulo Addressing mode) are supported in both X and Y address spaces. The Modulo Addressing removes the software boundary checking overhead for DSP algorithms. Furthermore, the X AGU circular addressing can be used with any of the MCU class of instructions. The X AGU also supports Bit-Reversed Addressing to greatly simplify input or output data reordering for radix-2 FFT algorithms. The upper 32 Kbytes of the data space memory map can optionally be mapped into program space at any 16K program word boundary defined by the 8-bit Program Space Visibility Page (PSVPAG) register. The program-to-data-space mapping feature lets any instruction access program space as if it were data space. ## 3.3 DSP Engine Overview The DSP engine features a high-speed 17-bit by 17-bit multiplier, a 40-bit ALU, two 40-bit saturating accumulators and a 40-bit bidirectional barrel shifter. The barrel shifter is capable of shifting a 40-bit value up to 16 bits right or left, in a single cycle. The DSP instructions operate seamlessly with all other instructions and have been designed for optimal realtime performance. The MAC instruction and other associated instructions can concurrently fetch two data operands from memory while multiplying two W registers and accumulating and optionally saturating the result in the same cycle. This instruction functionality requires that the RAM data space be split for these instructions and linear for all others. Data space partitioning is achieved in a transparent and flexible manner through dedicating certain working registers to each address space. ## 3.4 Special MCU Features The dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 features a 17-bit by 17-bit single-cycle multiplier that is shared by both the MCU ALU and DSP engine. The multiplier can perform signed, unsigned and mixed-sign multiplication. Using a 17-bit by 17-bit multiplier for 16-bit by 16-bit multiplication not only allows you to perform mixed-sign multiplication, it also achieves accurate results for special operations, such as (-1.0) x (-1.0). The dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, and dsPIC33FJ128GPX02/X04 supports 16/16 and 32/16 divide operations, both fractional and integer. All divide instructions are iterative operations. They must be executed within a REPEAT loop, resulting in a total execution time of 19 instruction cycles. The divide operation can be interrupted during any of those 19 cycles without loss of data. A 40-bit barrel shifter is used to perform up to a 16-bit left or right shift in a single cycle. The barrel shifter can be used by both MCU and DSP instructions. FIGURE 3-1: dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, AND dsPIC33FJ128GPX02/X04 CPU CORE BLOCK DIAGRAM FIGURE 3-2: dsPIC33FJ32GP302/304, dsPIC33FJ64GPX02/X04, AND dsPIC33FJ128GPX02/