## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

L6561

## POWER FACTOR CORRECTOR

## 1 FEATURES

- VERY PRECISE ADJUSTABLE OUTPUT OVERVOLTAGE PROTECTION
- MICRO POWER START-UP CURRENT $(50 \mu \mathrm{~A}$ TYP.)
- VERY LOW OPERATING SUPPLY CURRENT(4mA TYP.)
- INTERNAL START-UP TIMER
- CURRENT SENSE FILTER ON CHIP
- DISABLE FUNCTION
- 1\% PRECISION (@ $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ ) INTERNAL REFERENCE VOLTAGE
- TRANSITION MODE OPERATION
- TOTEM POLE OUTPUT CURRENT: $\pm 400 \mathrm{~mA}$
- DIP-8/SO-8 PACKAGES


## 2 DESCRIPTION

L6561 is the improved version of the L6560 standard Power Factor Corrector. Fully compatible with the standard version, it has a superior performant multiplier making the device capable of working in wide input voltage range applications (from 85 V to 265 V ) with an excellent THD. Furthermore the start up current has been reduced at few tens of mA and a disable function has been implemented on the ZCD pin, guaranteeing lower current consumption in stand by mode.

Figure 1. Packages


Table 1. Order Codes

| Part Number | Package |
| :---: | :---: |
| L6561 | DIP-8 |
| L6561D | SO-8 |
| L6561D013TR | Tape \& Reel |

Realised in mixed BCD technology, the chip gives the following benefits:

- micro power start up current
- $1 \%$ precision internal reference voltage
$-\left(\mathrm{Tj}=25^{\circ} \mathrm{C}\right)$
- Soft Output Over Voltage Protection
- no need for external low pass filter on the current sense
- very low operating quiescent current minimises power dissipation
The totem pole output stage is capable of driving a Power MOS or IGBT with source and sink currents of $\pm 400 \mathrm{~mA}$. The device is operating in transition mode and it is optimised for Electronic Lamp Ballast application, AC-DC adaptors and SMPS.

Figure 2. Block Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Pin | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| IVcc | 8 | $\mathrm{I}_{\mathrm{q}}+\mathrm{I}_{\mathrm{z}} ;\left(\mathrm{I}_{\mathrm{GD}}=0\right)$ | 30 | mA |
| $\mathrm{I}_{\mathrm{GD}}$ | 7 | Output Totem Pole Peak Current ( $2 \mu \mathrm{~s}$ ) | $\pm 700$ | mA |
| INV, COMP MULT | 1, 2, 3 | Analog Inputs \& Outputs | -0.3 to 7 | V |
| CS | 4 | Current Sense Input | -0.3 to 7 | V |
| ZCD | 5 | Zero Current Detector | $\begin{gathered} 50 \text { (source) } \\ -10 \text { (sink) } \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\mathrm{P}_{\text {tot }}$ |  | $\begin{array}{ll}\text { Power Dissipation @ } \mathrm{Tamb}=50^{\circ} \mathrm{C} & \text { (DIP-8) } \\ & \text { (SO-8) }\end{array}$ | $\begin{gathered} 1 \\ 0.65 \end{gathered}$ | $\begin{aligned} & \hline W \\ & W \end{aligned}$ |
| $\mathrm{T}_{\mathrm{j}}$ |  | Junction Temperature Operating Range | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ |  | Storage Temperature | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |

Figure 3. Pin Connection (Top view)


Table 3. Thermal Data

| Symbol | Parameter | SO 8 | MINIDIP | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {th j-amb }}$ | Thermal Resistance Junction to ambient | 150 | 100 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Table 4. Pin Description

| N. | Name | Function |
| :---: | :---: | :--- |
| 1 | INV | Inverting input of the error amplifier. A resistive divider is connected between the output <br> regulated voltage and this point, to provide voltage feedback. |
| 2 | COMP | Output of error amplifier. A feedback compensation network is placed between this pin and the <br> INV pin. |
| 3 | MULT | Input of the multiplier stage. A resistive divider connects to this pin the rectified mains. A voltage <br> signal, proportional to the rectified mains, appears on this pin. |
| 4 | CS | Input to the comparator of the control loop. The current is sensed by a resistor and the resulting <br> voltage is applied to this pin. |
| 5 | ZCD | Zero current detection input. If it is connected to GND, the device is disabled. |
| 6 | GND | Current return for driver and control circuits. |
| 7 | GD | Gate driver output. A push pull output stage is able to drive the Power MOS with peak current of <br> 400mA (source and sink). |
| 8 | VCC | Supply voltage of driver and control circuits. |

(1) Parameter guaranteed by design, not tested in production.

## Table 5. Electrical Characteristics

( $\mathrm{V}_{\mathrm{CC}}=14.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$;unless otherwise specified)

| Symbol | Pin | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| SUPPLY VOLTAGE SECTION |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {CC }}$ | 8 | Operating Range | after turn-on | 11 |  | 18 | V |
| $\mathrm{~V}_{\text {CC ON }}$ | 8 | Turn-on Threshold |  | 11 | 12 | 13 | V |
| $\mathrm{~V}_{\text {CC OFF }}$ | 8 | Turn-off Threshold |  | 8.7 | 9.5 | 10.3 | V |
| Hys | 8 | Hysteresis |  | 2.2 | 2.5 | 2.8 | V |

## SUPPLY CURRENT SECTION

| $I_{\text {START-U }}$ | 8 | Start-up Current | before turn-on $\left(\mathrm{V}_{\mathrm{CC}}=11 \mathrm{~V}\right)$ | 20 | 50 | 90 | $\mu \mathrm{~A}$ |
| :---: | :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{q}}$ | 8 | Quiescent Current |  |  | 2.6 | 4 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | 8 | Operating Supply Current | $\mathrm{C}_{\mathrm{L}}=1 \mathrm{nF} @ 70 \mathrm{KHz}$ |  | 4 | 5.5 | mA |
|  |  |  | in OVP condition $\mathrm{V}_{\text {pin } 1}=2.7 \mathrm{~V}$ |  | 1.4 | 2.1 | mA |
| Iq | 8 | Quiescent Current | $\mathrm{V}_{\text {PIN } 5} \leq 150 \mathrm{mV}, \mathrm{V}_{\mathrm{CC}}>\mathrm{V}_{\mathrm{CC}}$ off |  | 1.4 | 2.1 | mA |
|  | 8 |  | $\mathrm{~V}_{\text {PIN } 5} \leq 150 \mathrm{mV}, \mathrm{V}_{\mathrm{CC}}<\mathrm{V}_{\mathrm{CC}}$ off | 20 | 50 | 90 | $\mu \mathrm{~A}$ |
|  | 8 | $\mathrm{I}_{\mathrm{Z}}$ | 8 | Zener Voltage | 25 mA | 18 | 20 |

## ERROR AMPLIFIER SECTION

| VINV | 1 | Voltage Feedback Input Threshold | $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$ | 2.465 | 2.5 | 2.535 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $12 \mathrm{~V}<\mathrm{V}_{\text {cC }}<18 \mathrm{~V}$ | 2.44 |  | 2.56 | V |
|  |  | Line Regulation | $\mathrm{V}_{\text {CC }}=12$ to 18 V |  | 2 | 5 | mV |
| IINv | 1 | Input Bias Current |  |  | -0.1 | -1 | $\mu \mathrm{A}$ |
| Gv |  | Voltage Gain | Open loop | 60 | 80 |  | dB |
| GB |  | Gain Bandwidth |  |  | 1 |  | MHz |
| ICOMP | 2 | Source Current | $\mathrm{V}_{\text {COMP }}=4 \mathrm{~V}, \mathrm{~V}_{\text {INV }}=2.4 \mathrm{~V}$ | -2 | -4 | -8 | mA |
|  |  | Sink Current | $\mathrm{V}_{\text {COMP }}=4 \mathrm{~V}, \mathrm{~V}_{\text {INV }}=2.6 \mathrm{~V}$ | 2.5 | 4.5 |  | mA |
| $\mathrm{V}_{\text {comp }}$ | 2 | Upper Clamp Voltage | ISOURCE $=0.5 \mathrm{~mA}$ |  | 5.8 |  | V |
|  |  | Lower Clamp Voltage | $\mathrm{I}_{\text {Sink }}=0.5 \mathrm{~mA}$ |  | 2.25 |  | V |

## MULTIPLIER SECTION

| $\mathrm{V}_{\text {MULT }}$ | 3 | Linear Operating Voltage |  | 0 to 3 | 0 to 3.5 |  | V |
| :---: | :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\frac{\Delta \mathrm{~V}_{\text {CS }}}{\Delta \mathrm{V}_{\text {mult }}}$ |  | Output Max. Slope | $\mathrm{V}_{\text {MULT }}=$ from 0V to 0.5V <br> $\mathrm{V}_{\text {COMP }}=$ Upper Clamp Voltage | 1.65 | 1.9 |  |  |
| K |  | Gain | $\mathrm{V}_{\text {MULT }=1 \mathrm{~V} \mathrm{~V}_{\text {COMP }}=4 \mathrm{~V}}$ | 0.45 | 0.6 | 0.75 | $1 / \mathrm{V}$ |

## CURRENT SENSE COMPARATOR

| $\mathrm{V}_{\mathrm{CS}}$ | 4 | Current Sense Reference <br> Clamp | $\mathrm{V}_{\text {MULT }}=2.5 \mathrm{~V}$ <br> $\mathrm{~V}_{\text {COMP }}=$ Upper Clamp Voltage | 1.6 | 1.7 | 1.8 | V |
| :---: | :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CS}}$ | 4 | Input Bias Current | $\mathrm{V}_{\text {OS }}=0$ |  | -0.05 | -1 | $\mu \mathrm{~A}$ |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{H}-\mathrm{L})$ | 4 | Delay to Output |  |  | 200 | 450 | ns |
|  | 4 | Current Sense Offset |  |  | 0 | 15 | mV |

## ZERO CURRENT DETECTOR

| V ZCD | 5 | Input Threshold Voltage Rising Edge | (1) |  | 2.1 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Hysteresis | (1) | 0.3 | 0.5 | 0.7 | V |
| V ZCD | 5 | Upper Clamp Voltage | $\mathrm{IzCD}^{\prime}=20 \mu \mathrm{~A}$ | 4.5 | 5.1 | 5.9 | V |
| $\mathrm{V}_{\text {ZCD }}$ | 5 | Upper Clamp Voltage | $\mathrm{IzCD}=3 \mathrm{~mA}$ | 4.7 | 5.2 | 6.1 | V |

Table 5. Electrical Characteristics (continued)
( $\mathrm{V}_{\mathrm{CC}}=14.5 \mathrm{~V}$; $\mathrm{T}_{\mathrm{amb}}=-25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$;unless otherwise specified)

| Symbol | Pin | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $V_{Z C D}$ | 5 | Lower Clamp Voltage | $\mathrm{I}_{\mathrm{ZCD}}=-3 \mathrm{~mA}$ | 0.3 | 0.65 | 1 | V |
| $\mathrm{I}_{\mathrm{ZCD}}$ | 5 | Sink Bias Current | $1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{ZCD}} \leq 4.5 \mathrm{~V}$ |  | 2 |  | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{ZCD}}$ | 5 | Source Current Capability |  | -3 |  | -10 | mA |
| $\mathrm{I}_{\mathrm{ZCD}}$ | 5 | Sink Current Capability |  | 3 |  | 10 | mA |
| $\mathrm{~V}_{\text {DIS }}$ | 5 | Disable threshold |  | 150 | 200 | 250 | mV |
| $\mathrm{I}_{\mathrm{ZCD}}$ | 5 | Restart Current After Disable | $\mathrm{V}_{\mathrm{ZCD}}<\mathrm{V}_{\text {dis }} ; \mathrm{V}_{\text {CC }}>\mathrm{V}_{\text {CCOFF }}$ | -100 | -200 | -300 | $\mu \mathrm{~A}$ |


| OUTPUT SECTION |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{G D}$ | 7 | Dropout Voltage | $\mathrm{I}_{\text {GDsource }}=200 \mathrm{~mA}$ |  | 1.2 | 2 | V |
|  |  |  | $\mathrm{I}_{\text {GDsource }}=20 \mathrm{~mA}$ |  | 0.7 | 1 | V |
|  |  |  | $\mathrm{I}_{\text {GDsink }}=200 \mathrm{~mA}$ |  |  | 1.5 | V |
|  |  |  | IGDsink $=20 \mathrm{~mA}$ |  |  | 0.3 | V |
| $\mathrm{t}_{\mathrm{r}}$ | 7 | Output Voltage Rise Time | $\mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}$ |  | 40 | 100 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | 7 | Output Voltage Fall Time | $\mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}$ |  | 40 | 100 | ns |
| IGD off | 7 | IGD Sink Current | $\mathrm{V}_{\mathrm{CC}}=3.5 \mathrm{~V} \mathrm{~V}_{\mathrm{GD}}=1 \mathrm{~V}$ | 5 | 10 | - | mA |

## OUTPUT OVERVOLTAGE SECTION

| Iovp | 2 | OVP Triggering Current |  | 35 | 40 | 45 | $\mu \mathrm{~A}$ |
| :---: | :---: | :--- | :--- | :---: | :---: | :---: | :---: |
|  |  | Static OVP Threshold |  | 2.1 | 2.25 | 2.4 | V |
| RESTART TIMER |  | 70 | 150 | 400 | $\mu \mathrm{~s}$ |  |  |
| tsTART |  | Start Timer |  | 70 |  |  |  |

## 3 OVER VOLTAGE PROTECTION OVP

The output voltage is expected to be kept by the operation of the PFC circuit close to its nominal value. This is set by the ratio of the two external resistors R1 and R2 (see fig. 5), taking into consideration that the non inverting input of the error amplifier is biased inside the L6561 at 2.5 V .
In steady state conditions, the current through R1 and R2 is:

$$
I_{R 1 s c}=\frac{V_{\text {out }}-2.5}{R 1}=I_{R 2}=\frac{2.5 \mathrm{~V}}{R 2}
$$

and, if the external compensation network is made only with a capacitor $\mathrm{C}_{\text {comp }}$, the current through $\mathrm{C}_{\text {comp }}$ equals zero. When the output voltage increases abruptly the current through R1 becomes:

$$
\mathrm{I}_{\mathrm{R} 1}=\frac{\mathrm{V}_{\text {outsc }}+\Delta \mathrm{V}_{\text {out }}-2.5}{\mathrm{R} 1}=\mathrm{I}_{\mathrm{R} 1 \mathrm{sc}}+\Delta \mathrm{I}_{\mathrm{R} 1}
$$

Since the current through R2 does not change, $\Delta \mathrm{I}_{\mathrm{R} 1}$ must flow through the capacitor $\mathrm{C}_{\text {comp }}$ and enter the error amplifier.
This current is monitored inside the L6561 and when reaches about $37 \mu \mathrm{~A}$ the output voltage of the multiplier is forced to decrease, thus reducing the energy drawn from the mains. If the current exceeds $40 \mu \mathrm{~A}$, the OVP protection is triggered (Dynamic OVP), and the external power transistor is switched off until the current falls approximately below $10 \mu \mathrm{~A}$.
However, if the overvoltage persists, an internal comparator (Static OVP) confirms the OVP condition keeping the external power switch turned off (see fig. 4).Finally, the overvoltage that triggers the OVP function is:

$$
\Delta \mathrm{V}_{\text {out }}=\mathrm{R}_{1} \cdot 40 \mu \mathrm{~A} .
$$

Typical values for $R_{1}, R_{2}$ and $C$ are shown in the application circuits. The overvoltage can be set indepen-
dently from the average output voltage. The precision in setting the overvoltage threshold is $7 \%$ of the overvoltage value (for instance $\Delta \mathrm{V}=60 \mathrm{~V} \pm 4.2 \mathrm{~V}$ ).

### 3.1 Disable function

The zero current detector (ZCD) pin can be used for device disabling as well. By grounding the ZCD voltage the device is disabled reducing the supply current consumption at 1.4 mA typical (@ 14.5 V supply voltage).
Releasing the ZCD pin the internal start-up timer will restart the device.
Figure 4.


Figure 5. Overvoltage Protection Circuit


Figure 6. Typical Application Circuit (80W, 110VAC)


Figure 7. Typical Application Circuit (120W, 220VAC)


Figure 8. Typical Application Circuit (80W, Wide-range Mains)


Figure 9. Demo Board (EVAL6561-80) Electrical Schematic


Figure 10. EVAL6561-80: PCB and Component Layout (Top view, real size 57x108mm)


Table 6. EVAL6561-80: Evaluation Results.

| $\mathrm{V}_{\text {in }}(\mathrm{Vac})$ | Pin (W) | $\mathrm{V}_{0}$ (Vdc) | $\Delta \mathrm{Vo}$ (Vdc) | Po (W) | $\eta$ (\%) | w/o THD reducer |  | with THD reducer |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | PF | THD (\%) | PF | THD (\%) |
| 85 | 87.2 | 400.1 | 14 | 80.7 | 92.8 | 0.999 | 3.7 | 0.999 | 2.9 |
| 110 | 85.2 | 400.1 | 14 | 80.7 | 94.7 | 0.996 | 5.0 | 0.996 | 3.2 |
| 135 | 84.2 | 400.1 | 14 | 80.7 | 95.8 | 0.989 | 6.2 | 0.989 | 3.7 |
| 175 | 83.5 | 400.1 | 14 | 80.7 | 96.6 | 0.976 | 8.3 | 0.976 | 4.3 |
| 220 | 83.1 | 400.1 | 14 | 80.7 | 97.1 | 0.940 | 10.7 | 0.941 | 5.6 |
| 265 | 82.9 | 400.1 | 14 | 80.7 | 97.3 | 0.890 | 13.7 | 0.893 | 8.1 |

Figure 11. OVP Current Threshold vs.
Temperature


Figure 12. Undervoltage Lockout Threshold vs. Temperature


Figure 13. Supply Current vs. Supply Voltage


Figure 14. Voltage Feedback Input Threshold vs. Temperature


Figure 15. Output Saturation Voltage vs. Sink Current


Figure 17. Multiplier Characteristics Family


Figure 16. Output Saturation Voltage vs.

## Source Current



Figure 18. DIP-8 Mechanical Data \& Package Dimensions

| DIM. | mm |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |
| A |  | 3.32 |  |  | 0.131 |  |
| a1 | 0.51 |  |  | 0.020 |  |  |
| B | 1.15 |  | 1.65 | 0.045 |  | 0.065 |
| b | 0.356 |  | 0.55 | 0.014 |  | 0.022 |
| b1 | 0.204 |  | 0.304 | 0.008 |  | 0.012 |
| D |  |  | 10.92 |  |  | 0.430 |
| E | 7.95 |  | 9.75 | 0.313 |  | 0.384 |
| e |  | 2.54 |  |  | 0.100 |  |
| e3 |  | 7.62 |  |  | 0.300 |  |
| e4 |  | 7.62 |  |  | 0.300 |  |
| F |  |  | 6.6 |  |  | 0.260 |
| I |  |  | 5.08 |  |  | 0.200 |
| L | 3.18 |  | 3.81 | 0.125 |  | 0.150 |
| Z |  |  | 1.52 |  |  | 0.060 |


| OUTLINE AND |
| :---: |
| MECHANICAL DATA |


|  |
| :---: |
| DIP-8 |



Figure 19. SO-8 Mechanical Data \& Package Dimensions

| DIM. | mm |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |
| A | 1.35 |  | 1.75 | 0.053 |  | 0.069 |
| A1 | 0.10 |  | 0.25 | 0.004 |  | 0.010 |
| A2 | 1.10 |  | 1.65 | 0.043 |  | 0.065 |
| B | 0.33 |  | 0.51 | 0.013 |  | 0.020 |
| C | 0.19 |  | 0.25 | 0.007 |  | 0.010 |
| $\mathrm{D}^{(1)}$ | 4.80 |  | 5.00 | 0.189 |  | 0.197 |
| E | 3.80 |  | 4.00 | 0.15 |  | 0.157 |
| e |  | 1.27 |  |  | 0.050 |  |
| H | 5.80 |  | 6.20 | 0.228 |  | 0.244 |
| h | 0.25 |  | 0.50 | 0.010 |  | 0.020 |
| L | 0.40 |  | 1.27 | 0.016 |  | 0.050 |
| k | $0^{\circ}$ (min.), $8^{\circ}$ (max.) |  |  |  |  |  |
| ddd |  |  | 0.10 |  |  | 0.004 |
| Note: (1) Dimensions D does not include mold flash, protrusions or gate burrs. <br> Mold flash, potrusions or gate burrs shall not exceed 0.15 mm (.006inch) in total (both side). |  |  |  |  |  |  |



Table 7. Revision History

| Date | Revision | Description of Changes |
| :---: | :---: | :--- |
| January 2004 | 15 | First Issue |
| June 2004 | 16 | Modified the Style-look in compliance with the "Corporate Technical <br> Publications Design Guide". <br> Changed input of the power amplifier connected to Multiplier (Fig. 2). |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics.
All other names are the property of their respective owners
© 2004 STMicroelectronics - All rights reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States
www.st.com

