

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# **EFM32GG290 DATASHEET**

#### F1024/F512

| • | ARM | Cortex-M3 | CPU | platform |
|---|-----|-----------|-----|----------|
|---|-----|-----------|-----|----------|

- High Performance 32-bit processor @ up to 48 MHz
- · Memory Protection Unit

#### Flexible Energy Management System

- 20 nA @ 3 V Shutoff Mode
- 0.4 μA @ 3 V Shutoff Mode with RTC
- 0.8 μA @ 3 V Stop Mode, including Power-on Reset, Brown-out Detector, RAM and CPU retention
- 1.1 μA @ 3 V Deep Sleep Mode, including RTC with 32.768 kHz oscillator, Power-on Reset, Brown-out Detector, RAM and CPU retention
- 80 μA/MHz @ 3 V Sleep Mode
- 219 μA/MHz @ 3 V Run Mode, with code executed from flash
- 1024/512 KB Flash
  - · Read-while-write support
- 128 KB RAM
- 90 General Purpose I/O pins
  - Configurable push-pull, open-drain, pull-up/down, input filter, drive strength
  - Configurable peripheral I/O locations
  - 16 asynchronous external interrupts
  - · Output state retention and wake-up from Shutoff Mode
- 12 Channel DMA Controller
- 12 Channel Peripheral Reflex System (PRS) for autonomous inter-peripheral signaling
- · Hardware AES with 128/256-bit keys in 54/75 cycles
- Timers/Counters
  - 4× 16-bit Timer/Counter
    - 4×3 Compare/Capture/PWM channels
    - Dead-Time Insertion on TIMER0
  - · 16-bit Low Energy Timer
  - 1× 24-bit Real-Time Counter and 1× 32-bit Real-Time Counter
  - 3× 16/8-bit Pulse Counter with asynchronous operation
  - Watchdog Timer with dedicated RC oscillator @ 50 nA
- Backup Power Domain
  - RTC and retention registers in a separate power domain, available in all energy modes
  - · Operation from backup battery when main power drains out

- External Bus Interface for up to 4x256 MB of external memory mapped space
  - TFT Controller with Direct Drive
- · Communication interfaces
  - 3x Universal Synchronous/Asynchronous Receiver/Transmitter
    - UART/SPI/SmartCard (ISO 7816)/IrDA/I2S
  - 2x Universal Asynchronous Receiver/Transmitter
  - 2× Low Energy UART
    - Autonomous operation with DMA in Deep Sleep Mode
  - 2× I<sup>2</sup>C Interface with SMBus support
    - · Address recognition in Stop Mode
- · Ultra low power precision analog peripherals
  - 12-bit 1 Msamples/s Analog to Digital Converter
    - 8 single ended channels/4 differential channels
    - · On-chip temperature sensor
  - 12-bit 500 ksamples/s Digital to Analog Converter
    - 2 single ended channels/1 differential channel
  - 2× Analog Comparator
    - Capacitive sensing with up to 16 inputs
  - 3× Operational Amplifier
    - 6.1 MHz GBW, Rail-to-rail, Programmable Gain
  - Supply Voltage Comparator
- Low Energy Sensor Interface (LESENSE)
  - Autonomous sensor monitoring in Deep Sleep Mode
- Wide range of sensors supported, including LC sensors and capacitive buttons
- Ultra efficient Power-on Reset and Brown-Out Detector
- Debug Interface
  - 2-pin Serial Wire Debug interface
    - 1-pin Serial Wire Viewer
  - Embedded Trace Module v3.5 (ETM)
- Pre-Programmed UART Bootloader
- Temperature range -40 to 85 °C
- Single power supply 1.98 to 3.8 V
- BGA112 package

#### 32-bit ARM Cortex-M0+, Cortex-M3 and Cortex-M4 microcontrollers for:

- Energy, gas, water and smart metering
- Health and fitness applications
- · Smart accessories

- Alarm and security systems
- · Industrial and home automation



















# **1 Ordering Information**

Table 1.1 (p. 2) shows the available EFM32GG290 devices.

Table 1.1. Ordering Information

| Ordering Code             | Flash (kB) | RAM (kB) | Max<br>Speed<br>(MHz) | Supply<br>Voltage<br>(V) | Temperature<br>(°C) | Package |
|---------------------------|------------|----------|-----------------------|--------------------------|---------------------|---------|
| EFM32GG290F512G-E-BGA112  | 512        | 128      | 48                    | 1.98 - 3.8               | -40 - 85            | BGA112  |
| EFM32GG290F1024G-E-BGA112 | 1024       | 128      | 48                    | 1.98 - 3.8               | -40 - 85            | BGA112  |

Adding the suffix 'R' to the part number (e.g. EFM32GG290F512G-E-BGA112R) denotes tape and reel.

Visit www.silabs.com for information on global distributors and representatives.



## 2 System Summary

## 2.1 System Introduction

The EFM32 MCUs are the world's most energy friendly microcontrollers. With a unique combination of the powerful 32-bit ARM Cortex-M3, innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of peripherals, the EFM32GG microcontroller is well suited for any battery operated application as well as other systems requiring high performance and low-energy consumption. This section gives a short introduction to each of the modules in general terms and also shows a summary of the configuration for the EFM32GG290 devices. For a complete feature set and in-depth information on the modules, the reader is referred to the *EFM32GG Reference Manual*.

A block diagram of the EFM32GG290 is shown in Figure 2.1 (p. 3).

Figure 2.1. Block Diagram



#### 2.1.1 ARM Cortex-M3 Core

The ARM Cortex-M3 includes a 32-bit RISC processor which can achieve as much as 1.25 Dhrystone MIPS/MHz. A Memory Protection Unit with support for up to 8 memory segments is included, as well as a Wake-up Interrupt Controller handling interrupts triggered while the CPU is asleep. The EFM32 implementation of the Cortex-M3 is described in detail in *EFM32 Cortex-M3 Reference Manual*.

## 2.1.2 Debug Interface (DBG)

This device includes hardware debug support through a 2-pin serial-wire debug interface and an Embedded Trace Module (ETM) for data/instruction tracing. In addition there is also a 1-wire Serial Wire Viewer pin which can be used to output profiling information, data trace and software-generated messages.



#### 2.1.3 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the EFM32GG microcontroller. The flash memory is readable and writable from both the Cortex-M3 and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1.

#### 2.1.4 Direct Memory Access Controller (DMA)

The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230  $\mu$ DMA controller licensed from ARM.

#### 2.1.5 Reset Management Unit (RMU)

The RMU is responsible for handling the reset functionality of the EFM32GG.

#### 2.1.6 Energy Management Unit (EMU)

The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32GG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks.

#### 2.1.7 Clock Management Unit (CMU)

The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32GG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive.

## 2.1.8 Watchdog (WDOG)

The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure.

## 2.1.9 Peripheral Reflex System (PRS)

The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS.

## 2.1.10 External Bus Interface (EBI)

The External Bus Interface provides access to external parallel interface devices such as SRAM, FLASH, ADCs and LCDs. The interface is memory mapped into the address bus of the Cortex-M3. This enables seamless access from software without manually manipulating the IO settings each time a read or write is performed. The data and address lines are multiplexed in order to reduce the number of pins required to interface the external devices. The timing is adjustable to meet specifications of the external devices. The interface is limited to asynchronous devices.



#### 2.1.11 TFT Direct Drive

The EBI contains a TFT controller which can drive a TFT via a 565 RGB interface. The TFT controller supports programmable display and port sizes and offers accurate control of frequency and setup and hold timing. Direct Drive is supported for TFT displays which do not have their own frame buffer. In that case TFT Direct Drive can transfer data from either on-chip memory or from an external memory device to the TFT at low CPU load. Automatic alpha-blending and masking is also supported for transfers through the EBI interface.

#### 2.1.12 Inter-Integrated Circuit Interface (I2C)

The  $I^2C$  module provides an interface between the MCU and a serial  $I^2C$ -bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the  $I^2C$  module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes.

# 2.1.13 Universal Synchronous/Asynchronous Receiver/Transmitter (US-ART)

The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 SmartCards, IrDA and I2S devices.

#### 2.1.14 Pre-Programmed UART Bootloader

The bootloader presented in application note AN0003 is pre-programmed in the device at factory. Autobaud and destructive write are supported. The autobaud feature, interface and commands are described further in the application note.

## 2.1.15 Universal Asynchronous Receiver/Transmitter (UART)

The Universal Asynchronous serial Receiver and Transmitter (UART) is a very flexible serial I/O module. It supports full- and half-duplex asynchronous UART communication.

# 2.1.16 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption.

## 2.1.17 Timer/Counter (TIMER)

The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output. TIMER0 also includes a Dead-Time Insertion module suitable for motor control applications.

## 2.1.18 Real Time Counter (RTC)

The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also



available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down.

#### 2.1.19 Backup Real Time Counter (BURTC)

The Backup Real Time Counter (BURTC) contains a 32-bit counter and is clocked either by a 32.768 kHz crystal oscillator, a 32.768 kHz RC oscillator or a 1 kHz ULFRCO. The BURTC is available in all Energy Modes and it can also run in backup mode, making it operational even if the main power should drain out.

#### 2.1.20 Low Energy Timer (LETIMER)

The unique LETIMER<sup>TM</sup>, the Low Energy Timer, is a 16-bit timer that is available in energy mode EM2 in addition to EM1 and EM0. Because of this, it can be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. It is also connected to the Real Time Counter (RTC), and can be configured to start counting on compare matches from the RTC.

#### 2.1.21 Pulse Counter (PCNT)

The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 - EM3.

#### 2.1.22 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from external pins. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

## 2.1.23 Voltage Comparator (VCMP)

The Voltage Supply Comparator is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

## 2.1.24 Analog to Digital Converter (ADC)

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 8 external pins and 6 internal signals.

## 2.1.25 Digital to Analog Converter (DAC)

The Digital to Analog Converter (DAC) can convert a digital value to an analog output voltage. The DAC is fully differential rail-to-rail, with 12-bit resolution. It has two single ended output buffers which can be combined into one differential output. The DAC may be used for a number of different applications such as sensor interfaces or sound output.

## 2.1.26 Operational Amplifier (OPAMP)

The EFM32GG290 features 3 Operational Amplifiers. The Operational Amplifier is a versatile general purpose amplifier with rail-to-rail differential input and rail-to-rail single ended output. The input can be set to pin, DAC or OPAMP, whereas the output can be pin, OPAMP or ADC. The current is programmable and the OPAMP has various internal configurations such as unity gain, programmable gain using internal resistors etc.



#### 2.1.27 Low Energy Sensor Interface (LESENSE)

The Low Energy Sensor Interface (LESENSE<sup>TM</sup>), is a highly configurable sensor interface with support for up to 16 individually configurable sensors. By controlling the analog comparators and DAC, LESENSE is capable of supporting a wide range of sensors and measurement schemes, and can for instance measure LC sensors, resistive sensors and capacitive sensors. LESENSE also includes a programmable FSM which enables simple processing of measurement results without CPU intervention. LESENSE is available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget.

#### 2.1.28 Backup Power Domain

The backup power domain is a separate power domain containing a Backup Real Time Counter, BURTC, and a set of retention registers, available in all energy modes. This power domain can be configured to automatically change power source to a backup battery when the main power drains out. The backup power domain enables the EFM32GG290 to keep track of time and retain data, even if the main power source should drain out.

#### 2.1.29 Advanced Encryption Standard Accelerator (AES)

The AES accelerator performs AES encryption and decryption with 128-bit or 256-bit keys. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys and 75 HFCORECLK cycles with 256-bit keys. The AES module is an AHB slave which enables efficient access to the data and key registers. All write accesses to the AES module must be 32-bit operations, i.e. 8- or 16-bit operations are not supported.

## 2.1.30 General Purpose Input/Output (GPIO)

In the EFM32GG290, there are 90 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advanced configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals.

## 2.2 Configuration Summary

The features of the EFM32GG290 is a subset of the feature set described in the EFM32GG Reference Manual. Table 2.1 (p. 7) describes device specific implementation of the features.

Table 2.1. Configuration Summary

| Module    | Configuration      | Pin Connections                  |
|-----------|--------------------|----------------------------------|
| Cortex-M3 | Full configuration | NA                               |
| DBG       | Full configuration | DBG_SWCLK, DBG_SWDIO,<br>DBG_SWO |
| MSC       | Full configuration | NA                               |
| DMA       | Full configuration | NA                               |
| RMU       | Full configuration | NA                               |
| EMU       | Full configuration | NA                               |
| CMU       | Full configuration | CMU_OUT0, CMU_OUT1               |
| WDOG      | Full configuration | NA                               |



| Module   | Configuration                             | Pin Connections                                                                                                                                                                      |
|----------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRS      | Full configuration                        | NA                                                                                                                                                                                   |
| EBI      | Full configuration                        | EBI_A[27:0], EBI_AD[15:0], EBI_ARDY,<br>EBI_ALE, EBI_BL[1:0], EBI_CS[3:0],<br>EBI_CSTFT, EBI_DCLK, EBI_DTEN,<br>EBI_HSNC, EBI_NANDREN,<br>EBI_NANDWEN, EBI_REN, EBI_VSNC,<br>EBI_WEN |
| I2C0     | Full configuration                        | 12C0_SDA, 12C0_SCL                                                                                                                                                                   |
| I2C1     | Full configuration                        | I2C1_SDA, I2C1_SCL                                                                                                                                                                   |
| USART0   | Full configuration with IrDA              | US0_TX, US0_RX. US0_CLK, US0_CS                                                                                                                                                      |
| USART1   | Full configuration with I2S               | US1_TX, US1_RX, US1_CLK, US1_CS                                                                                                                                                      |
| USART2   | Full configuration with I2S               | US2_TX, US2_RX, US2_CLK, US2_CS                                                                                                                                                      |
| UART0    | Full configuration                        | U0_TX, U0_RX                                                                                                                                                                         |
| UART1    | Full configuration                        | U1_TX, U1_RX                                                                                                                                                                         |
| LEUART0  | Full configuration                        | LEU0_TX, LEU0_RX                                                                                                                                                                     |
| LEUART1  | Full configuration                        | LEU1_TX, LEU1_RX                                                                                                                                                                     |
| TIMER0   | Full configuration with DTI               | TIM0_CC[2:0], TIM0_CDTI[2:0]                                                                                                                                                         |
| TIMER1   | Full configuration                        | TIM1_CC[2:0]                                                                                                                                                                         |
| TIMER2   | Full configuration                        | TIM2_CC[2:0]                                                                                                                                                                         |
| TIMER3   | Full configuration                        | TIM3_CC[2:0]                                                                                                                                                                         |
| RTC      | Full configuration                        | NA                                                                                                                                                                                   |
| BURTC    | Full configuration                        | NA                                                                                                                                                                                   |
| LETIMER0 | Full configuration                        | LET0_O[1:0]                                                                                                                                                                          |
| PCNT0    | Full configuration, 16-bit count register | PCNT0_S[1:0]                                                                                                                                                                         |
| PCNT1    | Full configuration, 8-bit count register  | PCNT1_S[1:0]                                                                                                                                                                         |
| PCNT2    | Full configuration, 8-bit count register  | PCNT2_S[1:0]                                                                                                                                                                         |
| ACMP0    | Full configuration                        | ACMP0_CH[7:0], ACMP0_O                                                                                                                                                               |
| ACMP1    | Full configuration                        | ACMP1_CH[7:0], ACMP1_O                                                                                                                                                               |
| VCMP     | Full configuration                        | NA                                                                                                                                                                                   |
| ADC0     | Full configuration                        | ADC0_CH[7:0]                                                                                                                                                                         |
| DAC0     | Full configuration                        | DAC0_OUT[1:0], DAC0_OUTxALT                                                                                                                                                          |
| ОРАМР    | Full configuration                        | Outputs: OPAMP_OUTx, OPAMP_OUTxALT, Inputs: OPAMP_Px, OPAMP_Nx                                                                                                                       |
| AES      | Full configuration                        | NA                                                                                                                                                                                   |
| GPIO     | 90 pins                                   | Available pins are shown in Table 4.3 (p. 63)                                                                                                                                        |

# 2.3 Memory Map

The *EFM32GG290* memory map is shown in Figure 2.2 (p. 9), with RAM and Flash sizes for the largest memory configuration.



Figure 2.2. EFM32GG290 Memory Map with largest RAM and Flash sizes





## 3 Electrical Characteristics

#### 3.1 Test Conditions

#### 3.1.1 Typical Values

The typical data are based on  $T_{AMB}=25^{\circ}C$  and  $V_{DD}=3.0$  V, as defined in Table 3.2 (p. 10), unless otherwise specified.

#### 3.1.2 Minimum and Maximum Values

The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 3.2 (p. 10), unless otherwise specified.

## 3.2 Absolute Maximum Ratings

The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in Table 3.1 (p. 10) may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 3.2 (p. 10).

Table 3.1. Absolute Maximum Ratings

| Symbol             | Parameter                         | Condition                              | Min  | Тур | Max                  | Unit |
|--------------------|-----------------------------------|----------------------------------------|------|-----|----------------------|------|
| T <sub>STG</sub>   | Storage tempera-<br>ture range    |                                        | -40  |     | 150                  | °C   |
| T <sub>S</sub>     | Maximum soldering temperature     | Latest IPC/JEDEC J-STD-020<br>Standard |      |     | 260                  | °C   |
| V <sub>DDMAX</sub> | External main sup-<br>ply voltage |                                        | 0    |     | 3.8                  | V    |
| V <sub>IOPIN</sub> | Voltage on any I/O pin            |                                        | -0.3 |     | V <sub>DD</sub> +0.3 | V    |
|                    | Current per I/O pin (sink)        |                                        |      |     | 100                  | mA   |
| IOMAX              | Current per I/O pin (source)      |                                        |      |     | -100                 | mA   |

## 3.3 General Operating Conditions

## 3.3.1 General Operating Conditions

Table 3.2. General Operating Conditions

| Symbol            | Parameter                    | Min  | Тур | Max | Unit |
|-------------------|------------------------------|------|-----|-----|------|
| T <sub>AMB</sub>  | Ambient temperature range    | -40  |     | 85  | °C   |
| V <sub>DDOP</sub> | Operating supply voltage     | 1.98 |     | 3.8 | V    |
| f <sub>APB</sub>  | Internal APB clock frequency |      |     | 48  | MHz  |
| f <sub>AHB</sub>  | Internal AHB clock frequency |      |     | 48  | MHz  |



# **3.4 Current Consumption**

Table 3.3. Current Consumption

| Symbol                       | Parameter                                                       | Condition                                                                                                 | Min | Тур              | Max               | Unit                |
|------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|------------------|-------------------|---------------------|
|                              |                                                                 | 48 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                      |     | 219              | 240               | μΑ/<br>MHz          |
|                              |                                                                 | 28 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                     |     | 205              | 225               | μΑ/<br>MHz          |
|                              | EM0 current. No prescaling. Run-                                | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                     |     | 206              | 229               | μ <b>A</b> /<br>MHz |
| I <sub>EM0</sub>             | ning prime num-<br>ber calculation code<br>from flash. (Produc- | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                     |     | 209              | 232               | μ <b>A</b> /<br>MHz |
|                              | tion test condition = 14MHz)                                    | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                     |     | 211              | 234               | μ <b>A</b> /<br>MHz |
|                              |                                                                 | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                    |     | 215              | 242               | μ <b>A</b> /<br>MHz |
|                              |                                                                 | 1.2 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                    |     | 243              | 327               | μ <b>A</b> /<br>MHz |
|                              |                                                                 | 48 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                      |     | 80               | 90                | μ <b>A</b> /<br>MHz |
|                              | EM1 current (Production test condition = 14MHz)                 | 28 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                     |     | 80               | 90                | μΑ/<br>MHz          |
|                              |                                                                 | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                     |     | 81               | 91                | μ <b>A</b> /<br>MHz |
| I <sub>EM1</sub>             |                                                                 | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                     |     | 83               | 99                | μ <b>A</b> /<br>MHz |
|                              |                                                                 | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                     |     | 85               | 100               | μΑ/<br>MHz          |
|                              |                                                                 | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                    |     | 90               | 102               | μΑ/<br>MHz          |
|                              |                                                                 | 1.2 MHz HFRCO. all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V                                    |     | 122              | 152               | μΑ/<br>MHz          |
| <b>L</b>                     | EM2 ourront                                                     | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C |     | 1.11             | 1.9 <sup>1</sup>  | μА                  |
| <b>І</b> ЕМ2                 | EM2 current                                                     | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C |     | 8.81             | 21.5 <sup>1</sup> | μА                  |
| levo.                        | EM3 current                                                     | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C                                                           |     | 0.81             | 1.5 <sup>1</sup>  | μΑ                  |
| I <sub>EM3</sub>             | LIVIO CUITETII                                                  | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C                                                           |     | 8.2 <sup>1</sup> | 20.3 <sup>1</sup> | μΑ                  |
| l                            | EMA current                                                     | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C                                                           |     | 0.02             | 0.08              | μΑ                  |
| I <sub>EM4</sub> EM4 current | LIVIA CUITETTI                                                  | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C                                                           |     | 0.5              | 2.5               | μΑ                  |

Only one RAM block enabled. The RAM block size is 32 kB.



## 3.4.1 EM2 Current Consumption

Figure 3.1. EM2 current consumption. RTC<sup>1</sup> prescaled to 1 Hz, 32.768 kHz LFRCO.



## 3.4.2 EM3 Current Consumption

Figure 3.2. EM3 current consumption.



<sup>&</sup>lt;sup>1</sup>Using backup RTC.



### 3.4.3 EM4 Current Consumption

Figure 3.3. EM4 current consumption.



## 3.5 Transition between Energy Modes

The transition times are measured from the trigger to the first clock edge in the CPU.

Table 3.4. Energy Modes Transitions

| Symbol            | Parameter                       | Min | Тур | Max | Unit                          |
|-------------------|---------------------------------|-----|-----|-----|-------------------------------|
| t <sub>EM10</sub> | Transition time from EM1 to EM0 |     | 0   |     | HF-<br>CORE-<br>CLK<br>cycles |
| t <sub>EM20</sub> | Transition time from EM2 to EM0 |     | 2   |     | μs                            |
| t <sub>EM30</sub> | Transition time from EM3 to EM0 |     | 2   |     | μs                            |
| t <sub>EM40</sub> | Transition time from EM4 to EM0 |     | 163 |     | μs                            |

## 3.6 Power Management

The EFM32GG requires the AVDD\_x, VDD\_DREG and IOVDD\_x pins to be connected together (with optional filter) at the PCB level. For practical schematic recommendations, please see the application note, "AN0002 EFM32 Hardware Design Considerations".



#### Table 3.5. Power Management

| Symbol                   | Parameter                                                                   | Condition                                                              | Min  | Тур  | Max  | Unit |
|--------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|------|
| V                        | BOD threshold on                                                            | ЕМ0                                                                    | 1.74 |      | 1.96 | ٧    |
| V <sub>BODextthr</sub> - | falling external sup-<br>ply voltage                                        | EM2                                                                    | 1.74 |      | 1.98 | V    |
| V <sub>BODintthr</sub> - | BOD threshold on<br>falling internally reg-<br>ulated supply volt-<br>age   |                                                                        | 1.57 |      | 1.70 | V    |
| V <sub>BODextthr+</sub>  | BOD threshold on rising external supply voltage                             |                                                                        |      | 1.85 | 1.98 | V    |
| V <sub>PORthr+</sub>     | Power-on Reset<br>(POR) threshold on<br>rising external sup-<br>ply voltage |                                                                        |      |      | 1.98 | V    |
| <sup>t</sup> RESET       | Delay from reset<br>is released until<br>program execution<br>starts        | Applies to Power-on Reset,<br>Brown-out Reset and pin reset.           |      | 163  |      | μѕ   |
| C <sub>DECOUPLE</sub>    | Voltage regulator decoupling capacitor.                                     | X5R capacitor recommended.<br>Apply between DECOUPLE pin<br>and GROUND |      | 1    |      | μF   |

## 3.7 Flash

Table 3.6. Flash

| Symbol               | Parameter                                   | Condition               | Min   | Тур  | Max             | Unit   |
|----------------------|---------------------------------------------|-------------------------|-------|------|-----------------|--------|
| EC <sub>FLASH</sub>  | Flash erase cycles before failure           |                         | 20000 |      |                 | cycles |
|                      |                                             | T <sub>AMB</sub> <150°C | 10000 |      |                 | h      |
| RET <sub>FLASH</sub> | Flash data retention                        | T <sub>AMB</sub> <85°C  | 10    |      |                 | years  |
|                      |                                             | T <sub>AMB</sub> <70°C  | 20    |      |                 | years  |
| tw_PROG              | Word (32-bit) programming time              |                         | 20    |      |                 | μs     |
| +                    | Page erase time                             | LPERASE == 0            | 20    | 20.4 | 20.8            | ms     |
| t <sub>PERASE</sub>  |                                             | LPERASE == 1            | 40    | 40.4 | 40.8            | ms     |
| t <sub>DERASE</sub>  | Device erase time                           |                         |       |      | 161.6           | ms     |
| 1                    | Fuere summent                               | LPERASE == 0            |       |      | 14 <sup>1</sup> | mA     |
| I <sub>ERASE</sub>   | Erase current                               | LPERASE == 1            |       |      | 7 <sup>1</sup>  | mA     |
|                      | NA/oit                                      | LPWRITE == 0            |       |      | 14 <sup>1</sup> | mA     |
| I <sub>WRITE</sub>   | Write current                               | LPWRITE == 1            |       |      | 7 <sup>1</sup>  | mA     |
| V <sub>FLASH</sub>   | Supply voltage during flash erase and write |                         | 1.98  |      | 3.8             | V      |

<sup>&</sup>lt;sup>1</sup>Measured at 25°C



# 3.8 General Purpose Input Output

Table 3.7. GPIO

| Symbol            | Parameter                                                                  | Condition                                                                       | Min                 | Тур                 | Max                 | Unit |
|-------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------|
| V <sub>IOIL</sub> | Input low voltage                                                          |                                                                                 |                     |                     | 0.30V <sub>DD</sub> | V    |
| V <sub>IOIH</sub> | Input high voltage                                                         |                                                                                 | 0.70V <sub>DD</sub> |                     |                     | V    |
|                   |                                                                            | Sourcing 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST |                     | 0.80V <sub>DD</sub> |                     | V    |
|                   |                                                                            | Sourcing 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST  |                     | 0.90V <sub>DD</sub> |                     | V    |
|                   |                                                                            | Sourcing 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW      |                     | 0.85V <sub>DD</sub> |                     | V    |
| $V_{IOOH}$        | Output high voltage (Production test condition = 3.0V,                     | Sourcing 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW       |                     | 0.90V <sub>DD</sub> |                     | V    |
| V IOOH            | DRIVEMODE =<br>STANDARD)                                                   | Sourcing 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | 0.75V <sub>DD</sub> |                     |                     | V    |
|                   |                                                                            | Sourcing 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD  | 0.85V <sub>DD</sub> |                     |                     | V    |
|                   |                                                                            | Sourcing 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH    | 0.60V <sub>DD</sub> |                     |                     | V    |
|                   |                                                                            | Sourcing 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH     | 0.80V <sub>DD</sub> |                     |                     | V    |
|                   |                                                                            | Sinking 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST  |                     | 0.20V <sub>DD</sub> |                     | V    |
|                   |                                                                            | Sinking 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST   |                     | 0.10V <sub>DD</sub> |                     | V    |
|                   | Outrout les continues                                                      | Sinking 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW       |                     | 0.10V <sub>DD</sub> |                     | V    |
| V <sub>IOOL</sub> | Output low voltage<br>(Production test<br>condition = 3.0V,<br>DRIVEMODE = | Sinking 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW        |                     | 0.05V <sub>DD</sub> |                     | V    |
|                   | STANDARD)                                                                  | Sinking 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD  |                     |                     | 0.30V <sub>DD</sub> | V    |
|                   |                                                                            | Sinking 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD   |                     |                     | 0.20V <sub>DD</sub> | V    |
|                   |                                                                            | Sinking 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH     |                     |                     | 0.35V <sub>DD</sub> | V    |



| Symbol                | Parameter                                                            | Condition                                                                               | Min                  | Тур  | Max                 | Unit |
|-----------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------|------|---------------------|------|
|                       |                                                                      | Sinking 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH              |                      |      | 0.20V <sub>DD</sub> | V    |
| I <sub>IOLEAK</sub>   | Input leakage cur-<br>rent                                           | High Impedance IO connected to GROUND or V <sub>DD</sub>                                |                      | ±0.1 | ±40                 | nA   |
| R <sub>PU</sub>       | I/O pin pull-up resistor                                             |                                                                                         |                      | 40   |                     | kOhm |
| R <sub>PD</sub>       | I/O pin pull-down resistor                                           |                                                                                         |                      | 40   |                     | kOhm |
| R <sub>IOESD</sub>    | Internal ESD series resistor                                         |                                                                                         |                      | 200  |                     | Ohm  |
| t <sub>IOGLITCH</sub> | Pulse width of pulses to be removed by the glitch suppression filter |                                                                                         | 10                   |      | 50                  | ns   |
| <sup>†</sup> IOOF     | Outrook fall times                                                   | GPIO_Px_CTRL DRIVEMODE<br>= LOWEST and load capaci-<br>tance C <sub>L</sub> =12.5-25pF. | 20+0.1C <sub>L</sub> |      | 250                 | ns   |
|                       | Output fall time                                                     | GPIO_Px_CTRL DRIVEMODE<br>= LOW and load capacitance<br>C <sub>L</sub> =350-600pF       | 20+0.1C <sub>L</sub> |      | 250                 | ns   |
| V <sub>IOHYST</sub>   | I/O pin hysteresis<br>(V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> )   | V <sub>DD</sub> = 1.98 - 3.8 V                                                          | 0.10V <sub>DD</sub>  |      |                     | V    |



Figure 3.4. Typical Low-Level Output Current, 2V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



Figure 3.5. Typical High-Level Output Current, 2V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST

GPIO\_Px\_CTRL DRIVEMODE = LOW





GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



Figure 3.6. Typical Low-Level Output Current, 3V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



Figure 3.7. Typical High-Level Output Current, 3V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



Figure 3.8. Typical Low-Level Output Current, 3.8V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



Figure 3.9. Typical High-Level Output Current, 3.8V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST

GPIO\_Px\_CTRL DRIVEMODE = LOW





GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



#### 3.9 Oscillators

## 3.9.1 LFXO

Table 3.8. LFXO

| Symbol              | Parameter                                              | Condition                                                                                                      | Min            | Тур    | Max  | Unit |
|---------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------|--------|------|------|
| f <sub>LFXO</sub>   | Supported nominal crystal frequency                    |                                                                                                                |                | 32.768 |      | kHz  |
| ESR <sub>LFXO</sub> | Supported crystal equivalent series resistance (ESR)   |                                                                                                                |                | 30     | 120  | kOhm |
| C <sub>LFXOL</sub>  | Supported crystal external load range                  |                                                                                                                | X <sup>1</sup> |        | 25   | pF   |
| DC <sub>LFXO</sub>  | Duty cycle                                             |                                                                                                                | 48             | 50     | 53.5 | %    |
| I <sub>LFXO</sub>   | Current consumption for core and buffer after startup. | ESR=30 kOhm, C <sub>L</sub> =10 pF,<br>LFXOBOOST in CMU_CTRL is<br>1                                           |                | 190    |      | nA   |
| t <sub>LFXO</sub>   | Start- up time.                                        | ESR=30 kOhm, C <sub>L</sub> =10 pF,<br>40% - 60% duty cycle has<br>been reached, LFXOBOOST in<br>CMU_CTRL is 1 |                | 400    |      | ms   |

<sup>&</sup>lt;sup>1</sup>See Minimum Load Capacitance (C<sub>LFXOL</sub>) Requirement For Safe Crystal Startup in energyAware Designer in Simplicity Studio

For safe startup of a given crystal, the Configurator tool in Simplicity Studio contains a tool to help users configure both load capacitance and software settings for using the LFXO. For details regarding the crystal configuration, the reader is referred to application note "AN0016 EFM32 Oscillator Design Consideration".

#### 3.9.2 HFXO

#### Table 3.9. HFXO

| Symbol                             | Parameter                                                            | Condition                                                                          | Min | Тур | Max  | Unit |
|------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|-----|------|------|
| f <sub>HFXO</sub>                  | Supported nominal crystal Frequency                                  |                                                                                    | 4   |     | 48   | MHz  |
| ESR <sub>HFXO</sub> gmHFXO  CHFXOL | Supported crystal equivalent series resistance (ESR)                 | Crystal frequency 48 MHz                                                           |     |     | 50   | Ohm  |
|                                    |                                                                      | Crystal frequency 32 MHz                                                           |     | 30  | 60   | Ohm  |
|                                    |                                                                      | Crystal frequency 4 MHz                                                            |     | 400 | 1500 | Ohm  |
| g <sub>mHFXO</sub>                 | The transconductance of the HFXO input transistor at crystal startup | HFXOBOOST in CMU_CTRL equals 0b11                                                  | 20  |     |      | mS   |
| C <sub>HFXOL</sub>                 | Supported crystal external load range                                |                                                                                    | 5   |     | 25   | pF   |
| I <sub>HFXO</sub>                  | Current consump-<br>tion for HFXO after<br>startup                   | 4 MHz: ESR=400 Ohm,<br>C <sub>L</sub> =20 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 |     | 85  |      | μΑ   |
|                                    |                                                                      | 32 MHz: ESR=30 Ohm,<br>C <sub>L</sub> =10 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 |     | 165 |      | μΑ   |
| t <sub>HFXO</sub>                  | Startup time                                                         | 32 MHz: ESR=30 Ohm,<br>C <sub>L</sub> =10 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 |     | 400 |      | μѕ   |



#### 3.9.3 LFRCO

Table 3.10. LFRCO

| Symbol                  | Parameter                                                               | Condition | Min   | Тур    | Max   | Unit |
|-------------------------|-------------------------------------------------------------------------|-----------|-------|--------|-------|------|
| fLFRCO                  | Oscillation frequency , V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C |           | 31.29 | 32.768 | 34.28 | kHz  |
| t <sub>LFRCO</sub>      | Startup time not including software calibration                         |           |       | 150    |       | μs   |
| I <sub>LFRCO</sub>      | Current consumption                                                     |           |       | 300    | 900   | nA   |
| TUNESTEP <sub>L</sub> . | Frequency step<br>for LSB change in<br>TUNING value                     |           |       | 1.5    |       | %    |

Figure 3.10. Calibrated LFRCO Frequency vs Temperature and Supply Voltage





#### 3.9.4 HFRCO

Table 3.11. HFRCO

| Symbol             | Parameter                                                                      | Condition                   | Min               | Тур               | Max               | Unit   |
|--------------------|--------------------------------------------------------------------------------|-----------------------------|-------------------|-------------------|-------------------|--------|
| f <sub>HFRCO</sub> | Oscillation frequen-<br>cy, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | 28 MHz frequency band       | 27.5              | 28.0              | 28.5              | MHz    |
|                    |                                                                                | 21 MHz frequency band       | 20.6              | 21.0              | 21.4              | MHz    |
|                    |                                                                                | 14 MHz frequency band       | 13.7              | 14.0              | 14.3              | MHz    |
|                    |                                                                                | 11 MHz frequency band       | 10.8              | 11.0              | 11.2              | MHz    |
|                    |                                                                                | 7 MHz frequency band        | 6.48 <sup>1</sup> | 6.60 <sup>1</sup> | 6.72 <sup>1</sup> | MHz    |
|                    |                                                                                | 1 MHz frequency band        | 1.15 <sup>2</sup> | 1.20 <sup>2</sup> | 1.25 <sup>2</sup> | MHz    |
| tHFRCO_settling    | Settling time after start-up                                                   | f <sub>HFRCO</sub> = 14 MHz |                   | 0.6               |                   | Cycles |
|                    | Settling time after band switch                                                |                             |                   | 25                |                   | Cycles |



| Symbol                          | Parameter                                               | Condition                    | Min | Тур              | Max | Unit |
|---------------------------------|---------------------------------------------------------|------------------------------|-----|------------------|-----|------|
|                                 | Current consumption (Production test condition = 14MHz) | f <sub>HFRCO</sub> = 28 MHz  |     | 165              | 190 | μΑ   |
|                                 |                                                         | f <sub>HFRCO</sub> = 21 MHz  |     | 134              | 155 | μΑ   |
| 1                               |                                                         | f <sub>HFRCO</sub> = 14 MHz  |     | 106              | 120 | μΑ   |
| HFRCO                           |                                                         | f <sub>HFRCO</sub> = 11 MHz  |     | 94               | 110 | μΑ   |
|                                 |                                                         | f <sub>HFRCO</sub> = 6.6 MHz |     | 77               | 90  | μΑ   |
|                                 |                                                         | f <sub>HFRCO</sub> = 1.2 MHz |     | 25               | 32  | μΑ   |
| TUNESTEP <sub>H</sub> -<br>FRCO | Frequency step<br>for LSB change in<br>TUNING value     |                              |     | 0.3 <sup>3</sup> |     | %    |

For devices with prod. rev. < 19, Typ = 7MHz and Min/Max values not applicable.

Figure 3.11. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature



Figure 3.12. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature





<sup>&</sup>lt;sup>2</sup>For devices with prod. rev. < 19, Typ = 1MHz and Min/Max values not applicable.

<sup>&</sup>lt;sup>3</sup>The TUNING field in the CMU\_HFRCOCTRL register may be used to adjust the HFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the HFRCO frequency at any arbitrary value between 7 MHz and 28 MHz across operating conditions.