# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# EFR32BG12 Blue Gecko *Bluetooth*<sup>®</sup> Low Energy SoC Family Data Sheet



The Blue Gecko Bluetooth Low Energy family of SoCs is part of the Wireless Gecko portfolio. Blue Gecko SoCs are ideal for enabling energy-friendly Bluetooth 5 networking for IoT devices.

The single-die solution provides industry-leading energy efficiency, ultra-fast wakeup times, a scalable power amplifier, an integrated balun and no-compromise MCU features.

Blue Gecko applications include:

- IoT Sensors and End Devices
- Health and Wellness
- · Home and Building Automation
- Accessories
- · Human Interface Devices
- · Metering
- · Commercial and Retail Lighting and Sensing

#### KEY FEATURES

- 32-bit ARM® Cortex®-M4 core with 40 MHz maximum operating frequency
- Up to 1 MB of flash and 256 kB of RAM
- Pin-compatible with EFR32BG1 QFN48 devices (exceptions apply for 5V-tolerant pins)
- 12-channel Peripheral Reflex System, Low-Energy Sensor Interface & Multichannel Capacitive Sense Interface
- Autonomous Hardware Crypto Accelerator and True Random Number Generator
- Integrated PA with up to 19.5 dBm transmit power for 2.4 GHz and 20 dBm for Sub-GHz radios
- Integrated balun for 2.4 GHz
- · Robust peripheral set and up to 65 GPIO



# 1. Feature List

The EFR32BG12 highlighted features are listed below.

- Low Power Wireless System-on-Chip.
  - High Performance 32-bit 40 MHz ARM Cortex<sup>®</sup>-M4 with DSP instruction and floating-point unit for efficient signal processing
  - · Embedded Trace Macrocell (ETM) for advanced debugging
  - Up to 1024 kB flash program memory
  - Up to 256 kB RAM data memory
  - · 2.4 GHz and Sub-GHz radio operation
  - TX power up to 19 dBm
- Low Energy Consumption
  - 10.0 mA RX current at 2.4 GHz (1 Mbps GFSK)
  - 10.8 mA RX current at 2.4 GHz (250 kbps O-QPSK DSSS)
  - 8.5 mA TX current @ 0 dBm output power at 2.4 GHz
  - 70 µA/MHz in Active Mode (EM0)
  - 2.1 µA EM2 DeepSleep current (256 kB RAM retention and RTCC running from LFXO)
  - 1.5 µA EM2 DeepSleep current (16 kB RAM retention and RTCC running from LFRCO)
  - Wake on Radio with signal strength detection, preamble pattern detection, frame detection and timeout

# High Receiver Performance

- · -95 dBm sensitivity @ 1 Mbit/s GFSK
- -91.4 dBm sensitivity @ 2 Mbit/s GFSK
- -120.6 dBm sensitivity at 2.4 kbps GFSK (868 MHz)

# Supported Modulation Formats

- GFSK
- 2-FSK / 4-FSK with fully configurable shaping
- Shaped OQPSK / (G)MSK
- Configurable DSSS and FEC
- BPSK / DBPSK TX (OPNs supporting Sub-GHz)
- OOK / ASK (OPNs supporting Sub-GHz)
- Supported Protocols:
  - Bluetooth<sup>®</sup> Low Energy (Bluetooth 5)
  - Proprietary Protocols
  - Wireless M-Bus (OPNs supporting Sub-GHz)
  - Low Power Wide Area Networks (OPNs supporting Sub-GHz)
- Support for Internet Security
  - · General Purpose CRC
  - True Random Number Generator
  - Hardware Cryptographic Acceleration for AES 128/256, SHA-1, SHA-2 (SHA-224 and SHA-256) and ECC

- Wide selection of MCU peripherals
  - 12-bit 1 Msps SAR Analog to Digital Converter (ADC)
  - 2×Analog Comparator (ACMP)
  - 2×Digital to Analog Converter (VDAC)
  - 3×Operational Amplifier (Opamp)
  - Digital to Analog Current Converter (IDAC)
  - Low-Energy Sensor Interface (LESENSE)
  - · Multi-channel Capacitive Sense Interface (CSEN)
  - Up to 54 pins connected to analog channels (APORT) shared between analog peripherals
  - Up to 65 General Purpose I/O pins with output state retention and asynchronous interrupts
  - 8 Channel DMA Controller
  - 12 Channel Peripheral Reflex System (PRS)
  - 2×16-bit Timer/Counter
    - 3 + 4 Compare/Capture/PWM channels
  - 2×32-bit Timer/Counter
    - 3 + 4 Compare/Capture/PWM channels
  - 32-bit Real Time Counter and Calendar
  - · 16-bit Low Energy Timer for waveform generation
  - 32-bit Ultra Low Energy Timer/Counter for periodic wake-up from any Energy Mode
  - · 3×16-bit Pulse Counter with asynchronous operation
  - · 2×Watchdog Timer with dedicated RC oscillator
  - 4×Universal Synchronous/Asynchronous Receiver/Transmitter (UART/SPI/SmartCard (ISO 7816)/IrDA/I<sup>2</sup>S)
  - Low Energy UART (LEUART<sup>™</sup>)
  - 2×I<sup>2</sup>C interface with SMBus support and address recognition in EM3 Stop
- Wide Operating Range
  - 1.8 V to 3.8 V single power supply
  - Integrated DC-DC, down to 1.8 V output with up to 200 mA load current for system
  - -40 °C to 85 °C
- QFN48 7x7 mm Package
- BGA125 7x7 mm Package

# 2. Ordering Information

| Table 2.1. | Ordering | Information |
|------------|----------|-------------|
|------------|----------|-------------|

|                           |                                                                | Frequency Band                                                   | Flash | RAM  |      |         |
|---------------------------|----------------------------------------------------------------|------------------------------------------------------------------|-------|------|------|---------|
| Ordering Code             | Protocol Stack                                                 | @ Max TX Power                                                   | (kB)  | (kB) | GPIO | Package |
| EFR32BG12P433F1024GL125-B | <ul><li>Bluetooth Low<br/>Energy</li><li>Proprietary</li></ul> | <ul> <li>2.4 GHz @ 19.5 dBm</li> <li>Sub-GHz @ 20 dBm</li> </ul> | 1024  | 256  | 65   | BGA125  |
| EFR32BG12P433F1024GM48-B  | <ul><li>Bluetooth Low<br/>Energy</li><li>Proprietary</li></ul> | <ul> <li>2.4 GHz @ 19.5 dBm</li> <li>Sub-GHz @ 20 dBm</li> </ul> | 1024  | 256  | 28   | QFN48   |
| EFR32BG12P432F1024GL125-B | <ul><li>Bluetooth Low<br/>Energy</li><li>Proprietary</li></ul> | 2.4 GHz @ 19.5 dBm                                               | 1024  | 256  | 65   | BGA125  |
| EFR32BG12P432F1024GM48-B  | <ul><li>Bluetooth Low<br/>Energy</li><li>Proprietary</li></ul> | 2.4 GHz @ 19.5 dBm                                               | 1024  | 256  | 31   | QFN48   |
| EFR32BG12P332F1024GL125-B | <ul><li>Bluetooth Low<br/>Energy</li><li>Proprietary</li></ul> | 2.4 GHz @ 10 dBm                                                 | 1024  | 256  | 65   | BGA125  |
| EFR32BG12P332F1024GM48-B  | <ul><li>Bluetooth Low<br/>Energy</li><li>Proprietary</li></ul> | 2.4 GHz @ 10 dBm                                                 | 1024  | 256  | 31   | QFN48   |
| EFR32BG12P232F1024GL125-B | <ul><li>Bluetooth Low<br/>Energy</li><li>Proprietary</li></ul> | 2.4 GHz @ 10 dBm                                                 | 1024  | 128  | 65   | BGA125  |
| EFR32BG12P232F1024GM48-B  | <ul><li>Bluetooth Low<br/>Energy</li><li>Proprietary</li></ul> | 2.4 GHz @ 10 dBm                                                 | 1024  | 128  | 31   | QFN48   |
| EFR32BG12P132F1024GL125-B | <ul><li>Bluetooth Low<br/>Energy</li><li>Proprietary</li></ul> | 2.4 GHz @ 0 dBm                                                  | 1024  | 128  | 65   | BGA125  |
| EFR32BG12P132F1024GM48-B  | <ul><li>Bluetooth Low<br/>Energy</li><li>Proprietary</li></ul> | 2.4 GHz @ 0 dBm                                                  | 1024  | 128  | 31   | QFN48   |



Figure 2.1. OPN Decoder

# 3. System Overview

# 3.1 Introduction

The EFR32 product family combines an energy-friendly MCU with a highly integrated radio transceiver. The devices are well suited for any battery operated application as well as other systems requiring high performance and low energy consumption. This section gives a short introduction to the full radio and MCU system. The detailed functional description can be found in the EFR32xG12 Wireless Gecko Reference Manual.

A block diagram of the EFR32BG12 family is shown in Figure 3.1 Detailed EFR32BG12 Block Diagram on page 4. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult Ordering Information.



Figure 3.1. Detailed EFR32BG12 Block Diagram

#### 3.2 Radio

The Blue Gecko family features a radio transceiver supporting Bluetooth<sup>®</sup> Low Energy and proprietary short range wireless protocols.

#### 3.2.1 Antenna Interface

The 2.4 GHz antenna interface consists of two pins (2G4RF\_IOP and 2G4RF\_ION) that interface directly to the on-chip BALUN. The 2G4RF\_ION pin should be grounded externally.

The external components and power supply connections for the antenna interface typical applications are shown in the RF Matching Networks section.

#### 3.2.2 Fractional-N Frequency Synthesizer

The EFR32BG12 contains a high performance, low phase noise, fully integrated fractional-N frequency synthesizer. The synthesizer is used in receive mode to generate the LO frequency used by the down-conversion mixer. It is also used in transmit mode to directly generate the modulated RF carrier.

The fractional-N architecture provides excellent phase noise performance combined with frequency resolution better than 100 Hz, with low energy consumption. The synthesizer has fast frequency settling which allows very short receiver and transmitter wake up times to optimize system energy consumption.

#### 3.2.3 Receiver Architecture

The EFR32BG12 uses a low-IF receiver architecture, consisting of a Low-Noise Amplifier (LNA) followed by an I/Q down-conversion mixer, employing a crystal reference. The I/Q signals are further filtered and amplified before being sampled by the IF analog-to-digital converter (IFADC).

The IF frequency is configurable from 70 kHz to 1.4 MHz. The IF can further be configured for high-side or low-side injection, providing flexibility with respect to known interferers at the image frequency.

The Automatic Gain Control (AGC) module adjusts the receiver gain to optimize performance and avoid saturation for excellent selectivity and blocking performance. The 2.4 GHz radio is calibrated at production to improve image rejection performance. The sub-GHz radio can be calibrated on-demand by the user for the desired frequency band.

Demodulation is performed in the digital domain. The demodulator performs configurable decimation and channel filtering to allow receive bandwidths ranging from 0.1 to 2530 kHz. High carrier frequency and baud rate offsets are tolerated by active estimation and compensation. Advanced features supporting high quality communication under adverse conditions include forward error correction by block and convolutional coding as well as Direct Sequence Spread Spectrum (DSSS).

A Received Signal Strength Indicator (RSSI) is available for signal quality metrics, for level-based proximity detection, and for RF channel access by Collision Avoidance (CA) or Listen Before Talk (LBT) algorithms. An RSSI capture value is associated with each received frame and the dynamic RSSI measurement can be monitored throughout reception.

#### 3.2.4 Transmitter Architecture

The EFR32BG12 uses a direct-conversion transmitter architecture. For constant envelope modulation formats, the modulator controls phase and frequency modulation in the frequency synthesizer. Transmit symbols or chips are optionally shaped by a digital shaping filter. The shaping filter is fully configurable, including the BT product, and can be used to implement Gaussian or Raised Cosine shaping.

Carrier Sense Multiple Access - Collision Avoidance (CSMA-CA) or Listen Before Talk (LBT) algorithms can be automatically timed by the EFR32BG12. These algorithms are typically defined by regulatory standards to improve inter-operability in a given bandwidth between devices that otherwise lack synchronized RF channel access.

#### 3.2.5 Wake on Radio

The Wake on Radio feature allows flexible, autonomous RF sensing, qualification, and demodulation without required MCU activity, using a subsystem of the EFR32BG12 including the Radio Controller (RAC), Peripheral Reflex System (PRS), and Low Energy peripherals.

#### 3.2.6 RFSENSE

The RFSENSE module generates a system wakeup interrupt upon detection of wideband RF energy at the antenna interface, providing true RF wakeup capabilities from low energy modes including EM2, EM3 and EM4.

RFSENSE triggers on a relatively strong RF signal and is available in the lowest energy modes, allowing exceptionally low energy consumption. RFSENSE does not demodulate or otherwise qualify the received signal, but software may respond to the wakeup event by enabling normal RF reception.

Various strategies for optimizing power consumption and system response time in presence of false alarms may be employed using available timer peripherals.

# 3.2.7 Flexible Frame Handling

EFR32BG12 has an extensive and flexible frame handling support for easy implementation of even complex communication protocols. The Frame Controller (FRC) supports all low level and timing critical tasks together with the Radio Controller and Modulator/Demodulator:

- Highly adjustable preamble length
- · Up to 2 simultaneous synchronization words, each up to 32 bits and providing separate interrupts
- Frame disassembly and address matching (filtering) to accept or reject frames
- · Automatic ACK frame assembly and transmission
- Fully flexible CRC generation and verification:
  - · Multiple CRC values can be embedded in a single frame
  - 8, 16, 24 or 32-bit CRC value
  - · Configurable CRC bit and byte ordering
- · Selectable bit-ordering (least significant or most significant bit first)
- · Optional data whitening
- Optional Forward Error Correction (FEC), including convolutional encoding / decoding and block encoding / decoding
- Half rate convolutional encoder and decoder with constraint lengths from 2 to 7 and optional puncturing
- · Optional symbol interleaving, typically used in combination with FEC
- · Symbol coding, such as Manchester or DSSS, or biphase space encoding using FEC hardware
- · UART encoding over air, with start and stop bit insertion / removal
- · Test mode support, such as modulated or unmodulated carrier output
- Received frame timestamping

#### 3.2.8 Packet and State Trace

The EFR32BG12 Frame Controller has a packet and state trace unit that provides valuable information during the development phase. It features:

- · Non-intrusive trace of transmit data, receive data and state information
- · Data observability on a single-pin UART data output, or on a two-pin SPI data output
- · Configurable data output bitrate / baudrate
- · Multiplexed transmitted data, received data and state / meta information in a single serial data stream

#### 3.2.9 Data Buffering

The EFR32BG12 features an advanced Radio Buffer Controller (BUFC) capable of handling up to 4 buffers of adjustable size from 64 bytes to 4096 bytes. Each buffer can be used for RX, TX or both. The buffer data is located in RAM, enabling zero-copy operations.

#### 3.2.10 Radio Controller (RAC)

The Radio Controller controls the top level state of the radio subsystem in the EFR32BG12. It performs the following tasks:

- Precisely-timed control of enabling and disabling of the receiver and transmitter circuitry
- · Run-time calibration of receiver, transmitter and frequency synthesizer
- · Detailed frame transmission timing, including optional LBT or CSMA-CA

#### 3.2.11 Random Number Generator

The Frame Controller (FRC) implements a random number generator that uses entropy gathered from noise in the RF receive chain. The data is suitable for use in cryptographic applications.

Output from the random number generator can be used either directly or as a seed or entropy source for software-based random number generator algorithms such as Fortuna.

#### 3.3 Power

The EFR32BG12 has an Energy Management Unit (EMU) and efficient integrated regulators to generate internal supply voltages. Only a single external supply voltage is required, from which all internal voltages are created. An optional integrated DC-DC buck regulator can be utilized to further reduce the current consumption. The DC-DC regulator requires one external inductor and one external capacitor.

The EFR32BG12 device family includes support for internal supply voltage scaling, as well as two different power domains groups for peripherals. These enhancements allow for further supply current reductions and lower overall power consumption.

AVDD and VREGVDD need to be 1.8 V or higher for the MCU to operate across all conditions; however the rest of the system will operate down to 1.62 V, including the digital supply and I/O. This means that the device is fully compatible with 1.8 V components. Running from a sufficiently high supply, the device can use the DC-DC to regulate voltage not only for itself, but also for other PCB components, supplying up to a total of 200 mA.

# 3.3.1 Energy Management Unit (EMU)

The Energy Management Unit manages transitions of energy modes in the device. Each energy mode defines which peripherals and features are available and the amount of current the device consumes. The EMU can also be used to turn off the power to unused RAM blocks, and it contains control registers for the DC-DC regulator and the Voltage Monitor (VMON). The VMON is used to monitor multiple supply voltages. It has multiple channels which can be programmed individually by the user to determine if a sensed supply has fallen below a chosen threshold.

# 3.3.2 DC-DC Converter

The DC-DC buck converter covers a wide range of load currents and provides up to 90% efficiency in energy modes EM0, EM1, EM2 and EM3, and can supply up to 200 mA to the device and surrounding PCB components. Patented RF noise mitigation allows operation of the DC-DC converter without degrading sensitivity of radio components. Protection features include programmable current limiting, short-circuit protection, and dead-time protection. The DC-DC converter may also enter bypass mode when the input voltage is too low for efficient operation. In bypass mode, the DC-DC input supply is internally connected directly to its output through a low resistance switch. Bypass mode also supports in-rush current limiting to prevent input supply voltage droops due to excessive output current transients.

# 3.3.3 Power Domains

The EFR32BG12 has two peripheral power domains for operation in EM2 and lower. If all of the peripherals in a peripheral power domain are configured as unused, the power domain for that group will be powered off in the low-power mode, reducing the overall current consumption of the device.

| Peripheral Power Domain 1 | Peripheral Power Domain 2 |
|---------------------------|---------------------------|
| ACMP0                     | ACMP1                     |
| PCNT0                     | PCNT1                     |
| ADC0                      | PCNT2                     |
| LETIMER0                  | CSEN                      |
| LESENSE                   | DAC0                      |
| APORT                     | LEUART0                   |
| -                         | 12C0                      |
| -                         | 12C1                      |
| -                         | IDAC                      |

# Table 3.1. Peripheral Power Subdomains

#### 3.4 General Purpose Input/Output (GPIO)

EFR32BG12 has up to 65 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts.

#### 3.5 Clocking

#### 3.5.1 Clock Management Unit (CMU)

The Clock Management Unit controls oscillators and clocks in the EFR32BG12. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators.

#### 3.5.2 Internal and External Oscillators

The EFR32BG12 supports two crystal oscillators and fully integrates four RC oscillators, listed below.

- A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU. Crystal frequencies in the range from 38 to 40 MHz are supported. An external clock source such as a TCXO can also be applied to the HFXO input for improved accuracy over temperature.
- A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes.
- An integrated high frequency RC oscillator (HFRCO) is available for the MCU system, when crystal accuracy is not required. The HFRCO employs fast startup at minimal energy consumption combined with a wide frequency range.
- An integrated auxilliary high frequency RC oscillator (AUXHFRCO) is available for timing the general-purpose ADC and the Serial Wire debug port with a wide frequency range.
- An integrated low frequency 32.768 kHz RC oscillator (LFRCO) can be used as a timing reference in low energy modes, when crystal accuracy is not required.
- An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes.

#### 3.6 Counters/Timers and PWM

#### 3.6.1 Timer/Counter (TIMER)

TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each TIMER is a 16-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit TIMER\_0 only.

#### 3.6.2 Wide Timer/Counter (WTIMER)

WTIMER peripherals function just as TIMER peripherals, but are 32 bits wide. They keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each WTIMER is a 32-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the WTIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit WTIMER\_0 only.

#### 3.6.3 Real Time Counter and Calendar (RTCC)

The Real Time Counter and Calendar (RTCC) is a 32-bit counter providing timekeeping in all energy modes. The RTCC includes a Binary Coded Decimal (BCD) calendar mode for easy time and date keeping. The RTCC can be clocked by any of the on-board oscillators with the exception of the AUXHFRCO, and it is capable of providing system wake-up at user defined instances. When receiving frames, the RTCC value can be used for timestamping. The RTCC includes 128 bytes of general purpose data retention, allowing easy and convenient data storage in all energy modes.

#### 3.6.4 Low Energy Timer (LETIMER)

The unique LETIMER is a 16-bit timer that is available in energy mode EM2 Deep Sleep in addition to EM1 Sleep and EM0 Active. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Real Time Counter and Calendar (RTCC), and can be configured to start counting on compare matches from the RTCC.

#### 3.6.5 Ultra Low Power Wake-up Timer (CRYOTIMER)

The CRYOTIMER is a 32-bit counter that is capable of running in all energy modes. It can be clocked by either the 32.768 kHz crystal oscillator (LFXO), the 32.768 kHz RC oscillator (LFRCO), or the 1 kHz RC oscillator (ULFRCO). It can provide periodic Wakeup events and PRS signals which can be used to wake up peripherals from any energy mode. The CRYOTIMER provides a wide range of interrupt periods, facilitating flexible ultra-low energy operation.

#### 3.6.6 Pulse Counter (PCNT)

The Pulse Counter (PCNT) peripheral can be used for counting pulses on a single input or to decode quadrature encoded inputs. The clock for PCNT is selectable from either an external source on pin PCTNn\_S0IN or from an internal timing reference, selectable from among any of the internal oscillators, except the AUXHFRCO. The module may operate in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop.

#### 3.6.7 Watchdog Timer (WDOG)

The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by PRS.

#### 3.7 Communications and Other Digital Peripherals

#### 3.7.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting:

- ISO7816 SmartCards
- IrDA
- I<sup>2</sup>S

#### 3.7.2 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique LEUART<sup>TM</sup> provides two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud. The LEUART includes all necessary hardware to make asynchronous serial communication possible with a minimum of software intervention and energy consumption.

#### 3.7.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C)

The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C bus. It is capable of acting as both a master and a slave and supports multi-master buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the I<sup>2</sup>C module allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of slave addresses is provided in active and low energy modes.

#### 3.7.4 Peripheral Reflex System (PRS)

The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality such as simple logic operations (AND, OR, NOT) can be applied by the PRS to the signals. The PRS allows peripheral to act autonomously without waking the MCU core, saving power.

#### 3.7.5 Low Energy Sensor Interface (LESENSE)

The Low Energy Sensor Interface LESENSE<sup>TM</sup> is a highly configurable sensor interface with support for up to 16 individually configurable sensors. By controlling the analog comparators, ADC, and DAC, LESENSE is capable of supporting a wide range of sensors and measurement schemes, and can for instance measure LC sensors, resistive sensors and capacitive sensors. LESENSE also includes a programmable finite state machine which enables simple processing of measurement results without CPU intervention. LESENSE is available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget.

#### 3.8 Security Features

#### 3.8.1 GPCRC (General Purpose Cyclic Redundancy Check)

The GPCRC module implements a Cyclic Redundancy Check (CRC) function. It supports both 32-bit and 16-bit polynomials. The supported 32-bit polynomial is 0x04C11DB7 (IEEE 802.3), while the 16-bit polynomial can be programmed to any value, depending on the needs of the application.

#### 3.8.2 Crypto Accelerator (CRYPTO)

The Crypto Accelerator is a fast and energy-efficient autonomous hardware encryption and decryption accelerator. EFR32 devices support AES encryption and decryption with 128- or 256-bit keys, ECC over both GF(P) and GF(2<sup>m</sup>), SHA-1 and SHA-2 (SHA-224 and SHA-256).

Supported block cipher modes of operation for AES include: ECB, CTR, CBC, PCBC, CFB, OFB, GCM, CBC-MAC, GMAC and CCM.

Supported ECC NIST recommended curves include P-192, P-224, P-256, K-163, K-233, B-163 and B-233.

The CRYPTO is tightly linked to the Radio Buffer Controller (BUFC) enabling fast and efficient autonomous cipher operations on data buffer content. It allows fast processing of GCM (AES), ECC and SHA with little CPU intervention. CRYPTO also provides trigger signals for DMA read and write operations.

#### 3.8.3 True Random Number Generator (TRNG)

The TRNG module is a non-deterministic random number generator based on a full hardware solution. The TRNG is validated with NIST800-22 and AIS-31 test suites as well as being suitable for FIPS 140-2 certification (for the purposes of cryptographic key generation).

#### 3.8.4 Security Management Unit (SMU)

The Security Management Unit (SMU) allows software to set up fine-grained security for peripheral access, which is not possible in the Memory Protection Unit (MPU). Peripherals may be secured by hardware on an individual basis, such that only priveleged accesses to the peripheral's register interface will be allowed. When an access fault occurs, the SMU reports the specific peripheral involved and can optionally generate an interrupt.

#### 3.9 Analog

#### 3.9.1 Analog Port (APORT)

The Analog Port (APORT) is an analog interconnect matrix allowing access to many analog modules on a flexible selection of pins. Each APORT bus consists of analog switches connected to a common wire. Since many clients can operate differentially, buses are grouped by X/Y pairs.

#### 3.9.2 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs are selected from among internal references and external pins. The tradeoff between response time and current consumption is configurable by software. Two 6-bit reference dividers allow for a wide range of internally-programmable reference sources. The ACMP can also be used to monitor the supply voltage. An interrupt can be generated when the supply falls below or rises above the programmable threshold.

#### 3.9.3 Analog to Digital Converter (ADC)

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to 1 Msps. The output sample resolution is configurable and additional resolution is possible using integrated hardware for averaging over multiple samples. The ADC includes integrated voltage references and an integrated temperature sensor. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential.

#### 3.9.4 Capacitive Sense (CSEN)

The CSEN module is a dedicated Capacitive Sensing block for implementing touch-sensitive user interface elements such a switches and sliders. The CSEN module uses a charge ramping measurement technique, which provides robust sensing even in adverse conditions including radiated noise and moisture. The module can be configured to take measurements on a single port pin or scan through multiple pins and store results to memory through DMA. Several channels can also be shorted together to measure the combined capacitance or implement wake-on-touch from very low energy modes. Hardware includes a digital accumulator and an averaging filter, as well as digital threshold comparators to reduce software overhead.

#### 3.9.5 Digital to Analog Current Converter (IDAC)

The Digital to Analog Current Converter can source or sink a configurable constant current. This current can be driven on an output pin or routed to the selected ADC input pin for capacitive sensing. The full-scale current is programmable between 0.05  $\mu$ A and 64  $\mu$ A with several ranges consisting of various step sizes.

#### 3.9.6 Digital to Analog Converter (VDAC)

The Digital to Analog Converter (VDAC) can convert a digital value to an analog output voltage. The VDAC is a fully differential, 500 ksps, 12-bit converter. The opamps are used in conjunction with the VDAC, to provide output buffering. One opamp is used per singleended channel, or two opamps are used to provide differential outputs. The VDAC may be used for a number of different applications such as sensor interfaces or sound output. The VDAC can generate high-resolution analog signals while the MCU is operating at low frequencies and with low total power consumption. Using DMA and a timer, the VDAC can be used to generate waveforms without any CPU intervention. The VDAC is available in all energy modes down to and including EM3.

#### 3.9.7 Operational Amplifiers

The opamps are low power amplifiers with a high degree of flexibility targeting a wide variety of standard opamp application areas. With flexible built-in programming for gain and interconnection they can be configured to support multiple common opamp functions. All pins are also available externally for filter configurations. Each opamp has a rail to rail input and a rail to rail output. They can be used in conjunction with the VDAC module or in stand-alone configurations. The opamps save energy, PCB space, and cost as compared with standalone opamps because they are integrated on-chip.

#### 3.10 Reset Management Unit (RMU)

The RMU is responsible for handling reset of the EFR32BG12. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset.

#### 3.11 Core and Memory

#### 3.11.1 Processor Core

The ARM Cortex-M processor includes a 32-bit RISC processor integrating the following features and tasks in the system:

- ARM Cortex-M4 RISC processor achieving 1.25 Dhrystone MIPS/MHz
- Memory Protection Unit (MPU) supporting up to 8 memory segments
- Up to 1024 kB flash program memory
- Up to 256 kB RAM data memory
- Configuration and event handling of all modules
- 2-pin Serial-Wire debug interface

#### 3.11.2 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block, whereas the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep.

#### 3.11.3 Linked Direct Memory Access Controller (LDMA)

The Linked Direct Memory Access (LDMA) controller allows the system to perform memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling so-phisticated operations to be implemented.

# 3.12 Memory Map

The EFR32BG12 memory map is shown in the figures below. RAM and flash sizes are for the largest memory configuration.

|                                         | 0xfffffffe               |              |                      |              |
|-----------------------------------------|--------------------------|--------------|----------------------|--------------|
|                                         | 0xe0100000               |              |                      |              |
| CM4 Peripherals                         | 0xe00fffff               |              |                      |              |
| ent renpherals                          | 0xe0000000               |              |                      |              |
|                                         | 0xdfffffff               |              |                      |              |
|                                         | 0x460f0400               |              |                      |              |
| CRYPTO0 (bit set)                       | 0x460f03ff               |              |                      |              |
|                                         | 0×460f0000               |              |                      | 1            |
| Peripherals (bit set)                   | 0x460effff               |              | 004 004 7 11         | 0xe010000    |
| renpiterals (bit set)                   | 0×46000000               | $\mathbf{X}$ | CM4 ROM Table        | 0xe00ff000   |
|                                         | 0x45ffffff               |              |                      |              |
|                                         | 0x440f0400               |              | ETM                  | 0xe004200    |
| CRYPTO0 (bit clear)                     | 0x440f03ff               |              | TPIU                 | 0xe004100    |
|                                         | 0x440f0000               |              | 1110                 | 0xe004000    |
| Peripherals (bit clear)                 | 0x440effff               |              |                      | 0xe000f000   |
| · •··p·····•i• (=·· •i•=··)             | 0×44000000               |              | System Control Space | 0xe000e000   |
|                                         | 0x43ffffff               |              |                      |              |
|                                         | 0x43e08000               |              | FPB                  | 0xe000300    |
| CRYPTO0 (bit-band)                      | 0x43e07fff               |              | DWT                  | 0xe000200    |
| ,                                       | 0x43e00000               |              |                      | 0xe000100    |
| Peripherals (bit-band)                  | 0x43dfffff               |              | ITM                  | 0xe000000    |
| · · · ·                                 | 0x42000000               | -            |                      | - 0.20000000 |
|                                         | 0x41ffffff               | -            |                      | 1            |
|                                         | 0x400f0400               |              |                      | 0x1004080    |
| CRYPTO0                                 | 0x400f03ff               | /            | RAM2                 | 0,1004000    |
|                                         | 0x400f0000               |              | (code space)         |              |
| Peripherals                             | 0x400effff               |              |                      | 0x1004000    |
|                                         | 0x40000000<br>0x3fffffff |              | RAM1                 |              |
|                                         | 0x24000000               |              | (code space)         | 0x1002000    |
|                                         | 0x24000000<br>0x23ffffff |              | RAMO                 | 0,1002000    |
| SRAM (bit-band)                         | 0x22000000               | /            | (code space)         |              |
|                                         | 0x22000000               |              |                      | 0×1000000    |
|                                         | 0x20040800               |              |                      | 0x0fe08400   |
| RAM2                                    | 0x20040800               |              | Chip config          | 0x0fe08000   |
| (data space)                            | 0x20040711               |              |                      |              |
| RAM1                                    | 0x20040000               |              | Lock bits            | 0x0fe04800   |
| (data space)                            | 0x20031111               | /            | LOCK DILD            | 0x0fe04000   |
| BAMO                                    | 0x20020000               | /            |                      | 0x0fe00800   |
| (data space)                            | 0×20000000               |              | User Data            | 0x0fe00000   |
| / · · · · · · · · · · · · · · · · · · · | 0x1fffffff               | í I          |                      |              |
|                                         | UVTI IIIII               |              |                      | 0x0010000    |
|                                         |                          |              |                      |              |
| Code                                    |                          |              | Flash (1024 KB)      |              |
|                                         |                          |              |                      |              |
|                                         | 0×00000000               |              |                      |              |
|                                         | 0,000000000              |              |                      | 0×0000000    |

Figure 3.2. EFR32BG12 Memory Map — Core Peripherals and Code Space

| 0x400e6400               |                  |        |                         | 0xfffffffe               |
|--------------------------|------------------|--------|-------------------------|--------------------------|
| 0x400e6000               | PRS              |        |                         | 0xe0100000               |
| 0x400e5400<br>0x400e5000 | RMU              |        | CHAR III                | 0xe00fffff               |
| 0x400e4400               | СМИ              |        | CM4 Peripherals         | 0xe0000000               |
| 0x400e4000<br>0x400e3400 |                  | × .    |                         | 0xdfffffff               |
| 0x400e3000               | EMU<br>LDMA      |        |                         | 0x460f0400               |
| 0x400e2000<br>0x400e1400 |                  |        | CRYPTO0 (bit set)       | 0x460f03ff               |
| 0x400e1000               | FPUEH            |        |                         | 0x460f0000               |
| 0x400e0800<br>0x400e0000 | MSC              |        | Peripherals (bit set)   | 0x460effff               |
| 0x40088400               | RFSENSE          |        |                         | 0×46000000               |
| 0x40088000<br>0x40087400 |                  |        |                         | 0x45ffffff               |
| 0x40087000               | AGC              |        |                         | 0x440f0400               |
| 0x40086800<br>0x40086000 | MODEM            |        | CRYPTO0 (bit clear)     | 0x440f03ff               |
| 0x40085400               | PROTIMER         |        |                         | 0x440f0000               |
| 0x40085000<br>0x40084400 |                  |        | Peripherals (bit clear) | 0x440effff               |
| 0x40084000               | RAC              |        |                         | 0x44000000<br>0x43ffffff |
| 0×40083400<br>0×40083000 | SYNTH            |        |                         | 0x43111111<br>0x43e08000 |
| 0x40082400               | CRC              |        |                         | 0x43e07fff               |
| 0x40082000<br>0x40081400 |                  | $\sim$ | CRYPTO0 (bit-band)      | 0x43e00000               |
| 0x40081000               | BUFC             |        |                         | 0x43e00000               |
| 0x40080400<br>0x40080000 | FRC              |        | Peripherals (bit-band)  | 0x42000000               |
| 0x40022400               | SMU              |        |                         | 0x41ffffff               |
| 0x40022000<br>0x4001f400 |                  |        |                         | 0x400f0400               |
| 0x4001f000               | CSEN             |        |                         | 0x400f03ff               |
| 0x4001e400<br>0x4001e000 | CRYOTIMER        | `.     | CRYPTO0                 | 0x400f0000               |
| 0x4001d400               | TRNG0            |        | Davis have b            | 0x400effff               |
| 0x4001d000<br>0x4001c400 |                  |        | Peripherals             | 0×40000000               |
| 0x4001c000               | GPCRC            | /      |                         | 0x3fffffff               |
| 0x4001a800<br>0x4001a400 | WTIMER1          |        |                         | 0x24000000               |
| 0x4001a000               | WTIMERO          |        | SRAM (bit-band)         | 0x23ffffff               |
| 0×40018800<br>0×40018400 | TIMER1           |        | SIGH (DE-Dand)          | 0x22000000               |
| 0x40018000               | TIMERO           |        |                         | 0x21ffffff               |
| 0x40011000<br>0x40010c00 | USART3           |        |                         | 0x20040800               |
| 0x40010800               | USART2<br>USART1 | /      | RAM2                    | 0x200407ff               |
| 0x40010400<br>0x40010000 | USARTO           |        | (data space)            | 0x20040000               |
| 0x4000c800               | 12C1             |        | RAM1                    | 0x2003ffff               |
| 0x4000c400<br>0x4000c000 | 1200             |        | (data space)            | 0×20020000               |
| 0x4000b000               | GPIO             |        | RAM0<br>(data space)    | 0x2001ffff               |
| 0x4000a000<br>0x40008400 |                  |        | (data space)            | 0×20000000               |
| 0x40008000               | VDAC0            |        |                         | 0x1fffffff               |
| 0×40006400<br>0×40006000 | IDAC0            |        |                         |                          |
| 0x40006000<br>0x40002400 |                  |        | Code                    |                          |
| 0x40002000               | ADC0             |        |                         |                          |
| 0×40000800<br>0×40000400 | ACMP1            |        |                         | 0×00000000               |
| 0x40000000               | ACMP0            | V      |                         | 3700000000               |

Figure 3.3. EFR32BG12 Memory Map — Peripherals

# 3.13 Configuration Summary

The features of the EFR32BG12 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration.

# Table 3.2. Configuration Summary

| Module  | Configuration                   | Pin Connections                 |
|---------|---------------------------------|---------------------------------|
| USART0  | IrDA SmartCard                  | US0_TX, US0_RX, US0_CLK, US0_CS |
| USART1  | IrDA I <sup>2</sup> S SmartCard | US1_TX, US1_RX, US1_CLK, US1_CS |
| USART2  | IrDA SmartCard                  | US2_TX, US2_RX, US2_CLK, US2_CS |
| USART3  | IrDA I <sup>2</sup> S SmartCard | US3_TX, US3_RX, US3_CLK, US3_CS |
| TIMER0  | with DTI                        | TIM0_CC[2:0], TIM0_CDTI[2:0]    |
| TIMER1  | -                               | TIM1_CC[3:0]                    |
| WTIMER0 | with DTI                        | WTIM0_CC[2:0], WTIM0_CDTI[2:0]  |
| WTIMER1 | -                               | WTIM1_CC[3:0]                   |

# 4. Electrical Specifications

# 4.1 Electrical Characteristics

All electrical parameters in all tables are specified under the following conditions, unless stated otherwise:

- Typical values are based on T<sub>AMB</sub>=25 °C and V<sub>DD</sub>= 3.3 V, by production test and/or technology characterization.
- Radio performance numbers are measured in conducted mode, based on Silicon Laboratories reference designs using output power-specific external RF impedance-matching networks for interfacing to a 50 Ω antenna.
- Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise.

Refer to 4.1.2.1 General Operating Conditions for more details about operational supply and temperature limits.

#### 4.1.1 Absolute Maximum Ratings

Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

# Table 4.1. Absolute Maximum Ratings

| Parameter                                                          | Symbol                  | Test Condition                     | Min  | Тур | Мах                            | Unit   |
|--------------------------------------------------------------------|-------------------------|------------------------------------|------|-----|--------------------------------|--------|
| Storage temperature range                                          | T <sub>STG</sub>        |                                    | -50  | —   | 150                            | °C     |
| Voltage on any supply pin                                          | V <sub>DDMAX</sub>      |                                    | -0.3 |     | 3.8                            | V      |
| Voltage ramp rate on any supply pin                                | V <sub>DDRAMPMAX</sub>  |                                    | _    | _   | 1                              | V / µs |
| DC voltage on any GPIO pin                                         | V <sub>DIGPIN</sub>     | 5V tolerant GPIO pins <sup>1</sup> | -0.3 | _   | Min of 5.25<br>and IOVDD<br>+2 | V      |
|                                                                    |                         | Non-5V tolerant GPIO pins          | -0.3 | _   | IOVDD+0.3                      | V      |
| Voltage on HFXO pins                                               | V <sub>HFXOPIN</sub>    |                                    | -0.3 | _   | 1.4                            | V      |
| Input RF level on pins<br>2G4RF_IOP and<br>2G4RF_ION               | P <sub>RFMAX2G4</sub>   |                                    | -    | _   | 10                             | dBm    |
| Voltage differential between<br>RF pins (2G4RF_IOP -<br>2G4RF_ION) | V <sub>MAXDIFF2G4</sub> |                                    | -50  | _   | 50                             | mV     |
| Absolute voltage on RF pins<br>2G4RF_IOP and<br>2G4RF_ION          | V <sub>MAX2G4</sub>     |                                    | -0.3 |     | 3.3                            | V      |
| Absolute voltage on Sub-<br>GHz RF pins                            | V <sub>MAXSUBG</sub>    | Pins SUBGRF_OP and SUBGRF_ON       | -0.3 |     | 3.3                            | V      |
|                                                                    |                         | Pins SUBGRF_IP and SUBGRF_IN,      | -0.3 | _   | 0.3                            | V      |
| Total current into VDD power lines                                 | I <sub>VDDMAX</sub>     | Source                             | _    | _   | 200                            | mA     |
| Total current into VSS                                             | IVSSMAX                 | Sink                               | _    | _   | 200                            | mA     |
| ground lines                                                       |                         | Sink                               | _    | _   | 200                            | mA     |
| Current per I/O pin                                                | I <sub>IOMAX</sub>      | Sink                               | _    | _   | 50                             | mA     |
|                                                                    |                         | Source                             | _    | _   | 50                             | mA     |
| Current for all I/O pins                                           | I <sub>IOALLMAX</sub>   | Sink                               | _    | _   | 200                            | mA     |
|                                                                    |                         | Source                             | _    | _   | 200                            | mA     |
| Junction temperature                                               | Тј                      | -G grade devices                   | -40  | _   | 105                            | °C     |

1. When a GPIO pin is routed to the analog module through the APORT, the maximum voltage = IOVDD.

# 4.1.2 Operating Conditions

When assigning supply sources, the following requirements must be observed:

- VREGVDD must be the highest voltage in the system
- VREGVDD = AVDD
- DVDD ≤ AVDD
- IOVDD ≤ AVDD
- RFVDD ≤ AVDD
- PAVDD ≤ AVDD

#### 4.1.2.1 General Operating Conditions

| Parameter                                                                  | Symbol                | Test Condition                                           | Min  | Тур | Max                  | Unit |
|----------------------------------------------------------------------------|-----------------------|----------------------------------------------------------|------|-----|----------------------|------|
| Operating ambient tempera-<br>ture range                                   | T <sub>A</sub>        | -G temperature grade                                     | -40  | 25  | 85                   | °C   |
| AVDD supply voltage <sup>3</sup>                                           | V <sub>AVDD</sub>     |                                                          | 1.8  | 3.3 | 3.8                  | V    |
| VREGVDD operating supply                                                   | V <sub>VREGVDD</sub>  | DCDC in regulation                                       | 2.4  | 3.3 | 3.8                  | V    |
| voltage <sup>3 1</sup>                                                     |                       | DCDC in bypass 50mA load                                 | 1.8  | 3.3 | 3.8                  | V    |
|                                                                            |                       | DCDC not in use. DVDD external-<br>ly shorted to VREGVDD | 1.8  | 3.3 | 3.8                  | V    |
| VREGVDD current                                                            | I <sub>VREGVDD</sub>  | DCDC in bypass                                           | _    | _   | 200                  | mA   |
| RFVDD operating supply voltage                                             | V <sub>RFVDD</sub>    |                                                          | 1.62 | _   | V <sub>VREGVDD</sub> | V    |
| DVDD operating supply volt-<br>age                                         | V <sub>DVDD</sub>     |                                                          | 1.62 | _   | V <sub>VREGVDD</sub> | V    |
| PAVDD operating supply voltage                                             | V <sub>PAVDD</sub>    |                                                          | 1.62 | _   | V <sub>VREGVDD</sub> | V    |
| IOVDD operating supply volt-<br>age (All IOVDD pins)                       | V <sub>IOVDD</sub>    |                                                          | 1.62 | _   | V <sub>VREGVDD</sub> | V    |
| DECOUPLE output capaci-<br>tor <sup>4</sup>                                | C <sub>DECOUPLE</sub> |                                                          | 0.75 | 1.0 | 2.75                 | μF   |
| Difference between AVDD<br>and VREGVDD, ABS(AVDD-<br>VREGVDD) <sup>2</sup> | dV <sub>DD</sub>      |                                                          | _    | _   | 0.1                  | V    |
| Core clock frequency                                                       | f <sub>CORE</sub>     | FWAIT = 1, VSCALE2                                       | _    | _   | 40                   | MHz  |
|                                                                            |                       | FWAIT = 0, VSCALE0                                       | _    | _   | 20                   | MHz  |

# Table 4.2. General Operating Conditions

#### Note:

1. The minimum voltage required in bypass mode is calculated using R<sub>BYP</sub> from the DCDC specification table. Requirements for other loads can be calculated as V<sub>DVDD\_min</sub>+I<sub>LOAD</sub> \* R<sub>BYP\_max</sub>.

2. AVDD and VREGVDD pins should be physically shorted.

3. VREGVDD must be tied to AVDD. Both VREGVDD and AVDD minimum voltages must be satisfied for the part to operate. .

4. The system designer should consult the characteristic specs of the capacitor used on DECOUPLE to ensure its capacitance value stays within the specified bounds across temperature and DC bias.

# 4.1.3 DC-DC Converter

Test conditions: L\_DCDC=4.7 µH (Murata LQH3NPN4R7MM0L), C\_DCDC=4.7 µF (Samsung CL10B475KQ8NQNC), V\_DCDC\_I=3.3 V, V\_DCDC\_O=1.8 V, I\_DCDC\_LOAD=50 mA, Heavy Drive configuration, F\_DCDC\_LN=7 MHz, unless otherwise indicated.

# Table 4.3. DC-DC Converter

| Parameter                                           | Symbol              | Test Condition                                                                                                                            | Min | Тур | Max                         | Unit |
|-----------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----------------------------|------|
| Input voltage range                                 | V <sub>DCDC_I</sub> | Bypass mode, I <sub>DCDC_LOAD</sub> = 50<br>mA                                                                                            | 1.8 | —   | V <sub>VREGVDD</sub><br>MAX | V    |
|                                                     |                     | Low noise (LN) mode, 1.8 V out-<br>put, $I_{DCDC\_LOAD}$ = 100 mA, or<br>Low power (LP) mode, 1.8 V out-<br>put, $I_{DCDC\_LOAD}$ = 10 mA | TBD | _   | Vvregvdd_<br>Max            | V    |
|                                                     |                     | Low noise (LN) mode, 1.8 V out-<br>put, I <sub>DCDC_LOAD</sub> = 200 mA                                                                   | TBD |     | V <sub>VREGVDD</sub><br>MAX | V    |
| Output voltage programma-<br>ble range <sup>1</sup> | V <sub>DCDC_0</sub> |                                                                                                                                           | 1.8 | _   | V <sub>VREGVDD</sub>        | V    |
| Regulation DC accuracy                              | ACC <sub>DC</sub>   | Low Noise (LN) mode, 1.8 V tar-<br>get output                                                                                             | TBD | _   | TBD                         | V    |
| Regulation window <sup>4</sup>                      | WIN <sub>REG</sub>  | Low Power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 0, 1.8 V tar-<br>get output, $I_{DCDC_LOAD} \le 75 \ \mu A$                          | TBD |     | TBD                         | V    |
|                                                     |                     | Low Power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3, 1.8 V tar-<br>get output, I <sub>DCDC_LOAD</sub> ≤ 10 mA                          | TBD | _   | TBD                         | V    |
| Steady-state output ripple                          | V <sub>R</sub>      | Radio disabled.                                                                                                                           | _   | 3   | _                           | mVpp |
| Output voltage under/over-<br>shoot                 | V <sub>OV</sub>     | CCM Mode (LNFORCECCM <sup>3</sup> = 1), Load changes between 0 mA and 100 mA                                                              | _   | _   | TBD                         | mV   |
|                                                     |                     | DCM Mode (LNFORCECCM <sup>3</sup> = 0), Load changes between 0 mA and 10 mA                                                               | _   | _   | TBD                         | mV   |
|                                                     |                     | Overshoot during LP to LN<br>CCM/DCM mode transitions com-<br>pared to DC level in LN mode                                                | _   | 200 | _                           | mV   |
|                                                     |                     | Undershoot during BYP/LP to LN<br>CCM (LNFORCECCM <sup>3</sup> = 1) mode<br>transitions compared to DC level<br>in LN mode                | _   | 50  | _                           | mV   |
|                                                     |                     | Undershoot during BYP/LP to LN<br>DCM (LNFORCECCM <sup>3</sup> = 0) mode<br>transitions compared to DC level<br>in LN mode                | _   | 125 | -                           | mV   |
| DC line regulation                                  | V <sub>REG</sub>    | Input changes between $V_{\mbox{VREGVDD}\_\mbox{MAX}}$ and 2.4 V                                                                          | _   | 0.1 | -                           | %    |
| DC load regulation                                  | I <sub>REG</sub>    | Load changes between 0 mA and 100 mA in CCM mode                                                                                          | _   | 0.1 | -                           | %    |

| Parameter                                       | Symbol                | Test Condition                                         | Min | Тур | Мах | Unit |
|-------------------------------------------------|-----------------------|--------------------------------------------------------|-----|-----|-----|------|
| Max load current                                | I <sub>LOAD_MAX</sub> | Low noise (LN) mode, Heavy<br>Drive <sup>2</sup>       | _   | _   | TBD | mA   |
|                                                 |                       | Low noise (LN) mode, Medium Drive <sup>2</sup>         | _   | _   | TBD | mA   |
|                                                 |                       | Low noise (LN) mode, Light Drive <sup>2</sup>          | _   | _   | TBD | mA   |
|                                                 |                       | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 0 | _   | _   | TBD | μA   |
|                                                 |                       | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3 | _   | _   | TBD | mA   |
| DCDC nominal output ca-<br>pacitor <sup>5</sup> | C <sub>DCDC</sub>     | 25% tolerance                                          | 1   | 4.7 | 4.7 | μF   |
| DCDC nominal output induc-<br>tor               | L <sub>DCDC</sub>     | 20% tolerance                                          | 4.7 | 4.7 | 4.7 | μH   |
| Resistance in Bypass mode                       | R <sub>BYP</sub>      |                                                        | -   | 1.2 | TBD | Ω    |

#### Note:

1. Due to internal dropout, the DC-DC output will never be able to reach its input voltage, V<sub>VREGVDD</sub>.

2. Drive levels are defined by configuration of the PFETCNT and NFETCNT registers. Light Drive: PFETCNT=NFETCNT=3; Medium Drive: PFETCNT=NFETCNT=7; Heavy Drive: PFETCNT=NFETCNT=15.

3. In EMU\_DCDCMISCCTRL register.

4. LP mode controller is a hysteretic controller that maintains the output voltage within the specified limits.

5. Output voltage under/over-shoot and regulation are specified with  $C_{DCDC}$  4.7  $\mu$ F. Different control loop settings must be used if  $C_{DCDC}$  is lower than 4.7  $\mu$ F.

## 4.1.4 Current Consumption

#### 4.1.4.1 Current Consumption 3.3 V without DC-DC Converter

Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = DVDD = RFVDD = PAVDD = 3.3 V. T<sub>OP</sub> = 25 °C. DCDC is off. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at T<sub>OP</sub> = 25 °C.

# Table 4.4. Current Consumption 3.3 V without DC-DC Converter

| Parameter                                                              | Symbol                 | Test Condition                                                        | Min | Тур  | Max | Unit   |
|------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0 mode with all peripherals disabled          | I <sub>ACTIVE</sub>    | 38.4 MHz crystal, CPU running while loop from flash <sup>1</sup>      | _   | 130  | _   | µA/MHz |
| abled                                                                  |                        | 38 MHz HFRCO, CPU running<br>Prime from flash                         | _   | 99   | _   | µA/MHz |
|                                                                        |                        | 38 MHz HFRCO, CPU running while loop from flash                       | _   | 99   | TBD | µA/MHz |
|                                                                        |                        | 38 MHz HFRCO, CPU running<br>CoreMark from flash                      | —   | 124  | _   | µA/MHz |
|                                                                        |                        | 26 MHz HFRCO, CPU running while loop from flash                       | _   | 102  | TBD | µA/MHz |
|                                                                        |                        | 1 MHz HFRCO, CPU running while loop from flash                        | _   | 280  | TBD | µA/MHz |
| Current consumption in EM0 mode with all peripherals dis-              | I <sub>ACTIVE_VS</sub> | 19 MHz HFRCO, CPU running while loop from flash                       | _   | 88   | _   | µA/MHz |
| abled and voltage scaling enabled                                      |                        | 1 MHz HFRCO, CPU running while loop from flash                        | _   | 234  | _   | µA/MHz |
| Current consumption in EM1                                             | I <sub>EM1</sub>       | 38.4 MHz crystal <sup>1</sup>                                         | _   | 80   | _   | µA/MHz |
| mode with all peripherals disabled                                     |                        | 38 MHz HFRCO                                                          | _   | 50   | TBD | µA/MHz |
|                                                                        |                        | 26 MHz HFRCO                                                          | _   | 52   | TBD | µA/MHz |
|                                                                        |                        | 1 MHz HFRCO                                                           | _   | 230  | TBD | µA/MHz |
| Current consumption in EM1                                             | I <sub>EM1_VS</sub>    | 19 MHz HFRCO                                                          | —   | 47   | _   | µA/MHz |
| mode with all peripherals dis-<br>abled and voltage scaling<br>enabled |                        | 1 MHz HFRCO                                                           | _   | 193  | _   | µA/MHz |
| Current consumption in EM2 mode, with votage scaling                   | I <sub>EM2_VS</sub>    | Full 256 kB RAM retention and RTCC running from LFXO                  | _   | 2.9  | _   | μΑ     |
| enabled.                                                               |                        | Full 256 kB RAM retention and RTCC running from LFRCO                 | _   | 3.2  | _   | μΑ     |
|                                                                        |                        | 16 kB (1 bank) RAM retention and RTCC running from LFRCO <sup>2</sup> | _   | 2.1  | TBD | μΑ     |
| Current consumption in EM3 mode, with voltage scaling enabled.         | I <sub>EM3_VS</sub>    | Full 256 kB RAM retention and<br>CRYOTIMER running from ULFR-<br>CO   | _   | 2.56 | TBD | μA     |
| Current consumption in<br>EM4H mode, with voltage                      | I <sub>EM4H_VS</sub>   | 128 byte RAM retention, RTCC running from LFXO                        | _   | 1.0  | _   | μΑ     |
| scaling enabled.                                                       |                        | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO            | _   | 0.45 | _   | μΑ     |
|                                                                        |                        | 128 byte RAM retention, no RTCC                                       |     | 0.43 | TBD | μA     |

| Parameter                                         | Symbol            | Test Condition             | Min | Тур  | Max | Unit |
|---------------------------------------------------|-------------------|----------------------------|-----|------|-----|------|
| Current consumption in EM4S mode                  | I <sub>EM4S</sub> | No RAM retention, no RTCC  | _   | 0.07 | TBD | μA   |
| Note:<br>1.CMU_HFXOCTRL_LOV<br>2.CMU_LFRCOCTRL_EN |                   | U_LFRCOCTRL_VREFUPDATE = 1 |     |      |     |      |

#### 4.1.4.2 Current Consumption 3.3 V using DC-DC Converter

Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD = 1.8 V DC-DC output.  $T_{OP}$  = 25 °C. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T_{OP}$  = 25 °C.

| Parameter                                                                                                                                          | Symbol                   | Test Condition                                                   | Min | Тур  | Max | Unit   |
|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0<br>mode with all peripherals dis-<br>abled, DCDC in Low Noise<br>DCM mode <sup>2</sup> .                                | I <sub>ACTIVE</sub> _DCM | 38.4 MHz crystal, CPU running while loop from flash <sup>4</sup> | -   | 88   | _   | µA/MHz |
|                                                                                                                                                    |                          | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 70   | _   | µA/MHz |
|                                                                                                                                                    |                          | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 70   | _   | µA/MHz |
|                                                                                                                                                    |                          | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 85   | _   | µA/MHz |
|                                                                                                                                                    |                          | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 77   | _   | µA/MHz |
|                                                                                                                                                    |                          | 1 MHz HFRCO, CPU running while loop from flash                   | _   | 636  | _   | µA/MHz |
| Current consumption in EM0<br>mode with all peripherals dis-<br>abled, DCDC in Low Noise<br>CCM mode <sup>1</sup> .                                | IACTIVE_CCM              | 38.4 MHz crystal, CPU running while loop from flash <sup>4</sup> | _   | 98   | _   | µA/MHz |
|                                                                                                                                                    |                          | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 81   | _   | µA/MHz |
|                                                                                                                                                    |                          | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 82   | _   | µA/MHz |
|                                                                                                                                                    |                          | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 95   | _   | µA/MHz |
|                                                                                                                                                    |                          | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 95   | _   | µA/MHz |
|                                                                                                                                                    |                          | 1 MHz HFRCO, CPU running while loop from flash                   | _   | 1155 | _   | µA/MHz |
| Current consumption in EM0<br>mode with all peripherals dis-<br>abled and voltage scaling<br>enabled, DCDC in Low<br>Noise CCM mode <sup>1</sup> . | IACTIVE_CCM_VS           | 19 MHz HFRCO, CPU running while loop from flash                  | _   | 101  | _   | µA/MHz |
|                                                                                                                                                    |                          | 1 MHz HFRCO, CPU running while loop from flash                   | -   | 1128 | _   | µA/MHz |
| Current consumption in EM1<br>mode with all peripherals dis-<br>abled, DCDC in Low Noise<br>DCM mode <sup>2</sup> .                                | I <sub>EM1_DCM</sub>     | 38.4 MHz crystal <sup>4</sup>                                    | _   | 59   | _   | µA/MHz |
|                                                                                                                                                    |                          | 38 MHz HFRCO                                                     | _   | 41   | _   | µA/MHz |
|                                                                                                                                                    |                          | 26 MHz HFRCO                                                     | _   | 48   | _   | µA/MHz |
|                                                                                                                                                    |                          | 1 MHz HFRCO                                                      | _   | 610  | -   | µA/MHz |
| Current consumption in EM1<br>mode with all peripherals dis-<br>abled and voltage scaling<br>enabled, DCDC in Low<br>Noise DCM mode <sup>2</sup> . | IEM1_DCM_VS              | 19 MHz HFRCO                                                     | _   | 52   | _   | µA/MHz |
|                                                                                                                                                    |                          | 1 MHz HFRCO                                                      | _   | 587  | _   | µA/MHz |

#### Table 4.5. Current Consumption 3.3 V using DC-DC Converter

| Parameter                                                                                              | Symbol               | Test Condition                                                        | Min | Тур  | Max | Unit |
|--------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------|-----|------|-----|------|
| Current consumption in EM2<br>mode, with votage scaling<br>enabled, DCDC in LP mode.<br><sup>3</sup> . | I <sub>EM2_VS</sub>  | Full 256 kB RAM retention and<br>RTCC running from LFXO               | _   | 2.1  | _   | μA   |
|                                                                                                        |                      | Full 256 kB RAM retention and<br>RTCC running from LFRCO              | _   | 2.2  | _   | μA   |
|                                                                                                        |                      | 16 kB (1 bank) RAM retention and RTCC running from LFRCO <sup>5</sup> | _   | 1.5  | _   | μA   |
| Current consumption in EM3 mode, with voltage scaling enabled.                                         | I <sub>EM3_VS</sub>  | Full 256 kB RAM retention and<br>CRYOTIMER running from ULFR-<br>CO   | —   | 1.81 | _   | μA   |
| Current consumption in<br>EM4H mode, with voltage<br>scaling enabled.                                  | I <sub>EM4H_VS</sub> | 128 byte RAM retention, RTCC running from LFXO                        | _   | 0.69 | _   | μA   |
|                                                                                                        |                      | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO            | _   | 0.39 | _   | μA   |
|                                                                                                        |                      | 128 byte RAM retention, no RTCC                                       |     | 0.39 |     | μA   |
| Current consumption in EM4S mode                                                                       | I <sub>EM4S</sub>    | No RAM retention, no RTCC                                             | _   | 0.06 | _   | μA   |

Note:

1. DCDC Low Noise CCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=6.4 MHz (RCOBAND=4), ANASW=DVDD.

2. DCDC Low Noise DCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=3.0 MHz (RCOBAND=0), ANASW=DVDD.

3. DCDC Low Power Mode = Medium Drive (PFETCNT=NFETCNT=7), LPOSCDIV=1, LPCMPBIASEM234H=0, LPCLIMILIM-SEL=1, ANASW=DVDD.

4. CMU\_HFXOCTRL\_LOWPOWER=0.

5. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1