## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## 12MHz Rail-to-Rail Input-Output Operational Amplifier

The EL5420T is a low power, high voltage rail-to-rail input-output amplifier. The EL5420T contains four amplifiers. Each amplifier exhibits beyond the rail input capability, rail-to-rail output capability and is unity gain stable.

The maximum operating voltage range is from 4.5 V to 19 V . It can be configured for single or dual supply operation, and typically consumes only $500 \mu \mathrm{~A}$ per amplifier. The EL5420T has an output short circuit capability of $\pm 200 \mathrm{~mA}$ and a continuous output current capability of $\pm 70 \mathrm{~mA}$.

The EL5420T features a slew rate of $12 \mathrm{~V} / \mu \mathrm{s}$. Also, the device provides common mode input capability beyond the supply rails, rail-to-rail output capability, and a bandwidth of $12 \mathrm{MHz}(-3 \mathrm{~dB})$. This enables the amplifiers to offer maximum dynamic range at any supply voltage. These features make the EL5420T an ideal amplifier solution for use in TFT-LCD panels as a $\mathrm{V}_{\mathrm{COM}}$ or static gamma buffer, and in high speed filtering and signal conditioning applications. Other applications include battery power and portable devices, especially where low power consumption is important.
The EL5420T is available in a 14 Ld TSSOP package, 14 Ld SOIC package, and a space saving thermally enhanced 16 Ld QFN package. All feature a standard operational amplifier pin out. The devices operate over an ambient temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## Ordering Information

| PART NUMBER <br> (Note) | PART <br> MARKING | PACKAGE <br> (Pb-Free) | PKG. <br> DWG. \# |
| :--- | :--- | :--- | :---: |
| EL5420TILZ* (No longer <br> available or supported) | 5420 TIL Z | 16 Ld QFN | MDP0046 |
| EL5420TIRZ* | 5420 TIR Z | 14 Ld TSSOP | MDP0044 |
| EL5420TISZ*(No longer <br> available or supported) | 5420 TIS Z | 14 Ld SOIC | MDP0027 |

*Add "-T7" or "-T13" suffix for tape and reel.Please refer to TB347 for details on reel specifications
NOTE: These Intersil Pb-free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.

## Features

- $12 \mathrm{MHz}(-3 \mathrm{~dB})$ Bandwidth
- 4.5 V to 19 V Maximum Supply Voltage Range
- 12V/us Slew Rate
- $500 \mu \mathrm{~A}$ Supply Current (per Amplifier)
- $\pm 70 \mathrm{~mA}$ Continuous Output Current
- $\pm 200 \mathrm{~mA}$ Output Short Circuit Current
- Unity-gain Stable
- Beyond the Rails Input Capability
- Rail-to-rail Output Swing
- Built-in Thermal Protection
- $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Ambient Temperature Range
- Pb-free (RoHS compliant)


## Applications

- TFT-LCD Panels
- $V_{\text {COM }}$ Amplifiers
- Static Gamma Buffers
- Electronics Notebooks
- Electronics Games
- Touch-screen Displays
- Personal Communication Devices
- Personal Digital Assistants (PDA)
- Portable Instrumentation
- Sampling ADC Amplifiers
- Wireless LANs
- Office Automation
- Active Filters
- ADC/DAC Buffer


## Pinouts





Thermal Information

| Thermal Resistance Junction-to-Ambient (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| 16 Ld QFN (Note 1) | 47 |
| 14 Ld SOIC (Note 2) | 88 |
| 14 Ld TSSOP (Note 2) | 100 |
| Thermal Resistance Junction-to-Case (Typical) | $\theta_{\mathrm{Jc}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| 16 Ld QFN (Note 3) | 9 |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Ambient Operating Temperature | - $40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Power Dissipation Curves . . . . . . . . . . . . . . Se | igures 30 and 31 |
| Pb-free Reflow Profile . . . . . . . . . . . . . . . . . . http://www.intersil.com/pbfree/Pb-FreeReflow | .see link below |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

## NOTES:

1. $\theta_{J A}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
2. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
3. For $\theta_{J C}$, the "case temp" location is the center of the exposed metal pad on the package underside.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$
Electrical Specifications $\quad \mathrm{V}_{\mathrm{S}^{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise specified.

| PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OS}}$ | Input Offset Voltage | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 3 | 13 | mV |
| TCV ${ }_{\text {OS }}$ | Average Offset Voltage Drift (Note 4) | 14 LD TSSOP, SOIC package |  | 7 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  |  | 16 LD QFN package |  | 2 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 2 | 50 | nA |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Impedance |  |  | 1 |  | G $\Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 2 |  | pF |
| CMIR | Common-Mode Input Range |  | -5.5 |  | +5.5 | V |
| CMRR | Common-Mode Rejection Ratio | For $\mathrm{V}_{\mathrm{INx}}$ from -5.5 V to +5.5 V | 50 | 75 |  | dB |
| AVOL | Open Loop Gain | $-4.5 \mathrm{~V} \leq \mathrm{V}_{\text {OUTx }} \leq+4.5 \mathrm{~V}$ | 75 | 105 |  | dB |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Swing Low | $\mathrm{I}_{\mathrm{L}}=-5 \mathrm{~mA}$ |  | -4.94 | -4.85 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Swing High | $\mathrm{I}_{\mathrm{L}}=+5 \mathrm{~mA}$ | 4.85 | 4.94 |  | V |
| ISC | Short Circuit Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$, Source: $\mathrm{V}_{\text {OUTx }}$ short to $\mathrm{V}_{\mathrm{S}^{-}}$, <br> Sink: $\mathrm{V}_{\text {OUTx }}$ short to $\mathrm{V}_{\mathrm{S}^{+}}$ |  | $\pm 200$ |  | mA |
| lout | Output Current |  |  | $\pm 70$ |  | mA |
| POWER SUPPLY PERFORMANCE |  |  |  |  |  |  |
| $\left(\mathrm{V}_{\mathrm{S}^{+}}\right)-\left(\mathrm{V}_{\mathrm{S}^{-}}\right)$ | Supply Voltage Range |  | 4.5 |  | 19 | V |
| Is | Supply Current (Per Amplifier) | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$, No load |  | 500 | 750 | $\mu \mathrm{A}$ |
| PSRR | Power Supply Rejection Ratio | Supply is moved from $\pm 2.25 \mathrm{~V}$ to $\pm 9.5 \mathrm{~V}$ | 60 | 75 |  | dB |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |
| SR | Slew Rate (Note 5) | $-4.0 \mathrm{~V} \leq \mathrm{V}_{\text {OUTx }} \leq+4.0 \mathrm{~V}, 20 \%$ to $80 \%$ |  | 12 |  | $\mathrm{V} / \mu \mathrm{s}$ |

Electrical Specifications $\mathrm{V}_{\mathrm{S}^{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise specified. (Continued)

| PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{s}$ | Settling to $+0.1 \%$ (Note 6) | $\begin{aligned} & A_{V}=+1, V_{\text {OUTx }}=2 V \text { step, } \\ & R_{L}=10 k \Omega, C_{L}=8 p F \end{aligned}$ |  | 500 |  | ns |
| BW | -3dB Bandwidth | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=8 \mathrm{pF}$ |  | 12 |  | MHz |
| GBWP | Gain-Bandwidth Product | $\begin{aligned} & A_{V}=-50, R_{F}=5 k \Omega, R_{G}=100 \Omega \\ & R_{L}=10 \mathrm{k} \Omega, C_{L}=8 p F \end{aligned}$ |  | 8 |  | MHz |
| PM | Phase Margin | $\begin{aligned} & A_{V}=-50, R_{F}=5 k \Omega, R_{G}=100 \Omega \\ & R_{L}=10 \mathrm{k} \Omega, C_{L}=8 \mathrm{pF} \end{aligned}$ |  | 50 |  | - |
| CS | Channel Separation | $\mathrm{f}=5 \mathrm{MHz}$ |  | 75 |  | dB |

Electrical Specifications $\mathrm{V}_{\mathrm{S}^{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise specified.

| PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$ |  | 3 | 13 | mV |
| TCV ${ }_{\text {OS }}$ | Average Offset Voltage Drift (Note 4) | 14 LD TSSOP, SOIC package |  | 7 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  |  | 16 LD QFN package |  | 2 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$ |  | 2 | 50 | nA |
| $\mathrm{R}_{\text {IN }}$ | Input Impedance |  |  | 1 |  | $G \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 2 |  | pF |
| CMIR | Common-Mode Input Range |  | -0.5 |  | +5.5 | V |
| CMRR | Common-Mode Rejection Ratio | For $\mathrm{V}_{\mathrm{INx}}$ from -0.5 V to +5.5 V | 45 | 70 |  | dB |
| AVOL | Open Loop Gain | $0.5 \mathrm{~V} \leq \mathrm{V}_{\text {OUTx }} \leq+4.5 \mathrm{~V}$ | 75 | 105 |  | dB |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Swing Low | $\mathrm{L}_{\mathrm{L}}=-2.5 \mathrm{~mA}$ |  | 30 | 150 | mV |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Swing High | $\mathrm{L}_{\mathrm{L}}=+2.5 \mathrm{~mA}$ | 4.85 | 4.97 |  | V |
| Isc | Short Circuit Current | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$, Source: $\mathrm{V}_{\text {OUTx }}$ short to $\mathrm{V}_{\mathrm{S}^{-}}$, Sink: $\mathrm{V}_{\text {OUTx }}$ short to $\mathrm{V}_{\mathrm{S}^{+}}$ |  | $\pm 125$ |  | mA |
| Iout | Output Current |  |  | $\pm 70$ |  | mA |
| POWER SUPPLY PERFORMANCE |  |  |  |  |  |  |
| $\left(\mathrm{V}_{\mathrm{S}^{+}}\right)-\left(\mathrm{V}_{\mathrm{S}^{-}}\right)$ | Supply Voltage Range |  | 4.5 |  | 19 | V |
| Is | Supply Current (Per Amplifier) | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$, No load |  | 500 | 750 | $\mu \mathrm{A}$ |
| PSRR | Power Supply Rejection Ratio | Supply is moved from 4.5 V to 19 V | 60 | 75 |  | dB |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |
| SR | Slew Rate (Note 5) | $1 \mathrm{~V} \leq \mathrm{V}_{\text {OUTx }} \leq 4 \mathrm{~V}, 20 \%$ to $80 \%$ |  | 12 |  | V/ $/ \mathrm{s}$ |
| ts | Settling to $+0.1 \%$ (Note 6) | $\begin{aligned} & A_{V}=+1, V_{\text {OUTx }}=2 V \text { step, } \\ & R_{L}=10 k \Omega, C_{L}=8 p F \end{aligned}$ |  | 500 |  | ns |
| BW | -3dB Bandwidth | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=8 \mathrm{pF}$ |  | 12 |  | MHz |
| GBWP | Gain-Bandwidth Product | $\begin{aligned} & A_{V}=-50, R_{F}=5 k \Omega, R_{G}=100 \Omega \\ & R_{L}=10 \mathrm{k} \Omega, C_{L}=8 \mathrm{pF} \end{aligned}$ |  | 8 |  | MHz |
| PM | Phase Margin | $\begin{aligned} & A_{V}=-50, R_{F}=5 k \Omega, R_{G}=100 \Omega \\ & R_{L}=10 \mathrm{k} \Omega, C_{L}=8 p F \end{aligned}$ |  | 50 |  | 。 |
| CS | Channel Separation | $\mathrm{f}=5 \mathrm{MHz}$ |  | 75 |  | dB |

Electrical Specifications $\quad \mathrm{V}_{\mathrm{S}^{+}}=+18 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $9 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise specified.

| PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Vos | Input Offset Voltage | $\mathrm{V}_{\text {CM }}=9 \mathrm{~V}$ |  | 4 | 15 | mV |
| TCV ${ }_{\text {OS }}$ | Average Offset Voltage Drift (Note 4) | 14 LD TSSOP, SOIC package |  | 7 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  |  | 16 LD QFN package |  | 2 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=9 \mathrm{~V}$ |  | 2 | 50 | nA |
| $\mathrm{R}_{\text {IN }}$ | Input Impedance |  |  | 1 |  | $G \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 2 |  | pF |
| CMIR | Common-Mode Input Range |  | -0.5 |  | +18.5 | V |
| CMRR | Common-Mode Rejection Ratio | For $\mathrm{V}_{\text {INx }}$ from -0.5 V to +18.5 V | 53 | 78 |  | dB |
| Avol | Open Loop Gain | $0.5 \mathrm{~V} \leq \mathrm{V}_{\text {OUTx }} \leq 17.5 \mathrm{~V}$ | 75 | 90 |  | dB |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | Output Swing Low | $\mathrm{L}_{\mathrm{L}}=-9 \mathrm{~mA}$ |  | 100 | 150 | mV |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Swing High | $\mathrm{L}_{\mathrm{L}}=+9 \mathrm{~mA}$ | 17.85 | 17.90 |  | V |
| Isc | Short Circuit Current | $\mathrm{V}_{\mathrm{CM}}=9 \mathrm{~V}$, Source: $\mathrm{V}_{\text {OUTx }}$ short to $\mathrm{V}_{\mathrm{S}}$, Sink: $\mathrm{V}_{\text {OUTx }}$ short to $\mathrm{V}_{\mathrm{S}^{+}}$ |  | $\pm 200$ |  | mA |
| Iout | Output Current |  |  | $\pm 70$ |  | mA |
| POWER SUPPLY PERFORMANCE |  |  |  |  |  |  |
| $\left(\mathrm{V}_{\mathrm{S}^{+}}\right)-\left(\mathrm{V}_{\mathrm{S}^{-}}\right)$ | Supply Voltage Range |  | 4.5 |  | 19 | V |
| Is | Supply Current (Per Amplifier) | $\mathrm{V}_{\mathrm{CM}}=9 \mathrm{~V}$, No load |  | 550 | 750 | $\mu \mathrm{A}$ |
| PSRR | Power Supply Rejection Ratio | Supply is moved from 4.5 V to 19 V | 60 | 75 |  | dB |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |
| SR | Slew Rate (Note 5) | $1 \mathrm{~V} \leq \mathrm{V}_{\text {OUTx }} \leq 17 \mathrm{~V}, 20 \%$ to $80 \%$ |  | 12 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| ts | Settling to $+0.1 \%$ (Note 6) | $\begin{aligned} & A_{V}=+1, V_{\text {OUTx }}=2 V \text { step, } \\ & R_{L}=10 k \Omega, C_{L}=8 p F \end{aligned}$ |  | 500 |  | ns |
| BW | -3dB Bandwidth | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=8 \mathrm{pF}$ |  | 12 |  | MHz |
| GBWP | Gain-Bandwidth Product | $\begin{aligned} & A_{V}=-50, R_{F}=5 k \Omega, R_{G}=100 \Omega \\ & R_{L}=10 \mathrm{k} \Omega, C_{L}=8 p F \end{aligned}$ |  | 8 |  | MHz |
| PM | Phase Margin | $\begin{aligned} & A_{V}=-50, R_{F}=5 k \Omega, R_{G}=100 \Omega \\ & R_{L}=10 \mathrm{k} \Omega, C_{L}=8 p F \end{aligned}$ |  | 50 |  | - |
| CS | Channel Separation | $\mathrm{f}=5 \mathrm{MHz}$ |  | 75 |  | dB |

NOTES:
4. Measured over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ambient operating temperature range. See the typical $\mathrm{TCV}_{\mathrm{OS}}$ production distribution shown in the "Typical Performance Curves" on page 6
5. Typical slew rate is an average of the slew rates measured on the rising ( $20 \%-80 \%$ ) and the falling ( $80 \%-20 \%$ ) edges of the output signal.
6. Settling time measured as the time from when the output level crosses the final value on rising/falling edge to when the output level settles within a $\pm 0.1 \%$ error band. The range of the error band is determined by: Final Value $(\mathrm{V}) \pm\left[\right.$ Full $\left.\operatorname{Scale}(\mathrm{V})^{*} 0.1 \%\right]$

## Typical Performance Curves



FIGURE 1. INPUT OFFSET VOLTAGE DISTRIBUTION


FIGURE 3. INPUT OFFSET VOLTAGE DRIFT (QFN)


FIGURE 5. INPUT BIAS CURRENT vs TEMPERATURE


FIGURE 2. INPUT OFFSET VOLTAGE DRIFT (TSSOP, SOIC)


FIGURE 4. INPUT OFFSET VOLTAGE vs TEMPERATURE


FIGURE 6. OUTPUT HIGH VOLTAGE vs TEMPERATURE

Typical Performance Curves (Continued)


FIGURE 7. OUTPUT LOW VOLTAGE vs TEMPERATURE


FIGURE 9. SLEW RATE vs TEMPERATURE


FIGURE 11. SUPPLY CURRENT PER AMPLIFIER vs SUPPLY VOLTAGE


FIGURE 8. OPEN-LOOP GAIN vs TEMPERATURE


FIGURE 10. SUPPLY CURRENT PER AMPLIFIER vs TEMPERATURE


FIGURE 12. SLEW RATE vs SUPPLY VOLTAGE

Typical Performance Curves (Continued)


FIGURE 13. OPEN LOOP GAIN AND PHASE vs FREQUENCY


FIGURE 15. FREQUENCY RESPONSE FOR VARIOUS $C_{L}$


FIGURE 17. MAXIMUM OUTPUT SWING vs FREQUENCY


FIGURE 14. FREQUENCY RESPONSE FOR VARIOUS $R_{L}$


FIGURE 16. CLOSED LOOP OUTPUT IMPEDANCE vs FREQUENCY


FIGURE 18. CMRR vs FREQUENCY

## Typical Performance Curves (Continued)



FIGURE 19. PSRR vs FREQUENCY


FIGURE 21. TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY


FIGURE 23. SMALL SIGNAL OVERSHOOT vs LOAD CAPACITANCE


FIGURE 20. INPUT VOLTAGE NOISE SPECTRAL DENSITY vs FREQUENCY


FIGURE 22. CHANNEL SEPARATION vs FREQUENCY RESPONSE


FIGURE 24. STEP SIZE vs SETTLING TIME

## Typical Performance Curves (Continued)



FIGURE 25. LARGE SIGNAL TRANSIENT RESPONSE


FIGURE 26. SMALL SIGNAL TRANSIENT RESPONSE


FIGURE 27. BASIC TEST CIRCUIT

## Pin Descriptions

| EL5420T |  |  |  |  |
| :---: | :---: | :---: | :--- | :--- |
| 14 LD TSSOP, <br> 14 LD SOIC | 16 LD QFN | PIN NAME |  | FUNCTION |
| 1 | 15 |  | Amplifier A Output | (Reference Circuit 1) |
| 2 | 1 | VINA- | Amplifier A Inverting Input | (Reference Circuit 2) |
| 3 | 2 | VINA+ | Amplifier A Non-Inverting Input | (Reference Circuit 2) |
| 4 | 3 | VS+ | Positive Power Supply | (Reference Circuit 2) |
| 5 | 4 | VINB+ | Amplifier B Non-Inverting Input | (Reference Circuit 2) |
| 7 | 6 | VINB- | Amplifier B Inverting Input | (Reference Circuit 1) |
| 8 | 7 | VOUTB | Amplifier B Output | (Reference Circuit 1) |
| 9 | 8 | VINC- | Amplifier C Inverting Input | (Reference Circuit 2) |

Pin Descriptions (Continued)

| EL5420T |  | PIN NAME | FUNCTION | EQUIVALENT CIRCUIT |
| :---: | :---: | :---: | :---: | :---: |
| 14 LD TSSOP, <br> 14 LD SOIC | 16 LD QFN |  |  |  |
| 10 | 9 | VINC+ | Amplifier C Non-Inverting Input | (Reference Circuit 2) |
| 11 | 10 | VS- | Negative Power Supply |  |
| 12 | 11 | VIND+ | Amplifier D Non-Inverting Input | (Reference Circuit 2) |
| 13 | 12 | VIND- | Amplifier D Inverting Input | (Reference Circuit 2) |
| 14 | 14 | VOUTD | Amplifier D Output | (Reference Circuit 1) |
|  | 13, 16 | NC | No Connect |  |
|  | pad | Thermal Pad | Functions as a heat sink. Connects to most negative potential, VS- |  |
|  | CIRCUIT 1 |  |  |  |

## Applications Information

## Product Description

The EL5420T is a high voltage rail-to-rail input-output amplifier with low power consumption. The EL5420T contains four amplifiers. Each amplifier exhibits beyond the rail input capability, rail-to-rail output capability, and is unity gain stable.
The EL5420T features a slew rate of $12 \mathrm{~V} / \mu \mathrm{s}$. Also, the device provides common mode input capability beyond the supply rails, rail-to-rail output capability, and a bandwidth of $12 \mathrm{MHz}(-3 \mathrm{~dB})$. This enables the amplifiers to offer maximum dynamic range at any supply voltage.

## Operating Voltage, Input and Output Capability

The EL5420T can operate on a single supply or dual supply configuration. The EL5420T operating voltage ranges from a minimum of 4.5 V to a maximum of 19 V . This range allows for a standard 5 V (or $\pm 2.5 \mathrm{~V}$ ) supply voltage to dip to $-10 \%$, or a standard 18 V (or $\pm 9 \mathrm{~V}$ ) to rise by $+5.5 \%$ without affecting performance or reliability.

The input common-mode voltage range of the EL5420T extends 500 mV beyond the supply rails. Also, the EL5420T is immune to phase reversal. However, if the common mode input voltage exceeds the supply voltage by more than 0.5 V , electrostatic protection diodes in the input stage of the device begin to conduct. Even though phase reversal will not occur, to maintain optimal reliability it is suggested to avoid input overvoltage conditions. Figure 28 shows the input voltage driven 500 mV beyond the supply rails and the device output swinging between the supply rails.

The EL5420T output typically swings to within 50 mV of positive and negative supply rails with load currents of $\pm 5 \mathrm{~mA}$. Decreasing load currents will extend the output voltage range even closer to the supply rails. Figure 29 shows the input and output waveforms for the device in a unity-gain configuration. Operation is from $\pm 5 \mathrm{~V}$ supply with a $10 \mathrm{k} \Omega$ load connected to GND. The input is a $10 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ sinusoid and the output voltage is approximately $9.9 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$.
Refer to the "Electrical Specifications" Table beginning on page 3 for specific device parameters. Parameter variations with operating voltage, loading and/or temperature are shown in the "Typical Performance Curves" on page 6.


FIGURE 28. OPERATION WITH BEYOND-THE-RAILS INPUT


FIGURE 29. OPERATION WITH RAIL-TO-RAIL INPUT AND

## Output Current

The EL5420T is capable of output short circuit currents of 200 mA (source and sink), and the device has built-in protection circuitry which limits the short circuit current to $\pm 200 \mathrm{~mA}$ (typical).
To maintain maximum reliability the continuous output current should never exceed $\pm 70 \mathrm{~mA}$. This $\pm 70 \mathrm{~mA}$ limit is determined by the characteristics of the internal metal interconnects. Also, see "Power Dissipation" on page 13 for detailed information on ensuring proper device operation and reliability for temperature and load conditions.

## Unused Amplifiers

It is recommended that any unused amplifiers be configured as a unity gain follower. The inverting input should be directly connected to the output and the non-inverting input tied to the ground.

## Thermal Shutdown

The EL5420T has a built-in thermal protection which ensures safe operation and prevents internal damage to the device due to overheating. When the die temperature reaches $+165^{\circ} \mathrm{C}$ (typical) the device automatically shuts OFF the outputs by putting them in a high impedance state. When the die cools by $15^{\circ} \mathrm{C}$ (typical) the device automatically turns

ON the outputs by putting them in a low impedance (normal) operating state.

## Driving Capacitive Loads

As load capacitance increases, the -3dB bandwidth will decrease and peaking can occur. Depending on the application, it may be necessary to reduce peaking and to improve device stability. To improve device stability a snubber circuit or a series resistor may be added to the output of the EL5420T.

A snubber is a shunt load consisting of a resistor in series with a capacitor. An optimized snubber can improve the phase margin and the stability of the EL5420T. The advantage of a snubber circuit is that it does not draw any DC load current or reduce the gain.

Another method to reduce peaking is to add a series output resistor (typically between $1 \Omega$ to $10 \Omega$ ). Depending on the capacitive loading, a small value resistor may be the most appropriate choice to minimize any reduction in gain.

## Power Dissipation

With the high-output drive capability of the EL5420T amplifiers, it is possible to exceed the $+150^{\circ} \mathrm{C}$ absolute maximum junction temperature under certain load current conditions. It is important to calculate the maximum power dissipation of the EL5420T in the application. Proper load conditions will ensure that the EL5420T junction temperature stays within a safe operating region.

The maximum power dissipation allowed in a package is determined according to Equation 1:
$P_{\text {DMAX }}=\frac{T_{\text {JMAX }}-T_{\text {AMAX }}}{\theta_{J A}}$
where:

- $\mathrm{T}_{\text {JMAX }}=$ Maximum junction temperature
- TAMAX = Maximum ambient temperature
- $\Theta_{J A}=$ Thermal resistance of the package
- $P_{\text {DMAX }}=$ Maximum power dissipation allowed

The total power dissipation produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power dissipation in the IC due to the loads, or:
$P_{\text {DMAX }}=\Sigma i\left[V_{S} \times I_{\text {SMAX }}+\left(V_{S}+-V_{\text {OUT }}{ }^{i}\right) \times I_{\text {LOAD }}{ }^{i}\right]$
when sourcing, and:
$\mathrm{P}_{\text {DMAX }}=\Sigma \mathrm{i}\left[\mathrm{V}_{\mathrm{S}} \times \mathrm{I}_{\text {SMAX }}+\left(\mathrm{V}_{\text {OUT }}{ }^{\left.\left.\mathrm{i}-\mathrm{V}_{\mathrm{S}^{-}}\right) \times \mathrm{I}_{\text {LOAD }}{ }^{\mathrm{i}}\right]}\right.\right.$
when sinking,
where:

- $\mathrm{i}=1$ to 4
(1, 2, 3, 4 corresponds to Channel A, B, C, D respectively)
- $\mathrm{V}_{\mathrm{S}}=$ Total supply voltage $\left(\mathrm{V}_{\mathrm{S}^{+}}-\mathrm{V}_{\mathrm{S}^{-}}\right)$
- $\mathrm{V}_{\mathrm{S}^{+}}=$Positive supply voltage
- $\mathrm{V}_{\mathrm{S}^{-}}=$Negative supply voltage
- ISMAX = Maximum supply current per amplifier
(ISMAX $=$ EL5420T quiescent current $\div 4$ )
- $\mathrm{V}_{\text {OUT }}=$ Output voltage
- I LOAD = Load current

Device overheating can be avoided by calculating the minimum resistive load condition, $\mathrm{R}_{\text {LOAD }}$, resulting in the highest power dissipation. To find $R_{\text {LOAD }}$ set the two PDMAX equations equal to each other and solve for $\mathrm{V}_{\text {OUT }} / \mathrm{ILOAD}^{\text {LOA }}$ Reference the package power dissipation curves, Figures 30 and 31, for further information.

## JEDEC JESD51-3 LOW EFFECTIVE THERMAL CONDUCTIVITY TEST BOARD



FIGURE 30. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE

JEDEC JESD51-7 HIGH EFFECTIVE THERMAL


FIGURE 31. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE

## Power Supply Bypassing and Printed Circuit Board Layout

The EL5420T can provide gain at high frequency, so good printed circuit board layout is necessary for optimum performance. Ground plane construction is highly recommended, trace lengths should be as short as possible and the power supply pins must be well bypassed to reduce any risk of oscillation.

For normal single supply operation (the $\mathrm{V}_{\mathrm{S}^{-}}$pin is connected to ground) a $4.7 \mu \mathrm{~F}$ capacitor should be placed from $\mathrm{V}_{\mathrm{S}^{+}}$to ground, then a parallel $0.1 \mu \mathrm{~F}$ capacitor should be connected
as close to the amplifier as possible. One $4.7 \mu \mathrm{~F}$ capacitor may be used for multiple devices. For dual supply operation the same capacitor combination should be placed at each supply pin to ground.

For the QFN package, with exposed thermal pad, the pad should be connected to the lowest potential, $\mathrm{V}_{\mathrm{S}^{-}}$, to optimize thermal and operating performance. PCB vias should be placed below the device's exposed thermal pad to transfer heat to the $\mathrm{V}_{\mathrm{S}^{-}}$plane and away from the device.

## Revision History

| DATE | REVISION | CHANGE |
| :---: | :---: | :--- |
| September 8,2015 | FN6838.1 | Updated Ordering Information Table on page 1. <br> Added About Intersil section. |
| September 25,2009 | FN6838.0 | Initial Release |

## About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com.
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support

## Small Outline Package Family (SO)



DETAIL X
MDP0027
SMALL OUTLINE PACKAGE FAMILY (SO)

| SYMBOL | INCHES |  |  |  |  |  |  | TOLERANCE | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SO-8 | SO-14 | $\begin{gathered} \text { SO16 } \\ \left(0.150^{\prime \prime}\right) \end{gathered}$ | $\begin{gathered} \text { SO16 (0.300") } \\ \text { (SOL-16) } \end{gathered}$ | $\begin{gathered} \text { SO20 } \\ \text { (SOL-20) } \end{gathered}$ | $\begin{gathered} \text { SO24 } \\ \text { (SOL-24) } \end{gathered}$ | $\begin{gathered} \text { SO28 } \\ (\mathrm{SOL}-28) \end{gathered}$ |  |  |
| A | 0.068 | 0.068 | 0.068 | 0.104 | 0.104 | 0.104 | 0.104 | MAX | - |
| A1 | 0.006 | 0.006 | 0.006 | 0.007 | 0.007 | 0.007 | 0.007 | $\pm 0.003$ | - |
| A2 | 0.057 | 0.057 | 0.057 | 0.092 | 0.092 | 0.092 | 0.092 | $\pm 0.002$ | - |
| b | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | $\pm 0.003$ | - |
| c | 0.009 | 0.009 | 0.009 | 0.011 | 0.011 | 0.011 | 0.011 | $\pm 0.001$ | - |
| D | 0.193 | 0.341 | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | $\pm 0.004$ | 1,3 |
| E | 0.236 | 0.236 | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | $\pm 0.008$ | - |
| E1 | 0.154 | 0.154 | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | $\pm 0.004$ | 2, 3 |
| e | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | - |
| L | 0.025 | 0.025 | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | $\pm 0.009$ | - |
| L1 | 0.041 | 0.041 | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | - |
| h | 0.013 | 0.013 | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | - |
| N | 8 | 14 | 16 | 16 | 20 | 24 | 28 | Reference | - |

NOTES:

1. Plastic or metal protrusions of 0.006 " maximum per side are not included.
2. Plastic interlead protrusions of $0.010^{\prime \prime}$ maximum per side are not included.
3. Dimensions "D" and "E1" are measured at Datum Plane " H ".
4. Dimensioning and tolerancing per ASME Y14.5M-1994

## QFN (Quad Flat No-Lead) Package Family



TOP VIEW


BOTTOM VIEW


MDP0046
QFN (QUAD FLAT NO-LEAD) PACKAGE FAMILY
(COMPLIANT TO JEDEC MO-220)

| SYMBOL | MILLIMETERS |  |  |  | TOLERANCE | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | QFN44 | QFN38 |  | QFN32 |  |  |
| A | 0.90 | 0.90 | 0.90 | 0.90 | $\pm 0.10$ | - |
| A1 | 0.02 | 0.02 | 0.02 | 0.02 | +0.03/-0.02 | - |
| b | 0.25 | 0.25 | 0.23 | 0.22 | $\pm 0.02$ | - |
| c | 0.20 | 0.20 | 0.20 | 0.20 | Reference | - |
| D | 7.00 | 5.00 | 8.00 | 5.00 | Basic | - |
| D2 | 5.10 | 3.80 | 5.80 | 3.60/2.48 | Reference | 8 |
| E | 7.00 | 7.00 | 8.00 | 6.00 | Basic | - |
| E2 | 5.10 | 5.80 | 5.80 | 4.60/3.40 | Reference | 8 |
| e | 0.50 | 0.50 | 0.80 | 0.50 | Basic | - |
| L | 0.55 | 0.40 | 0.53 | 0.50 | $\pm 0.05$ | - |
| N | 44 | 38 | 32 | 32 | Reference | 4 |
| ND | 11 | 7 | 8 | 7 | Reference | 6 |
| NE | 11 | 12 | 8 | 9 | Reference | 5 |


| SYMBOL | MILLIMETERS |  |  |  |  | TOLERANCE | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | QFN28 | QFN24 |  | N20 | QFN16 |  |  |
| A | 0.90 | 0.90 | 0.90 | 0.90 | 0.90 | $\pm 0.10$ | - |
| A1 | 0.02 | 0.02 | 0.02 | 0.02 | 0.02 | $\begin{aligned} & +0.03 / \\ & -0.02 \end{aligned}$ | - |
| b | 0.25 | 0.25 | 0.30 | 0.25 | 0.33 | $\pm 0.02$ | - |
| c | 0.20 | 0.20 | 0.20 | 0.20 | 0.20 | Reference | - |
| D | 4.00 | 4.00 | 5.00 | 4.00 | 4.00 | Basic | - |
| D2 | 2.65 | 2.80 | 3.70 | 2.70 | 2.40 | Reference | - |
| E | 5.00 | 5.00 | 5.00 | 4.00 | 4.00 | Basic | - |
| E2 | 3.65 | 3.80 | 3.70 | 2.70 | 2.40 | Reference | - |
| e | 0.50 | 0.50 | 0.65 | 0.50 | 0.65 | Basic | - |
| L | 0.40 | 0.40 | 0.40 | 0.40 | 0.60 | $\pm 0.05$ | - |
| N | 28 | 24 | 20 | 20 | 16 | Reference | 4 |
| ND | 6 | 5 | 5 | 5 | 4 | Reference | 6 |
| NE | 8 | 7 | 5 | 5 | 4 | Reference | 5 |

Rev 11 2/07
NOTES:

1. Dimensioning and tolerancing per ASME Y14.5M-1994.
2. Tiebar view shown is a non-functional feature.
3. Bottom-side pin \#1 I.D. is a diepad chamfer as shown.
4. N is the total number of terminals on the device.
5. NE is the number of terminals on the "E" side of the package (or Y-direction).
6. ND is the number of terminals on the " $D$ " side of the package (or X-direction). ND = (N/2)-NE.
7. Inward end of terminal may be square or circular in shape with radius (b/2) as shown.
8. If two values are listed, multiple exposed pad options are available. Refer to device-specific datasheet.

Thin Shrink Small Outline Package Family (TSSOP)


MDP0044
THIN SHRINK SMALL OUTLINE PACKAGE FAMILY

|  | MILLIMETERS |  |  |  |  | SYMBOL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 14 LD | 16 LD | 20 LD | 24 LD | 28 LD |  |
| A | 1.20 | 1.20 | 1.20 | 1.20 | 1.20 | Max |
| A1 | 0.10 | 0.10 | 0.10 | 0.10 | 0.10 | $\pm 0.05$ |
| A2 | 0.90 | 0.90 | 0.90 | 0.90 | 0.90 | $\pm 0.05$ |
| b | 0.25 | 0.25 | 0.25 | 0.25 | 0.25 | $+0.05 /-0.06$ |
| c | 0.15 | 0.15 | 0.15 | 0.15 | 0.15 | $+0.05 /-0.06$ |
| D | 5.00 | 5.00 | 6.50 | 7.80 | 9.70 | $\pm 0.10$ |
| E | 6.40 | 6.40 | 6.40 | 6.40 | 6.40 | Basic |
| E1 | 4.40 | 4.40 | 4.40 | 4.40 | 4.40 | $\pm 0.10$ |
| e | 0.65 | 0.65 | 0.65 | 0.65 | 0.65 | Basic |
| L | 0.60 | 0.60 | 0.60 | 0.60 | 0.60 | $\pm 0.15$ |
| L1 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | Reference |

Rev. F 2/07
NOTES:

1. Dimension " $D$ " does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side.
2. Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm per side.
3. Dimensions "D" and "E1" are measured at dAtum Plane H.
4. Dimensioning and tolerancing per ASME Y14.5M-1994.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9001 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

