Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## **EMC1186** # Dual Channel 1°C Temperature Sensor with Hardware Thermal Shutdown and 1.8V SMBus Communications #### PRODUCT FEATURES **Datasheet** #### **General Description** The EMC1186 is a high accuracy, low cost, 1.8V System Management Bus (SMBus) compatible temperature sensor. Advanced features such as Resistance Error Correction (REC), Beta Compensation (to support CPU diodes requiring the BJT/transistor model including 65nm and lower geometry processors) and automatic diode type detection combine to provide a robust solution for complex environmental monitoring applications. The ability to communicate at 1.8V SMBus levels provides compatible I/O for the advanced processors found in today's tablet and smartphone applications. The EMC1186 monitors two temperature channels (one external and one internal), providing $\pm 1^{\circ}$ C accuracy for both external and internal diode temperatures. Additionally, the EMC1186provides a hardware programmable system shutdown feature that is programmed at part power-up via two pull-up resistor values and that cannot be masked or corrupted through the SMBus. REC automatically eliminates the temperature error caused by series resistance allowing greater flexibility in routing thermal diodes. Frequency hopping\* and analog filters ensure remote diode traces can be as far as eight (8) inches without degrading the signal. Beta Compensation eliminates temperature errors caused by low, variable beta transistors common in today's fine geometry processors. The automatic beta detection feature monitors the external diode/transistor and determines the optimum sensor settings for accurate temperature measurements regardless of processor technology. This frees the user from providing unique sensor configurations for each temperature monitoring application. These advanced features plus ±1°C measurement accuracy provide a low-cost, highly flexible and accurate solution for critical temperature monitoring applications. #### **Applications** - Notebook Computers - Desktop Computers - Industrial - Embedded applications #### **Features** - Hardware Thermal Shutdown - triggers dedicated SYS\_SHDN pin - hardware configured range 77°C to 112°C in 1°C steps - cannot be disabled or modified by software - Support for diodes requiring the BJT/transistor model - Supports 65nm and lower geometry CPU thermal diodes - Pin and register compatible with EMC1422 - Automatically determines external diode type and optimal settings - Resistance Error Correction - Frequency hops the remote sample frequency to reject DC converter and other coherent noise sources\* - Consecutive Alert queue to further reduce false Alerts - Up to 1 External Temperature Monitors - 25°C typ, ±1°C max accuracy (20°C < T<sub>DIODE</sub> < 110°C)</p> - 0.125°C resolution - Supports up to 2.2nF diode filter capacitor - Internal Temperature Monitor - ±1°C accuracy - 0.125°C resolution - 3.3V Supply Voltage - 1.8V SMBus operation - Programmable temperature limits for ALERT (85°C default high limit and 0°C default low limit) - Available in small 8-pin 2mm x 3mm TDFN RoHS compliant package \* Technology covered under the US patent 7,193,543. SMSC EMC1186 Revision 1.0 (07-11-13) Datasheet #### Ordering Information: | ORDERING NUMBER | PACKAGE | FEATURES | SMBUS<br>ADDRESS | |------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------| | EMC1186-1-AC3-TR | 8-pin TDFN 2mm x 3mm<br>(RoHS compliant) | Two temperature sensors, hardware set system shutdown, ALERT and SYS_SHDN pins, fixed SMBus address | 1001_100(r/w) | | EMC1186-2-AC3-TR | 8-pin TDFN 2mm x 3mm<br>(RoHS compliant) | Two temperature sensors, hardware set system shutdown, ALERT and THERM pins, fixed SMBus address | 1001_101(r/w) | This product meets the halogen maximum concentration values per IEC61249-2-21 For RoHS compliance and environmental information, please visit www.smsc.com/rohs Please contact your SMSC sales representative for additional documentation related to this product such as application notes, anomaly sheets, and design guidelines. Copyright © 2013 SMSC or its subsidiaries. All rights reserved. Circuit diagrams and other information relating to SMSC products are included as a means of illustrating typical applications. Consequently, complete information sufficient for construction purposes is not necessarily given. Although the information has been checked and is believed to be accurate, no responsibility is assumed for inaccuracies. SMSC reserves the right to make changes to specifications and product descriptions at any time without notice. Contact your local SMSC sales office to obtain the latest specifications before placing your product order. The provision of this information does not convey to the purchaser of the described semiconductor devices any licenses under any patent rights or other intellectual property rights of SMSC or others. All sales are expressly conditional on your agreement to the terms and conditions of the most recently dated version of SMSC standard Terms of Sale Agreement dated before the date of your order (the "Terms of Sale Agreement"). The product may contain design defects or errors known as anomalies which may cause the product's functions to deviate from published specifications. Anomaly sheets are available upon request. SMSC products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of SMSC and further testing and/or modification will be fully at the risk of the customer. Copies of this document or other SMSC literature, as well as the Terms of Sale Agreement, may be obtained by visiting SMSC's website at http://www.smsc.com. SMSC is a registered trademark of Standard Microsystems Corporation ("SMSC"). Product names and company names are the trademarks of their respective holders. The Microchip name and logo, and the Microchip logo are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries SMSC DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT AND THE LIKE, AND ANY AND ALL WARRANTIES ARISING FROM ANY COURSE OF DEALING OR USAGE OF TRADE. IN NO EVENT SHALL SMSC BE LIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES; OR FOR LOST DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND; REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT; TORT; NEGLIGENCE OF SMSC OR OTHERS; STRICT LIABILITY; BREACH OF WARRANTY; OR OTHERWISE; WHETHER OR NOT ANY REMEDY OF BUYER IS HELD TO HAVE FAILED OF ITS ESSENTIAL PURPOSE, AND WHETHER OR NOT SMSC HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. ## **Table of Contents** | Chapter 1 Block Diagram | 7 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | Chapter 2 Pin Description | 8 | | Chapter 3 Electrical Specifications | 10 | | 3.1 Absolute Maximum Ratings | | | 3.2 Electrical Specifications | | | 3.3 SMBus Electrical Characteristics. | | | Chantan A System Management Pus Interface Protectal | 12 | | Chapter 4 System Management Bus Interface Protocol | | | 4.1 Communications Protocol | | | 4.1.1 SMBus Start Bit | 13 | | 4.1.2 SMBus Address and RD / WR Bit | | | 4.1.3 SMBus Data Bytes. | | | 4.1.4 SMBus ACK and NACK Bits | | | 4.1.5 SMBus Stop Bit | | | 4.1.6 SMBus Timeout | | | 4.1.7 SMBus and I <sup>2</sup> C Compatibility | | | 4.2 SMBus Protocols | | | 4.2.1 Write Byte | | | 4.2.2 Read Byte | | | 4.2.3 Send Byte | | | 4.2.4 Receive Byte | | | 4.3 Alert Response Address | 16 | | | | | Chapter 5 Product Description | 17 | | Chapter 5 Product Description | | | 5.1 Conversion Rates | 17 | | 5.1 Conversion Rates | 17 | | 5.1 Conversion Rates | 17<br>17<br>18 | | 5.1 Conversion Rates | 17<br>17<br>18 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output | 17<br>17<br>18<br>19 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode | 17<br>18<br>19<br>20 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode | 17<br>18<br>19<br>20<br>20 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations | 17<br>18<br>19<br>20<br>20<br>20 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement | 17<br>18<br>19<br>20<br>20<br>20 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement 5.7.1 Beta Compensation | 17 18 19 20 20 20 21 21 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement 5.7.1 Beta Compensation 5.7.2 Resistance Error Correction (REC) | 17 18 19 20 20 20 21 21 21 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement 5.7.1 Beta Compensation 5.7.2 Resistance Error Correction (REC) 5.7.3 Programmable External Diode Ideality Factor | 17 18 19 20 20 21 21 21 22 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement 5.7.1 Beta Compensation 5.7.2 Resistance Error Correction (REC) 5.7.3 Programmable External Diode Ideality Factor 5.8 Diode Faults | 17 18 19 20 20 21 21 21 22 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement 5.7.1 Beta Compensation 5.7.2 Resistance Error Correction (REC) 5.7.3 Programmable External Diode Ideality Factor 5.8 Diode Faults 5.9 Consecutive Alerts. | 17 18 19 20 20 21 21 21 22 22 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement 5.7.1 Beta Compensation 5.7.2 Resistance Error Correction (REC) 5.7.3 Programmable External Diode Ideality Factor 5.8 Diode Faults | 17 18 19 20 20 21 21 22 22 22 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement 5.7.1 Beta Compensation 5.7.2 Resistance Error Correction (REC) 5.7.3 Programmable External Diode Ideality Factor 5.8 Diode Faults 5.9 Consecutive Alerts 5.10 Digital Filter 5.11 Temperature Measurement Results and Data | 17 18 19 20 20 21 21 21 22 22 22 24 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 .SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement 5.7.1 Beta Compensation 5.7.2 Resistance Error Correction (REC) 5.7.3 Programmable External Diode Ideality Factor 5.8 Diode Faults 5.9 Consecutive Alerts 5.10 Digital Filter 5.11 Temperature Measurement Results and Data Chapter 6 Register Description | 17 18 19 20 20 21 21 21 22 22 22 24 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement 5.7.1 Beta Compensation 5.7.2 Resistance Error Correction (REC) 5.7.3 Programmable External Diode Ideality Factor 5.8 Diode Faults 5.9 Consecutive Alerts 5.10 Digital Filter 5.11 Temperature Measurement Results and Data Chapter 6 Register Description 6.1 Data Read Interlock | 17 18 19 20 20 21 21 21 22 22 22 24 25 27 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement 5.7.1 Beta Compensation 5.7.2 Resistance Error Correction (REC) 5.7.3 Programmable External Diode Ideality Factor 5.8 Diode Faults 5.9 Consecutive Alerts 5.10 Digital Filter 5.11 Temperature Measurement Results and Data Chapter 6 Register Description 6.1 Data Read Interlock 6.2 Temperature Data Registers | 17 18 19 20 20 21 21 21 22 22 22 24 25 27 27 | | 5.1 Conversion Rates 5.2 Dynamic Averaging 5.3 SYS_SHDN Output 5.4 Hardware Thermal Shutdown Limit 5.5 ALERT Output 5.5.1 ALERT Pin Interrupt Mode 5.5.2 ALERT Pin Comparator Mode 5.6 ALERT and SYS_SHDN Pin Considerations 5.7 Temperature Measurement 5.7.1 Beta Compensation 5.7.2 Resistance Error Correction (REC) 5.7.3 Programmable External Diode Ideality Factor 5.8 Diode Faults 5.9 Consecutive Alerts 5.10 Digital Filter 5.11 Temperature Measurement Results and Data Chapter 6 Register Description 6.1 Data Read Interlock | 17 18 19 20 20 21 21 22 22 22 24 25 27 28 | #### Datasheet | 6.5 Limit Registers | | |----------------------------------------------------------|----------| | 6.6 Scratchpad Registers 11h and 12h | | | 6.7 Therm Limit Registers | | | 6.8 Software Thermal Shutdown Configuration Register 1Dh | | | 6.9 Hardware Thermal Shutdown Limit Register 1Eh | | | 6.10 Channel Mask Register 1Fh | | | 6.11 Consecutive ALERT Register 22h | | | 6.12 External Diode Ideality Factor Registers 27h to 31h | | | 6.13 Filter Control Register 40h | | | 6.14 Product ID Register | | | 6.15 SMSC ID Register | | | 6.16 Revision Register | | | Chapter 7 Typical Operating Curves | 38 | | Chapter 8 Package Information | | | 8.1 Package Markings | 42 | | Chapter 9 Datasheet Revision History | <b> </b> | ## **List of Figures** | Figure 1.1 | EMC1186 Block Diagram | . 7 | |------------|--------------------------------------------|-----| | Figure 2.1 | EMC1186 Pin Diagram, TDFN-8 2mm x 3mm | . 8 | | Figure 4.1 | SMBus Timing Diagram | 13 | | Figure 5.1 | System Diagram for EMC1186 | 17 | | Figure 5.2 | Block Diagram of Hardware Thermal Shutdown | 19 | | Figure 5.3 | Isolating ALERT and SYS_SHDN Pin | 21 | | Figure 5.4 | Temperature Filter Step Response | 23 | | Figure 5.5 | Temperature Filter Impulse Response | 23 | | Figure 8.1 | 2mm x 3mm TDFN Package Drawing | 40 | | Figure 8.3 | 2mm x 3mm TDFN Package PCB Land Pattern | 41 | | Figure 8.2 | 2mm x 3mm TDFN Package Dimensions | 41 | | Figure 8.4 | EMC1186-1 8-Pin TDFN Package Markings | 42 | | Figure 8.5 | EMC1186-2 8-Pin TDFN Package Markings | 42 | ## **List of Tables** | | EMC1186 Pin Description | | |------------|-----------------------------------------------------------|----| | Table 2.2 | Pin Types | | | Table 3.1 | Absolute Maximum Ratings | 10 | | Table 3.2 | Electrical Specifications | | | Table 3.3 | SMBus Electrical Specifications | 11 | | Table 4.1 | Protocol Format | | | Table 4.2 | Write Byte Protocol | 15 | | Table 4.3 | Read Byte Protocol | 15 | | Table 4.4 | Send Byte Protocol | | | Table 4.5 | Receive Byte Protocol | 15 | | Table 4.6 | Alert Response Address Protocol | | | Table 5.1 | Supply Current vs. Conversion Rate for EMC1186 | 18 | | Table 5.2 | SYS_SHDN Threshold Temperature | 19 | | Table 5.3 | Temperature Data Format | 24 | | Table 6.1 | Register Set in Hexadecimal Order | 25 | | Table 6.2 | Temperature Data Registers | 27 | | Table 6.3 | Configuration Register | | | Table 6.4 | Conversion Rate Register | 29 | | Table 6.5 | Conversion Rate | | | Table 6.6 | Temperature Limit Registers | 29 | | Table 6.7 | Scratchpad Register | 30 | | | Therm Limit Registers | | | Table 6.9 | Software Thermal Shutdown Configuration Register | 31 | | Table 6.10 | Hardware Thermal Shutdown Limit Register | 32 | | Table 6.11 | Channel Mask Register | 32 | | Table 6.12 | Consecutive ALERT Register | 33 | | | Consecutive Alert / Therm Settings | | | Table 6.14 | Ideality Configuration Registers | 34 | | | Ideality Factor Look-Up Table (Diode Model) | | | | Substrate Diode Ideality Factor Look-Up Table (BJT Model) | | | Table 6.17 | Filter Configuration Register | 36 | | | FILTER Decode | | | | Product ID Register | | | | Manufacturer ID Register | | | Table 6.21 | Revision Register | 37 | | Table 9.1 | Customer Revision History | 13 | ## **Chapter 1 Block Diagram** Figure 1.1 EMC1186 Block Diagram ## **Chapter 2 Pin Description** Figure 2.1 EMC1186 Pin Diagram, TDFN-8 2mm x 3mm The pin types are described Table 2.2. Table 2.1 EMC1186 Pin Description | PIN NUMBER | NAME | FUNCTION | TYPE | |------------|-------------|------------------------------------------------------------------------------------------------------------------------------|-----------| | 1 | VDD | Power supply | Power | | 2 | DP | External diode positive (anode) connection | AIO | | 3 | DN | External diode negative (cathode) connection | AIO | | 4 | SYS_SHDN | Active low system shutdown output signal -<br>requires pull-up resistor which selects the<br>Hardware Thermal Shutdown Limit | OD (5V) | | 5 | GND | Ground | Power | | 6 | ALERT | Active low digital ALERT output signal - requires pull-up resistor | OD (5V) | | 7 | SMDATA | SMBus Data input/output - requires pull-up resistor | DIOD (5V) | | 8 | SMCLK | SMBus Clock input - requires pull-up resistor | DI (5V) | | Bottom Pad | Exposed Pad | Not internally connected, but recommend grounding. | - | #### Table 2.2 Pin Types | PIN TYPE | DESCRIPTION | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power | This pin is used to supply power or ground to the device. | | AIO | Analog Input / Output -This pin is used as an I/O for analog signals. | | DI | Digital Input - This pin is used as a digital input. This pin is 5V tolerant. | | DIOD | Digital Input / Open Drain Output - This pin is used as a digital I/O. When it is used as an output, it is open drain and requires a pull-up resistor. This pin is 5V tolerant. | | OD | Open Drain Digital Output - This pin is used as a digital output. It is open drain and requires a pull-up resistor. This pin is 5V tolerant. | ## **Chapter 3 Electrical Specifications** ## 3.1 Absolute Maximum Ratings **Table 3.1 Absolute Maximum Ratings** | DESCRIPTION | RATING | UNIT | |----------------------------------------------------------------------------------------|--------------------------------|------| | Supply Voltage (V <sub>DD</sub> ) | -0.3 to 4.0 | V | | Voltage on 5V tolerant pins (V <sub>5VT_pin</sub> ) | -0.3 to 5.5 | V | | Voltage on 5V tolerant pins ( V <sub>5VT_pin</sub> - V <sub>DD</sub> ) (see Note 3.1) | 0 to 3.6 | V | | Voltage on any other pin to Ground | -0.3 to V <sub>DD</sub> +0.3 | V | | Operating Temperature Range | -40 to +125 | °C | | Storage Temperature Range | -55 to +150 | °C | | Lead Temperature Range | Refer to JEDEC Spec. J-STD-020 | | | Package Thermal Characteristics for DFN-10 | | | | Thermal Resistance (θ <sub>j-a</sub> ) | 77.1 | °C/W | | ESD Rating, All pins HBM | 2000 | V | **Note:** Stresses at or above those listed could cause permanent damage to the device. This is a stress rating only and functional operation of the device at any other condition above those indicated in the operation sections of this specification is not implied. Note 3.1 For the 5V tolerant pins that have a pull-up resistor (SMCLK, SMDATA, SYS\_SHDN, and ALERT), the pull-up voltage must not exceed 3.6V when the device is unpowered. ## 3.2 Electrical Specifications **Table 3.2 Electrical Specifications** | $V_{DD}$ = 3.0V to 3.6V, $T_A$ = -40°C to 125°C, all typical values at $T_A$ = 27°C unless otherwise noted. | | | | | | | | | | |-------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|-------|-----------------------------------------------------|--|--|--| | CHARACTERISTIC | SYMBOL | MIN | TYP | MAX | UNITS | CONDITIONS | | | | | | DC Power | | | | | | | | | | Supply Voltage | V <sub>DD</sub> | 3.0 | 3.3 | 3.6 | ٧ | | | | | | Supply Current | I <sub>DD</sub> | | 200 | 410 | μΑ | 0.0625 conversion / sec, dynamic averaging disabled | | | | | | | | 215 | 425 | μΑ | 1 conversion / sec, dynamic averaging disabled | | | | | | | | 325 | 465 | μΑ | 4 conversions / sec, dynamic averaging disabled | | | | Table 3.2 Electrical Specifications (continued) | $V_{DD} = 3.0 \text{V}$ to 3.6V, $T_A = -40 ^{\circ}\text{C}$ to 125 $^{\circ}\text{C}$ , all typical values at $T_A = 27 ^{\circ}\text{C}$ unless otherwise noted. | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-----------|-----------|---------|--------------------------------------------------------------------------------------------------|--|--| | CHARACTERISTIC | SYMBOL | MIN | TYP | MAX | UNITS | CONDITIONS | | | | | | | 890 | 1050 | μΑ | 4 conversions / sec, dynamic averaging enabled | | | | | | | 1120 | | μΑ | ≥ 16 conversions / sec, dynamic averaging enabled | | | | Internal Temperature Monitor | | | | | | | | | | Temperature Accuracy | | | ±0.25 | ±1 | °C | -5°C < T <sub>A</sub> < 100°C | | | | | | | | ±2 | °C | -40°C < T <sub>A</sub> < 125°C | | | | Temperature Resolution | | | 0.125 | | °C | | | | | | | Exte | rnal Temp | erature M | lonitor | | | | | Temperature Accuracy | | | ±0.25 | ±1 | °C | +20°C < T <sub>DIODE</sub> < +110°C<br>0°C < T <sub>A</sub> < 100°C | | | | | | | ±0.5 | ±2 | °C | -40°C < T <sub>DIODE</sub> < 127°C | | | | Temperature Resolution | | | 0.125 | | °C | | | | | Conversion Time all<br>Channels | t <sub>CONV</sub> | | 150 | | ms | default settings | | | | Capacitive Filter | C <sub>FILTER</sub> | | 2.2 | 2.7 | nF | Connected across external diode | | | | ALERT and SYS_SHDN pins | | | | | | | | | | Output Low Voltage | V <sub>OL</sub> | 0.4 | | | V | I <sub>SINK</sub> = 8mA | | | | Leakage Current | I <sub>LEAK</sub> | | | ±5 | μΑ | ALERT and SYS_SHDN pins Device powered or unpowered T <sub>A</sub> < 85°C pull-up voltage ≤ 3.6V | | | ## 3.3 SMBus Electrical Characteristics **Table 3.3 SMBus Electrical Specifications** | $V_{DD}$ = 3.0 to 3.6V, $T_A$ = -40°C to 125°C, all typical values are at $T_A$ = 27°C unless otherwise noted. | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------|-------------------|------|-----|-----------------|-------|--------------------------------------------------------|--|--|--| | CHARACTERISTIC | SYMBOL | MIN | TYP | MAX | UNITS | CONDITIONS | | | | | SMBus Interface | | | | | | | | | | | Input High Voltage | V <sub>IH</sub> | 1.4 | | V <sub>DD</sub> | V | 5V Tolerant. Voltage threshold based on 1.8V operation | | | | | Input Low Voltage | V <sub>IL</sub> | -0.3 | | 0.8 | V | 5V Tolerant. Voltage threshold based on 1.8V operation | | | | | Leakage Current | I <sub>LEAK</sub> | | | ±5 | μΑ | Powered or unpowered TA < 85°C | | | | Table 3.3 SMBus Electrical Specifications (continued) | $V_{DD}$ = 3.0 to 3.6V, $T_A$ = -40°C to 125°C, all typical values are at $T_A$ = 27°C unless otherwise noted. | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------|----------------------|-----|-----|-----|-------|-----------------------------------|--|--|--| | CHARACTERISTIC | SYMBOL | MIN | ТҮР | MAX | UNITS | CONDITIONS | | | | | Hysteresis | | 50 | | | mV | | | | | | Input Capacitance | C <sub>IN</sub> | | 5 | | pF | | | | | | Output Low Sink Current | I <sub>OL</sub> | 8.2 | | 15 | mA | SMDATA = 0.4V | | | | | | SMBus Timing | | | | | | | | | | Clock Frequency | f <sub>SMB</sub> | 10 | | 400 | kHz | | | | | | Spike Suppression | t <sub>SP</sub> | | | 50 | ns | | | | | | Bus Free Time Stop to<br>Start | t <sub>BUF</sub> | 1.3 | | | μѕ | | | | | | Hold Time: Start | t <sub>HD:STA</sub> | 0.6 | | | μs | | | | | | Setup Time: Start | t <sub>SU:STA</sub> | 0.6 | | | μs | | | | | | Setup Time: Stop | t <sub>SU:STO</sub> | 0.6 | | | μs | | | | | | Data Hold Time | t <sub>HD:DAT</sub> | 0 | | | μs | When transmitting to the master | | | | | Data Hold Time | t <sub>HD:DAT</sub> | 0.3 | | | μs | When receiving from the master | | | | | Data Setup Time | t <sub>SU:DAT</sub> | 100 | | | ns | | | | | | Clock Low Period | t <sub>LOW</sub> | 1.3 | | | μs | | | | | | Clock High Period | t <sub>HIGH</sub> | 0.6 | | | μs | | | | | | Clock/Data Fall time | t <sub>FALL</sub> | | | 300 | ns | $Min = 20+0.1C_{LOAD} \text{ ns}$ | | | | | Clock/Data Rise time | t <sub>RISE</sub> | | | 300 | ns | $Min = 20+0.1C_{LOAD} \text{ ns}$ | | | | | Capacitive Load | C <sub>LOAD</sub> | | | 400 | pF | per bus line | | | | | Timeout | t <sub>TIMEOUT</sub> | 25 | | 35 | ms | Disabled by default | | | | ## **Chapter 4 System Management Bus Interface Protocol** #### 4.1 Communications Protocol The EMC1186 communicates with a host controller, such as an SMSC SIO, through the SMBus. The SMBus is a two-wire serial communication protocol between a computer host and its peripheral devices. A detailed timing diagram is shown in Figure 4.1. For the first 15ms after power-up the device may not respond to SMBus communications. Figure 4.1 SMBus Timing Diagram #### 4.1.1 SMBus Start Bit The SMBus Start bit is defined as a transition of the SMBus Data line from a logic '1' state to a logic '0' state while the SMBus Clock line is in a logic '1' state. #### 4.1.2 SMBus Address and RD / WR Bit The SMBus Address Byte consists of the 7-bit client address followed by the RD / $\overline{WR}$ indicator bit. If this RD / $\overline{WR}$ bit is a logic '0', the SMBus Host is writing data to the client device. If this RD / $\overline{WR}$ bit is a logic '1', the SMBus Host is reading data from the client device. The EMC1186-1 SMBus address is hard coded to $1001\_100(r/\overline{w})$ . The EMC1186-2 SMBus address is hard coded to $1001\_101(r/\overline{w})$ . #### 4.1.3 SMBus Data Bytes All SMBus Data bytes are sent most significant bit first and composed of 8-bits of information. #### 4.1.4 SMBus ACK and NACK Bits The SMBus client will acknowledge all data bytes that it receives. This is done by the client device pulling the SMBus data line low after the 8th bit of each byte that is transmitted. This applies to the Write Byte protocol. The Host will NACK (not acknowledge) the last data byte to be received from the client by holding the SMBus data line high after the 8th data bit has been sent. #### 4.1.5 SMBus Stop Bit The SMBus Stop bit is defined as a transition of the SMBus Data line from a logic '0' state to a logic '1' state while the SMBus clock line is in a logic '1' state. When the device detects an SMBus Stop bit and it has been communicating with the SMBus protocol, it will reset its client interface and prepare to receive further communications. #### 4.1.6 SMBus Timeout The EMC1186 supports SMBus Timeout. If the clock line is held low for longer than $t_{TIMEOUT}$ , the device will reset its SMBus protocol. This function can be enabled by setting the TIMEOUT bit (see Section 6.11, "Consecutive ALERT Register 22h"). ### 4.1.7 SMBus and I<sup>2</sup>C Compatibility The EMC1186 is compatible with SMBus and $I^2C$ . The major differences between SMBus and $I^2C$ devices are highlighted here. For more information, refer to the SMBus 2.0 and $I^2C$ specifications. For information on using the EMC1186 in an $I^2C$ system, refer to SMSC AN 14.0 SMSC Dedicated Slave Devices in $I^2C$ Systems. - 1. EMC1186 supports I<sup>2</sup>C fast mode at 400kHz. This covers the SMBus max time of 100kHz. - 2. Minimum frequency for SMBus communications is 10kHz. - 3. The SMBus client protocol will reset if the clock is held at a logic '0' for longer than 30ms. This timeout functionality is disabled by default in the EMC1186 and can be enabled by writing to the TIMEOUT bit. I<sup>2</sup>C does not have a timeout. - 4. I<sup>2</sup>C devices do not support the Alert Response Address functionality (which is optional for SMBus). Attempting to communicate with the EMC1186 SMBus interface with an invalid slave address or invalid protocol will result in no response from the device and will not affect its register contents. Stretching of the SMCLK signal is supported, provided other devices on the SMBus control the timing. #### 4.2 SMBus Protocols The device supports Send Byte, Read Byte, Write Byte, Receive Byte, and the Alert Response Address as valid protocols as shown below. All of the below protocols use the convention in Table 4.1. **Table 4.1 Protocol Format** | DATA SENT | DATA SENT TO | |----------------|----------------| | TO DEVICE | THE HOST | | # of bits sent | # of bits sent | #### 4.2.1 Write Byte The Write Byte is used to write one byte of data to the registers, as shown in Table 4.2. Table 4.2 Write Byte Protocol | START | SLAVE<br>ADDRESS | WR | ACK | REGISTER<br>ADDRESS | ACK | REGISTER<br>DATA | ACK | STOP | |--------|------------------|----|-----|---------------------|-----|------------------|-----|--------| | 1 -> 0 | YYYY_YYY | 0 | 0 | XXh | 0 | XXh | 0 | 0 -> 1 | ### 4.2.2 Read Byte The Read Byte protocol is used to read one byte of data from the registers as shown in Table 4.3. **Table 4.3 Read Byte Protocol** | START | SLAVE<br>ADDRESS | WR | ACK | REGISTER<br>ADDRESS | ACK | START | SLAVE<br>ADDRESS | RD | ACK | REGISTER<br>DATA | NACK | STOP | |--------|------------------|----|-----|---------------------|-----|--------|------------------|----|-----|------------------|------|--------| | 1 -> 0 | YYYY_<br>YYY | 0 | 0 | XXh | 0 | 1 -> 0 | YYYY_<br>YYY | 1 | 0 | XX | 1 | 0 -> 1 | #### 4.2.3 Send Byte The Send Byte protocol is used to set the internal address register pointer to the correct address location. No data is transferred during the Send Byte protocol as shown in Table 4.4. Table 4.4 Send Byte Protocol | START | SLAVE<br>ADDRESS | WR | ACK | REGISTER<br>ADDRESS | ACK | STOP | |--------|------------------|----|-----|---------------------|-----|--------| | 1 -> 0 | YYYY_YYY | 0 | 0 | XXh | 0 | 0 -> 1 | #### 4.2.4 Receive Byte The Receive Byte protocol is used to read data from a register when the internal register address pointer is known to be at the right location (e.g. set via Send Byte). This is used for consecutive reads of the same register as shown in Table 4.5. **Table 4.5 Receive Byte Protocol** | START | SLAVE<br>ADDRESS | RD | ACK | REGISTER DATA | NACK | STOP | |--------|------------------|----|-----|---------------|------|--------| | 1 -> 0 | YYYY_YYY | 1 | 0 | XXh | 1 | 0 -> 1 | Datasheet ### 4.3 Alert Response Address The ALERT output can be used as a processor interrupt or as an SMBus Alert. When it detects that the ALERT pin is asserted, the host will send the Alert Response Address (ARA) to the general address of 0001\_100xb. All devices with active interrupts will respond with their client address as shown in Table 4.6. Table 4.6 Alert Response Address Protocol | START | ALERT<br>RESPONSE<br>ADDRESS | RD | ACK | DEVICE<br>ADDRESS | NACK | STOP | |--------|------------------------------|----|-----|-------------------|------|--------| | 1 -> 0 | 0001_100 | 1 | 0 | YYYY_YYY | 1 | 0 -> 1 | The EMC1186 will respond to the ARA in the following way: - 1. Send Slave Address and verify that full slave address was sent (i.e. the SMBus communication from the device was not prematurely stopped due to a bus contention event). - 2. Set the MASK\_ALL bit to clear the ALERT pin. **APPLICATION NOTE:** The ARA does not clear the Status Register and if the MASK\_ALL bit is cleared prior to the Status Register being cleared, the ALERT pin will be reasserted. ## **Chapter 5 Product Description** The is an SMBus temperature sensor with Hardware Thermal Shutdown. The EMC1186 monitors one internal diode and one externally connected temperature diode. Thermal management is performed in cooperation with a host device. This consists of the host reading the temperature data of both the external and internal temperature diodes of the EMC1186 and using that data to control the speed of one or more fans. The EMC1186 has two levels of monitoring. The first provides a maskable ALERT signal to the host when the measured temperatures exceeds user programmable limits. This allows the EMC1186 to be used as an independent thermal watchdog to warn the host of temperature hot spots without direct control by the host. The second level of monitoring asserts the SYS\_SHDN pin when the External Diode 1 temperature exceeds a hardware specified threshold temperature. Additionally, the internal diode can be configured to assert the SYS\_SHDN pin when the measured temperature exceeds user programmable limits. Figure 5.1 shows a system level block diagram of the EMC1186. Figure 5.1 System Diagram for EMC1186 #### 5.1 Conversion Rates The EMC1186 may be configured for different conversion rates based on the system requirements. The conversion rate is configured as described in Section 6.4. The default conversion rate is 4 conversions per second. Other available conversion rates are shown in Table 6.5, "Conversion Rate". ## 5.2 Dynamic Averaging Dynamic averaging causes the EMC1186 to measure the external diode channels for an extended time based on the selected conversion rate. This functionality can be disabled for increased power savings at the lower conversion rates (see Section 6.3, "Configuration Register 03h / 09h"). When dynamic averaging is enabled, the device will automatically adjust the sampling and measurement time for the external diode channels. This allows the device to average 2x or 16x longer than the normal 11 bit operation (nominally 21ms per channel) while still maintaining the selected conversion rate. The benefits of dynamic averaging are improved noise rejection due to the longer integration time as well as less random variation of the temperature measurement. When enabled, the dynamic averaging applies when a one-shot command is issued. The device will perform the desired averaging during the one-shot operation according to the selected conversion rate. When enabled, the dynamic averaging will affect the average supply current based on the chosen conversion rate as shown in Table 5.1. Table 5.1 Supply Current vs. Conversion Rate for EMC1186 | | | PPLY CURRENT<br>ICAL) | AVERAGING FACTOR (BASED O<br>11-BIT OPERATION) | | | |-------------------|----------------------|-----------------------|------------------------------------------------|----------|--| | CONVERSION RATE | ENABLED<br>(DEFAULT) | DISABLED | ENABLED<br>(DEFAULT) | DISABLED | | | 1 / 16 sec | 210uA | 200uA | 16x | 1x | | | 1 / 8 sec | 265uA | 200uA | 16x | 1x | | | 1 / 4 sec | 330uA | 200uA | 16x | 1x | | | 1 / 2 sec | 395uA | 200uA | 16x | 1x | | | 1 / sec | 460uA | 215uA | 16x | 1x | | | 4 / sec (default) | 890uA | 325uA | 8x | 1x | | | 8 / sec | 1010uA | 630uA | 4x | 1x | | | 16 / sec | 1120uA | 775uA | 2x | 1x | | | 32 / sec | 1200uA | 1050uA | 1x | 1x | | | 64 / sec | 1400uA | 1100uA | 0.5x | 0.5x | | ## 5.3 SYS SHDN Output The SYS\_SHDN output is asserted independently of the ALERT output and cannot be masked. If the External Diode 1 temperature exceeds the Hardware Thermal Shutdown Limit for the programmed number of consecutive measurements, the SYS\_SHDN pin is asserted. The Hardware Thermal Shutdown Limit is defined at power-up via the pull-up resistors on the SYS\_SHDN and ALERT pins as shown in Table 5.2. This limit cannot be modified or masked via software. In addition to External Diode 1 channel triggering the \$\overline{SYS\_SHDN}\$ pin when the measured temperature exceeds to the Hardware Thermal Shutdown Limit, each of the measurement channels can be configured to assert the \$\overline{SYS\_SHDN}\$ pin when they exceed the corresponding THERM Limit. When the SYS\_SHDN pin is asserted, it will not release until the External Diode 1 temperature drops below the Hardware Thermal Shutdown Limit minus 10°C and all other measured temperatures drop below the THERM Limit minus the THERM Hysteresis value (when linked to SYS\_SHDN). Figure 5.2 shows a block diagram of the interaction between the input channels and the SYS\_SHDN pin. Figure 5.2 Block Diagram of Hardware Thermal Shutdown #### 5.4 Hardware Thermal Shutdown Limit The Hardware Thermal Shutdown Limit temperature is determined by pull-up resistors on the SYS\_SHDN and ALERT pins shown in Table 5.2. | SYS_SHD<br>PULL-UP | 4.7K OHM<br>±10% | 6.8K OHM<br>±10% | 10K OHM<br>±10% | 15K OHM<br>±10% | 22K OHM<br>±10% | 33K OHM<br>±10% | |--------------------|------------------|------------------|-----------------|-----------------|-----------------|-----------------| | 4.7K OHM ±10% | 77°C | 83°C | 89°C | 95°C | 101°C | 107°C | | 6.8K OHM ±10% | 78°C | 84°C | 90°C | 96°C | 102°C | 108°C | | 10K OHM ±10% | 79°C | 85°C | 91°C | 97°C | 103°C | 109°C | | 15K OHM ±10% | 80°C | 86°C | 92°C | 98°C | 104°C | 110°C | | 22K OHM ±10% | 81°C | 87°C | 93°C | 99°C | 105°C | 111°C | | 33K OHM ±10% | 82°C | 88°C | 94°C | 100°C | 106°C | 112°C | Table 5.2 SYS\_SHDN Threshold Temperature ### 5.5 ALERT Output The $\overline{\text{ALERT}}$ pin is an open drain output and requires a pull-up resistor to $V_{DD}$ and has two modes of operation: interrupt mode and comparator mode. The mode of the $\overline{\text{ALERT}}$ output is selected via the ALERT / COMP bit in the Configuration Register (see Section 6.3). #### 5.5.1 ALERT Pin Interrupt Mode When configured to operate in interrupt mode, the $\overline{ALERT}$ pin asserts low when an out of limit measurement ( $\geq$ high limit or < low limit) is detected on any diode or when a diode fault is detected, functioning as any standard $\overline{ALERT}$ in on the SMBus. The $\overline{ALERT}$ pin will remain asserted as long as an out-of-limit condition remains. Once the out-of-limit condition has been removed, the $\overline{ALERT}$ pin will remain asserted until the appropriate status bits are cleared. The ALERT pin can be masked by setting the MASK\_ALL bit. Once the ALERT pin has been masked, it will be de-asserted and remain de-asserted until the MASK\_ALL bit is cleared by the user. Any interrupt conditions that occur while the ALERT pin is masked will update the Status Register normally. There are also individual channel masks (see Section 6.10). The ALERT pin is used as an interrupt signal or as an SMBus Alert signal that allows an SMBus slave to communicate an error condition to the master. One or more ALERT outputs can be hard-wired together. #### 5.5.2 ALERT Pin Comparator Mode When the ALERT pin is configured to operate in comparator mode, it will be asserted if any of the measured temperatures exceeds the respective high limit. The ALERT pin will remain asserted until all temperatures drop below the corresponding high limit minus the Therm Hysteresis value. When the ALERT pin is asserted in comparator mode, the corresponding high limit status bits will be set. Reading these bits will not clear them until the ALERT pin is deasserted. Once the ALERT pin is deasserted, the status bits will be automatically cleared. The MASK\_ALL bit will not block the ALERT pin in this mode; however, the individual channel masks (see Section 6.10) will prevent the respective channel from asserting the ALERT pin. ## 5.6 ALERT and SYS\_SHDN Pin Considerations Because of the decode method used to determine the Hardware Thermal Shutdown Limit, it is important that the pull-up resistance on both the ALERT and SYS\_SHDN pins be within the tolerances shown in Table 5.2. Additionally, the pull-up resistor on the ALERT and SYS\_SHDN pins must be connected to the same 3.3V supply that drives the VDD pin. For 15ms after power up, the ALERT and SYS\_SHDN pins must not be pulled low or the Hardware Thermal Shutdown Limit will not be decoded properly. If the system requirements do not permit these conditions, the ALERT and SYS\_SHDN pins must be isolated from their respective busses during this time. One method of isolating the ALERT pin is shown in Figure 5.3. Figure 5.3 Isolating ALERT and SYS SHDN Pin #### 5.7 Temperature Measurement The EMC1186 can monitor the temperature of one externally connected diodes. The device contains programmable High, Low, and Therm limits for all measured temperature channels. If the measured temperature goes below the Low limit or above the High limit, the ALERT pin can be asserted (based on user settings). #### 5.7.1 Beta Compensation The EMC1186 is configured to monitor the temperature of basic diodes (e.g., 2N3904) or CPU thermal diodes. For External Diode 1, it automatically detects the type of external diode (CPU diode or diode connected transistor) and determines the optimal setting to reduce temperature errors introduced by beta variation. Compensating for this error is also known as implementing the transistor or BJT model for temperature measurement. For discrete transistors configured with the collector and base shorted together, the beta is generally sufficiently high such that the percent change in beta variation is very small. For example, a 10% variation in beta for two forced emitter currents with a transistor whose ideal beta is 50 would contribute approximately 0.25°C error at 100°C. However for substrate transistors where the base-emitter junction is used for temperature measurement and the collector is tied to the substrate, the proportional beta variation will cause large error. For example, a 10% variation in beta for two forced emitter currents with a transistor whose ideal beta is 0.5 would contribute approximately 8.25°C error at 100°C. #### 5.7.2 Resistance Error Correction (REC) Parasitic resistance in series with the external diodes will limit the accuracy obtainable from temperature measurement devices. The voltage developed across this resistance by the switching diode currents cause the temperature measurement to read higher than the true temperature. Contributors to series resistance are PCB trace resistance, on die (i.e. on the processor) metal resistance, bulk resistance in the base and emitter of the temperature transistor. Typically, the error caused by series resistance is +0.7°C per ohm. The EMC1186 automatically corrects up to 100 ohms of series resistance. Datasheet #### 5.7.3 Programmable External Diode Ideality Factor The EMC1186 is designed for external diodes with an ideality factor of 1.008. Not all external diodes, processor or discrete, will have this exact value. This variation of the ideality factor introduces error in the temperature measurement which must be corrected for. This correction is typically done using programmable offset registers. Since an ideality factor mismatch introduces an error that is a function of temperature, this correction is only accurate within a small range of temperatures. To provide maximum flexibility to the user, the EMC1186 provides a 6-bit register for each external diode where the ideality factor of the diode used is programmed to eliminate errors across all temperatures. **APPLICATION NOTE:** When monitoring a substrate transistor or CPU diode and beta compensation is enabled, the Ideality Factor should not be adjusted. Beta Compensation automatically corrects for most ideality errors. #### 5.8 Diode Faults The EMC1186 detects an open on the DP and DN pins, and a short across the DP and DN pins. For each temperature measurement made, the device checks for a diode fault on the external diode channel(s). When a diode fault is detected, the $\overline{ALERT}$ pin asserts (unless masked, see Section 5.9) and the temperature data reads 00h in the MSB and LSB registers (note: the low limit will not be checked). A diode fault is defined as one of the following: an open between DP and DN, a short from $V_{DD}$ to DP, or a short from $V_{DD}$ to DN. If a shor<u>t occurs</u> across DP and DN or a short occurs from DP to GND, the low limit status bit is set and the ALERT pin asserts (unless masked). This condition is indistinguishable from a temperature measurement of 0.000°C (-64°C in extended range) resulting in temperature data of 00h in the MSB and LSB registers. If a short from DN to GND occurs (with a diode connected), temperature measurements will continue as normal with no alerts. #### 5.9 Consecutive Alerts The EMC1186 contain multiple consecutive alert counters. One set of counters applies to the ALERT pin and the second set of counters applies to the SYS\_SHDN pin. Each temperature measurement channel has a separate consecutive alert counter for each of the ALERT and SYS\_SHDN pins. All counters are user programmable and determine the number of consecutive measurements that a temperature channel(s) must be out-of-limit or reporting a diode fault before the corresponding pin is asserted. See Section 6.11, "Consecutive ALERT Register 22h" for more details on the consecutive alert function. ## 5.10 Digital Filter To reduce the effect of noise and temperature spikes on the reported temperature, the External Diode 1 channel uses a programmable digital filter. This filter can be configured as Level 1, Level 2, or Disabled (default) (see Section 6.13). The typical filter performance is shown in Figure 5.4 and Figure 5.5. Figure 5.4 Temperature Filter Step Response Figure 5.5 Temperature Filter Impulse Response #### 5.11 Temperature Measurement Results and Data The temperature measurement results are stored in the internal and external temperature registers. These are then compared with the values stored in the high and low limit registers. Both external and internal temperature measurements are stored in 11-bit format with the eight (8) most significant bits stored in a high byte register and the three (3) least significant bits stored in the three (3) MSB positions of the low byte register. All other bits of the low byte register are set to zero. The EMC1186 has two selectable temperature ranges. The default range is from $0^{\circ}$ C to +127°C and the temperature is represented as binary number able to report a temperature from $0^{\circ}$ C to +127.875°C in 0.125°C steps. The extended range is an extended temperature range from $-64^{\circ}$ C to $+191^{\circ}$ C. The data format is a binary number offset by $64^{\circ}$ C. The extended range is used to measure temperature diodes with a large known offset (such as AMD processor diodes) where the diode temperature plus the offset would be equivalent to a temperature higher than $+127^{\circ}$ C. Table 5.3 shows the default and extended range formats. **Table 5.3 Temperature Data Format** | TEMPERATURE (°C) | DEFAULT RANGE 0°C TO 127°C | EXTENDED RANGE -64°C TO 191°C | | | |------------------|----------------------------|-------------------------------|--|--| | Diode Fault | 000 0000 0000 | 000 0000 0000 | | | | -64 | 000 0000 0000 | 000 0000 0000 | | | | -1 | 000 0000 0000 | 001 1111 1000 | | | | 0 | 000 0000 0000 | 010 0000 0000 | | | | 0.125 | 000 0000 0001 | 010 0000 0001 | | | | 1 | 000 0000 1000 | 010 0000 1000 | | | | 64 | 010 0000 0000 | 100 0000 0000 | | | | 65 | 010 0000 1000 | 100 0000 1000 | | | | 127 | 011 1111 1000 | 101 1111 1000 | | | | 127.875 | 011 1111 1111 | 101 1111 1111 | | | | 128 | 011 1111 1111 | 110 0000 0000 | | | | 190 | 011 1111 1111 | 111 1111 0000 | | | | 191 | 011 1111 1111 | 111 1111 1000 | | | | >= 191.875 | 011 1111 1111 | 111 1111 1111 | | | ## **Chapter 6 Register Description** The registers shown in Table 6.1 are accessible through the SMBus. An entry of '-' indicates that the bit is not used and will always read '0'. Table 6.1 Register Set in Hexadecimal Order | REGISTER<br>ADDRESS | R/W | REGISTER NAME | FUNCTION | DEFAULT<br>VALUE | PAGE | |---------------------|-----|------------------------------------------|----------------------------------------------------------------------------------------------|------------------|---------| | 00h | R | Internal Diode Data<br>High Byte | Stores the integer data for the<br>Internal Diode | 00h | Page 27 | | 01h | R | External Diode 1<br>Data High Byte | Stores the integer data for External Diode 1 | 00h | raye 27 | | 03h | R/W | Configuration | Controls the general operation of the device (mirrored at address 09h) | 00h | Page 28 | | 04h | R/W | Conversion Rate | Controls the conversion rate for updating temperature data (mirrored at address 0Ah) | 06h<br>(4/sec) | Page 29 | | 05h | R/W | Internal Diode High<br>Limit | Stores the 8-bit high limit for the Internal Diode (mirrored at address 0Bh) | 55h<br>(85°C) | | | 06h | R/W | Internal Diode Low<br>Limit | Stores the 8-bit low limit for the Internal Diode (mirrored at address 0Ch) | 00h<br>(0°C) | Page 29 | | 07h | R/W | External Diode 1<br>High Limit High Byte | Stores the integer portion of the high limit for External Diode 1 (mirrored at register 0Dh) | 55h<br>(85°C) | rage 29 | | 08h | R/W | External Diode 1 Low<br>Limit High Byte | Stores the integer portion of the low limit for External Diode 1 (mirrored at register 0Eh) | 00h<br>(0°C) | | | 09h | R/W | Configuration | Controls the general operation of the device (mirrored at address 03h) | 00h | Page 28 | | 0Ah | R/W | Conversion Rate | Controls the conversion rate for updating temperature data (mirrored at address 04h) | 06h<br>(4/sec) | Page 29 |