Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # Multiple Channel 1°C Temperature Sensor with Beta Compensation #### PRODUCT FEATURES **Data Sheet** #### **General Description** The EMC1412 is a high accuracy, low cost, System Management Bus (SMBus) temperature sensor. Advanced features such as Resistance Error Correction (REC), Beta Compensation (to support CPU diodes requiring the BJT/transistor model) and automatic diode type detection combine to provide a robust solution for complex environmental monitoring applications. The EMC1412 monitors two temperature channels (one external and one internal). It provides ±1°C accuracy for both external and internal diode temperatures. Resistance Error Correction automatically eliminates the temperature error caused by series resistance allowing greater flexibility in routing thermal diodes. Beta Compensation eliminates temperature errors caused by low, variable beta transistors common in today's fine geometry processors. The automatic beta detection feature monitors the external diode/transistor and determines the optimum sensor settings for accurate temperature measurements regardless of processor technology. This frees the user from providing unique sensor configurations for each temperature monitoring application. These advanced features plus ±1°C measurement accuracy provide a low-cost, highly flexible and accurate solution for critical temperature monitoring applications. #### **Applications** - Notebook Computers - Desktop Computers - Industrial - Embedded applications #### **Features** - Programmable SMBus address - Support for diodes requiring the BJT/transistor model including advanced processor geometries - Automatically determines external diode type and optimal settings - Resistance Error Correction - External Temperature Monitor - ±1°C max accuracy (20°C < T<sub>DIODE</sub> < 110°C) - 0.125°C resolution - Supports up to 2.2nF diode filter capacitor - Internal Temperature Monitor - ±1°C accuracy - 0.125°C resolution - 3.3V Supply Voltage - Programmable temperature limits for ALERT and THERM - Available in small 8-pin 2mm x 3mm TDFN RoHS compliant package - Available in small 8-pin MSOP RoHS compliant package ### **Ordering Information:** | ORDERING NUMBER | PACKAGE | FEATURES | SMBUS<br>ADDRESS | |-------------------|-----------------------------------------|---------------------------------------------------------------------------|---------------------------------| | EMC1412-A-ACZL-TR | 8-pin MSOP<br>(RoHS compliant | Two temperature sensors, ALERT and THERM pins, programmable SMBus address | Selectable via<br>THERM pull-up | | EMC1412-A-AC3-TR | 8-pin TDFN 2mm x 3mm<br>(RoHS compliant | Two temperature sensors, ALERT and THERM pins, fixed SMBus address | Selectable via THERM pull-up | | EMC1412-1-ACZL-TR | 8-pin MSOP<br>(RoHS compliant | Two temperature sensors, ALERT and THERM pins, fixed SMBus address | 1001_100(r/w) | | EMC1412-1-AC3-TR | 8-pin TDFN 2mm x 3mm<br>(RoHS compliant | Two temperature sensors, ALERT and THERM pins, fixed SMBus address | 1001_100(r/w) | | EMC1412-2-ACZL-TR | 8-pin MSOP<br>(RoHS compliant | Two temperature sensors, ALERT and THERM pins, fixed SMBus address | 1001_101(r/w) | ### REEL SIZE IS 4,000 PIECES FOR THE MSOP REEL SIZE IS 5,000 PIECES FOR THE TDFN This product meets the halogen maximum concentration values per IEC61249-2-21 #### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: #### http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using. #### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. # **Table of Contents** | Cha | pter 1 | Block Diagram | 7 | |-----------------|-----------|-----------------------------------------------------------------------------------------------------------------|--------| | Chaj | pter 2 | Delta | 7 | | 2.1 | Functi | onal Delta from EMC1412 rev A to rev B | 7 | | Cha | pter 3 | Pin Description | 8 | | Chai | pter 4 | Electrical Specifications1 | _<br>^ | | 4.1 | | ute Maximum Ratings | | | 4.2 | | cal Specifications | | | 4.3 | | s Electrical Characteristics | | | <del>-</del> .5 | SIVIDU | 3 Liectrical Orlandoteristics | _ | | Cha | pter 5 | System Management Bus Interface Protocol | 3 | | 5.1 | • | nunications Protocol | | | | 5.1.1 | SMBus Start Bit | | | | 5.1.2 | SMBus Address and RD / WR Bit | 3 | | | 5.1.3 | THERM Pin Considerations | | | | 5.1.4 | SMBus Data Bytes | | | | 5.1.5 | SMBus ACK and NACK Bits | | | | 5.1.6 | SMBus Stop Bit | | | | 5.1.7 | SMBus Timeout | | | | 5.1.8 | SMBus and I <sup>2</sup> C Compatibility | | | 5.2 | SMBu | s Protocols | | | | 5.2.1 | Write Byte | 5 | | | 5.2.2 | Read Byte | 6 | | | 5.2.3 | Send Byte | 6 | | | 5.2.4 | Receive Byte | 6 | | 5.3 | Alert F | Response Address | 6 | | Chai | pter 6 | Product Description1 | R | | 6.1 | • | s of Operation | | | 0.1 | 6.1.1 | Conversion Rates | | | | 6.1.2 | Dynamic Averaging | | | 6.2 | | Synamic Averaging | | | 6.3 | | T Output | | | 0.0 | 6.3.1 | ALERT Pin Interrupt Mode | | | | 6.3.2 | ALERT Pin Comparator Mode | | | 6.4 | | erature Measurement | | | 0 | 6.4.1 | Beta Compensation | | | | 6.4.2 | Resistance Error Correction (REC) | | | | 6.4.3 | Programmable External Diode Ideality Factor | | | 6.5 | | Faults | | | 6.6 | | ecutive Alerts | | | 6.7 | | Filter | | | 6.8 | | erature Measurement Results and Data | | | 6.9 | | nal Diode Connections | | | Cher | ntor 7 | Register Description | _<br>= | | 7.1 | pter 7 | Read Interlock | | | 7.1<br>7.2 | | erature Data Registers | | | ~ | 1 (31111) | MICHANIA DI COMO INCOMENTALIO DE CONTRA D | | | 7.3 | Status Register | 27 | |------|-----------------------------------------|----| | 7.4 | Configuration Register | 28 | | 7.5 | Conversion Rate Register | 29 | | 7.6 | Limit Registers | | | 7.7 | Scratchpad Registers | 30 | | 7.8 | One Shot Register | 31 | | 7.9 | Therm Limit Registers | 31 | | 7.10 | Channel Mask Register | 31 | | 7.11 | Consecutive ALERT Register | 32 | | 7.12 | Beta Configuration Register | 33 | | 7.13 | External Diode Ideality Factor Register | | | 7.14 | Filter Control Register | 36 | | 7.15 | Product ID Register | 36 | | 7.16 | Microchip ID Register | 36 | | 7.17 | Revision Register | 37 | | Chap | eter 8 Typical Operating Curves | 38 | | _ | eter 9 Package Information | | | 9.1 | Package Markings | 42 | | Chan | ster 10 Data Sheet Revision History | 45 | # **List of Figures** | Figure 1.1 | EMC1412 Block Diagram | . 7 | |------------|----------------------------------------|------| | Figure 3.1 | EMC1412 Pin Diagram, MSOP-8 | . 8 | | Figure 3.2 | EMC1412 Pin Diagram, TDFN-8 2mm x 3mm | . 8 | | Figure 5.1 | SMBus Timing Diagram | 13 | | Figure 5.2 | Isolating THERM Pin | . 14 | | Figure 6.1 | System Diagram for EMC1412 | . 18 | | Figure 6.2 | Temperature Filter Step Response | 22 | | Figure 6.3 | Temperature Filter Impulse Response | 22 | | Figure 6.4 | Diode Configurations | 24 | | Figure 9.1 | EMC1412 2mm x 3mm TDFN Package Drawing | 40 | | Figure 9.2 | 8-Pin MSOP / TSSOP Package | 41 | | Figure 9.3 | EMC1412-1 8-Pin TDFN Package Markings | 42 | | | EMC1412-A 8-Pin TDFN Package Markings | | | Figure 9.5 | EMC1412 8-Pin MSOP Package Markings | 44 | # **List of Tables** | | EMC1412 Pin Description | | |------------|-----------------------------------------------------------|----| | | Pin Types | | | Table 4.1 | Absolute Maximum Ratings | 10 | | | Electrical Specifications | | | Table 4.3 | SMBus Electrical Specifications | 12 | | Table 5.1 | SMBus Address Decode | 13 | | Table 5.2 | Protocol Format | 15 | | Table 5.3 | Write Byte Protocol | | | Table 5.4 | Read Byte Protocol | 16 | | Table 5.5 | Send Byte Protocol | 16 | | Table 5.6 | Receive Byte Protocol | 16 | | Table 5.7 | Alert Response Address Protocol | | | Table 6.1 | Supply Current vs. Conversion Rate for EMC1412 | 19 | | Table 6.2 | Temperature Data Format | | | Table 7.1 | Register Set in Hexadecimal Order | 25 | | Table 7.2 | Temperature Data Registers | 27 | | | Status Register | | | Table 7.4 | Configuration Register | 28 | | Table 7.5 | Conversion Rate Register | 29 | | | Conversion Rate | | | Table 7.7 | Temperature Limit Registers | 30 | | Table 7.8 | Scratchpad Register | 30 | | Table 7.9 | One Shot Register | 31 | | Table 7.10 | Therm Limit Registers | 31 | | Table 7.11 | Channel Mask Register | 31 | | Table 7.12 | Consecutive ALERT Register | 32 | | Table 7.13 | Consecutive Alert / Therm Settings | 33 | | Table 7.14 | Beta Configuration Register | 33 | | Table 7.15 | CPU Beta Values | 34 | | Table 7.16 | Ideality Configuration Registers | 34 | | Table 7.17 | Ideality Factor Look-Up Table (Diode Model) | 34 | | Table 7.18 | Substrate Diode Ideality Factor Look-Up Table (BJT Model) | 35 | | | Filter Configuration Register | | | | FILTER Decode | | | | Product ID Register | | | | Manufacturer ID Register | | | | Revision Register | | | Table 10.1 | Revision History | 45 | # **Chapter 1 Block Diagram** Figure 1.1 EMC1412 Block Diagram # **Chapter 2 Delta** # 2.1 Functional Delta from EMC1412 rev A to rev B 1. Updated revision number to 04h. # **Chapter 3 Pin Description** Figure 3.1 EMC1412 Pin Diagram, MSOP-8 Figure 3.2 EMC1412 Pin Diagram, TDFN-8 2mm x 3mm Table 3.1 EMC1412 Pin Description | PIN NUMBER | NAME | FUNCTION | TYPE | |------------|--------------|-----------------------------------------------------------------------------|---------| | 1 | VDD | Power supply | Power | | 2 | DP | External diode positive (anode) connection | AIO | | 3 | DN | External diode negative (cathode) connection | AIO | | 4 | THERM / ADDR | THERM - Active low Critical THERM output signal - requires pull-up resistor | OD (5V) | | 4 | THERWIT ADDR | ADDR - Selects SMBus address based on pull-up resistor | OD (5V) | | 5 | GND | Ground | Power | | 6 | ALERT | Active low digital ALERT output signal - requires pull-up resistor | OD (5V) | Table 3.1 EMC1412 Pin Description (continued) | PIN NUMBER | NAME | FUNCTION | TYPE | |------------|-------------|-----------------------------------------------------|-----------| | 7 | SMDATA | SMBus Data input/output - requires pull-up resistor | DIOD (5V) | | 8 | SMCLK | SMBus Clock input - requires pull-up resistor | DI (5V) | | Bottom Pad | Exposed Pad | Not internally connected, but recommend grounding. | - | **APPLICATION NOTE:** For the 5V tolerant pins that have a pull-up resistor (SMCLK, SMDATA, THERM, and ALERT), the voltage difference between VDD and the pull-up voltage must never exceed 3.6V. The pin types are described Table 3.2. Table 3.2 Pin Types | PIN TYPE | DESCRIPTION | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power | This pin is used to supply power or ground to the device. | | AIO | Analog Input / Output -This pin is used as an I/O for analog signals. | | DI | Digital Input - This pin is used as a digital input. This pin is 5V tolerant. | | DIOD | Digital Input / Open Drain Output - This pin is used as a digital I/O. When it is used as an output, it is open drain and requires a pull-up resistor. This pin is 5V tolerant. | | OD | Open Drain Digital Output - This pin is used as a digital output. It is open drain and requires a pull-up resistor. This pin is 5V tolerant. | # **Chapter 4 Electrical Specifications** # 4.1 Absolute Maximum Ratings **Table 4.1 Absolute Maximum Ratings** | DESCRIPTION | RATING | UNIT | |----------------------------------------------------------------------------------------|--------------------------------|------| | Supply Voltage (V <sub>DD</sub> ) | -0.3 to 4.0 | V | | Voltage on 5V tolerant pins (V <sub>5VT_pin</sub> ) | -0.3 to 5.5 | V | | Voltage on 5V tolerant pins ( V <sub>5VT_pin</sub> - V <sub>DD</sub> ) (see Note 4.1) | 0 to 3.6 | V | | Voltage on any other pin to Ground | -0.3 to V <sub>DD</sub> +0.3 | V | | Operating Temperature Range | -40 to +125 | °C | | Storage Temperature Range | -55 to +150 | °C | | Lead Temperature Range | Refer to JEDEC Spec. J-STD-020 | | | Package Thermal Characteristics for MSOP-8 | | | | Thermal Resistance $(\theta_{j-a})$ | 140.8 | °C/W | | Package Thermal Characteristics for TDFN-8 | | | | Thermal Resistance (θ <sub>j-a</sub> ) | 89 | °C/W | | ESD Rating, All pins HBM | 2000 | V | **Note:** Stresses at or above those listed could cause permanent damage to the device. This is a stress rating only and functional operation of the device at any other condition above those indicated in the operation sections of this specification is not implied. Note 4.1 For the 5V tolerant pins that have a pull-up resistor (SMCLK, SMDATA, THERM, and ALERT), the pull-up voltage must not exceed 3.6V when the device is unpowered. # 4.2 Electrical Specifications **Table 4.2 Electrical Specifications** | $V_{DD}$ = 3.0V to 3.6V, $T_A$ = -40°C to 125°C, all typical values at $T_A$ = 27°C unless otherwise noted. | | | | | | | |-------------------------------------------------------------------------------------------------------------|---------------------|-------|-----------|-----------|---------|-----------------------------------------------------------------------------------------------| | CHARACTERISTIC | SYMBOL | MIN | ТҮР | MAX | UNITS | CONDITIONS | | DC Power | | | | | | | | Supply Voltage | V <sub>DD</sub> | 3.0 | 3.3 | 3.6 | V | | | Supply Current | I <sub>DD</sub> | | 430 | 850 | μА | 1 conversion / sec, dynamic averaging disabled | | | | | 930 | 1200 | μА | 4 conversions / sec, dynamic averaging enabled | | | | | 1120 | | μΑ | ≥ 16 conversions / sec, dynamic averaging enabled | | Standby Supply Current | I <sub>DD</sub> | | 170 | 230 | μА | Device in Standb <u>y mode</u> , no SMBus communications, ALERT and THERM pins not asserted. | | | | Inter | nal Temp | erature M | onitor | | | Temperature Accuracy | | | ±0.25 | ±1 | °C | -5°C < T <sub>A</sub> < 100°C | | | | | | ±2 | °C | -40°C < T <sub>A</sub> < 125°C | | Temperature Resolution | | | 0.125 | | °C | | | | | Exte | rnal Temp | erature M | lonitor | | | Temperature Accuracy | | | ±0.25 | ±1 | °C | +20°C < T <sub>DIODE</sub> < +110°C<br>0°C < T <sub>A</sub> < 100°C | | | | | ±0.5 | ±2 | °C | -40°C < T <sub>DIODE</sub> < 127°C | | Temperature Resolution | | | 0.125 | | °C | | | Conversion Time all<br>Channels | t <sub>CONV</sub> | | 190 | | ms | default settings | | Capacitive Filter | C <sub>FILTER</sub> | | 2.2 | 2.7 | nF | Connected across external diode | | ALERT and THERM pins | | | | | | | | Output Low Voltage | V <sub>OL</sub> | 0.4 | | | V | I <sub>SINK</sub> = 8mA | | Leakage Current | I <sub>LEAK</sub> | | | ±5 | μА | ALERT and THERM pins Device powered or unpowered T <sub>A</sub> < 85°C pull-up voltage ≤ 3.6V | # 4.3 SMBus Electrical Characteristics **Table 4.3 SMBus Electrical Specifications** | $V_{DD}$ = 3.0V to 3.6V, $T_A$ = -40°C to 125°C, all typical values are at $T_A$ = 27°C unless otherwise noted. | | | | | | | | |-----------------------------------------------------------------------------------------------------------------|---------------------|------|-------|-----------------|-------|----------------------------------|--| | CHARACTERISTIC | SYMBOL | MIN | ТҮР | MAX | UNITS | CONDITIONS | | | SMBus Interface | | | | | | | | | Input High Voltage | V <sub>IH</sub> | 2.0 | | V <sub>DD</sub> | ٧ | 5V Tolerant | | | Input Low Voltage | V <sub>IL</sub> | -0.3 | | 0.8 | ٧ | 5V Tolerant | | | Leakage Current | I <sub>LEAK</sub> | | | ±5 | μΑ | Powered or unpowered TA < 85°C | | | Hysteresis | | | 420 | | mV | | | | Input Capacitance | C <sub>IN</sub> | | 5 | | pF | | | | Output Low Sink Current | I <sub>OL</sub> | 8.2 | | 15 | mA | SMDATA = 0.4V | | | | | | SMBus | Timing | | | | | Clock Frequency | f <sub>SMB</sub> | 10 | | 400 | kHz | | | | Spike Suppression | t <sub>SP</sub> | | | 50 | ns | | | | Bus Free Time Stop to<br>Start | t <sub>BUF</sub> | 1.3 | | | μs | | | | Hold Time: Start | t <sub>HD:STA</sub> | 0.6 | | | μs | | | | Setup Time: Start | t <sub>SU:STA</sub> | 0.6 | | | μs | | | | Setup Time: Stop | t <sub>su:sto</sub> | 0.6 | | | μs | | | | Data Hold Time | t <sub>HD:DAT</sub> | 0 | | | μs | When transmitting to the master | | | Data Hold Time | t <sub>HD:DAT</sub> | 0.3 | | | μs | When receiving from the master | | | Data Setup Time | t <sub>SU:DAT</sub> | 100 | | | ns | | | | Clock Low Period | t <sub>LOW</sub> | 1.3 | | | μs | | | | Clock High Period | t <sub>HIGH</sub> | 0.6 | | | μs | | | | Clock/Data Fall time | t <sub>FALL</sub> | | | 300 | ns | Min = 20+0.1C <sub>LOAD</sub> ns | | | Clock/Data Rise time | t <sub>RISE</sub> | | | 300 | ns | Min = 20+0.1C <sub>LOAD</sub> ns | | | Capacitive Load | C <sub>LOAD</sub> | | | 400 | pF | per bus line | | # **Chapter 5 System Management Bus Interface Protocol** ### 5.1 Communications Protocol The EMC1412 communicates with a host controller, such as a Microchip SIO, through the SMBus. The SMBus is a two-wire serial communication protocol between a computer host and its peripheral devices. A detailed timing diagram is shown in Figure 5.1. For the first 15ms after power-up the device may not respond to SMBus communications. Figure 5.1 SMBus Timing Diagram #### 5.1.1 SMBus Start Bit The SMBus Start bit is defined as a transition of the SMBus Data line from a logic '1' state to a logic '0' state while the SMBus Clock line is in a logic '1' state. # 5.1.2 SMBus Address and RD / $\overline{\text{WR}}$ Bit The SMBus Address Byte consists of the 7-bit client address followed by the RD / $\overline{WR}$ indicator bit. If this RD / $\overline{WR}$ bit is a logic '0', the SMBus Host is writing data to the client device. If this RD / $\overline{WR}$ bit is a logic '1', the SMBus Host is reading data from the client device. The EMC1412-A SMBus slave address is determined by the pull-up resistor on the THERM pin as shown in Table 5.1. "SMBus Address Decode". The Address decode is performed by pulling known currents from VDD through the external resistor causing the pin voltage to drop based on the respective current / resistor relationship. This pin voltage is compared against a threshold that determines the value of the pull-up resistor. | PU <u>LL UP R</u> ESISTOR ON<br>THERM PIN (±5%) | SMBUS ADDRESS | |-------------------------------------------------|----------------| | 4.7k | 1111_100(r/w)b | | 6.8k | 1011_100(r/w)b | | 10k | 1001_100(r/w)b | Table 5.1 SMBus Address Decode Table 5.1 SMBus Address Decode (continued) | PU <u>LL UP R</u> ESISTOR ON<br>THERM PIN (±5%) | SMBUS ADDRESS | |-------------------------------------------------|----------------| | 15k | 1101_100(r/w)b | | 22k | 0011_100(r/w)b | | 33k | 0111_100(r/w)b | The EMC1412-1 SMBus address is hard coded to 1001 $100(r/\overline{w})$ . The EMC1412-2 SMBus address is hard coded to 1001 $101(r/\overline{w})$ . ### 5.1.3 THERM Pin Considerations Because of the decode method used to determine the SMBus Address, it is important that the pull-up resistance on the $\overline{\text{THERM}}$ pin be within the tolerances shown in Table 5.1. Additionally, the pull-up resistor on the $\overline{\text{THERM}}$ pin must be connected to the same 3.3V supply that drives the VDD pin. For 15ms after power up, the $\overline{\text{THERM}}$ pin must not be pulled low or the SMBus address will not be decoded properly. If the system requirements do not permit these conditions, the $\overline{\text{THERM}}$ pin must be isolated from its hard-wired OR'd bus during this time. One method of isolating this pin is shown in Figure 5.2. Figure 5.2 Isolating THERM Pin # 5.1.4 SMBus Data Bytes All SMBus Data bytes are sent most significant bit first and composed of 8-bits of information. #### 5.1.5 SMBus ACK and NACK Bits The SMBus client will acknowledge all data bytes that it receives. This is done by the client device pulling the SMBus data line low after the 8th bit of each byte that is transmitted. This applies to the Write Byte protocol. The Host will NACK (not acknowledge) the last data byte to be received from the client by holding the SMBus data line high after the 8th data bit has been sent. ### 5.1.6 SMBus Stop Bit The SMBus Stop bit is defined as a transition of the SMBus Data line from a logic '0' state to a logic '1' state while the SMBus clock line is in a logic '1' state. When the device detects an SMBus Stop bit and it has been communicating with the SMBus protocol, it will reset its client interface and prepare to receive further communications. #### 5.1.7 SMBus Timeout The EMC1412 supports SMBus Timeout. If the clock line is held low for longer than 30ms, the device will reset its SMBus protocol. This function can be enabled by setting the TIMEOUT bit in the Consecutive Alert Register (see Section 7.11). # 5.1.8 SMBus and I<sup>2</sup>C Compatibility The EMC1412 is compatible with SMBus and $I^2C$ . The major differences between SMBus and $I^2C$ devices are highlighted here. For more information, refer to the SMBus 2.0 and $I^2C$ specifications. For information on using the EMC1412 in an $I^2C$ system, refer to AN 14.0 Dedicated Slave Devices in $I^2C$ Systems. - 1. EMC1412 supports I<sup>2</sup>C fast mode at 400kHz. This covers the SMBus max time of 100kHz. - 2. Minimum frequency for SMBus communications is 10kHz. - 3. The SMBus client protocol will reset if the clock is held at a logic '0' for longer than 30ms. This timeout functionality is disabled by default in the EMC1412 and can be enabled by writing to the TIMEOUT bit. I<sup>2</sup>C does not have a timeout. - 4. I<sup>2</sup>C devices do not support the Alert Response Address functionality (which is optional for SMBus). Attempting to communicate with the EMC1412 SMBus interface with an invalid slave address or invalid protocol will result in no response from the device and will not affect its register contents. Stretching of the SMCLK signal is supported, provided other devices on the SMBus control the timing. ### 5.2 SMBus Protocols The device supports Send Byte, Read Byte, Write Byte, Receive Byte, and the Alert Response Address as valid protocols as shown below. All of the below protocols use the convention in Table 5.2. **Table 5.2 Protocol Format** | DATA SENT | DATA SENT TO | | | |----------------|----------------|--|--| | TO DEVICE | THE HOST | | | | # of bits sent | # of bits sent | | | #### 5.2.1 Write Byte The Write Byte is used to write one byte of data to the registers, as shown in Table 5.3. Table 5.3 Write Byte Protocol | START | SLAVE<br>ADDRESS | WR | ACK | REGISTER<br>ADDRESS | ACK | REGISTER<br>DATA | ACK | STOP | |--------|------------------|----|-----|---------------------|-----|------------------|-----|--------| | 1 -> 0 | YYYY_YYY | 0 | 0 | XXh | 0 | XXh | 0 | 0 -> 1 | # 5.2.2 Read Byte The Read Byte protocol is used to read one byte of data from the registers as shown in Table 5.4. Table 5.4 Read Byte Protocol | START | SLAVE<br>ADDRESS | WR | ACK | REGISTER<br>ADDRESS | ACK | START | SLAVE<br>ADDRESS | RD | ACK | REGISTER<br>DATA | NACK | STOP | |--------|------------------|----|-----|---------------------|-----|--------|------------------|----|-----|------------------|------|--------| | 1 -> 0 | YYYY_<br>YYY | 0 | 0 | XXh | 0 | 1 -> 0 | YYYY_<br>YYY | 1 | 0 | XX | 1 | 0 -> 1 | # 5.2.3 Send Byte The Send Byte protocol is used to set the internal address register pointer to the correct address location. No data is transferred during the Send Byte protocol as shown in Table 5.5. Table 5.5 Send Byte Protocol | START | SLAVE<br>ADDRESS | WR | ACK | REGISTER<br>ADDRESS | ACK | STOP | |--------|------------------|----|-----|---------------------|-----|--------| | 1 -> 0 | YYYY_YYY | 0 | 0 | XXh | 0 | 0 -> 1 | ### 5.2.4 Receive Byte The Receive Byte protocol is used to read data from a register when the internal register address pointer is known to be at the right location (e.g. set via Send Byte). This is used for consecutive reads of the same register as shown in Table 5.6. Table 5.6 Receive Byte Protocol | START | SLAVE<br>ADDRESS | RD | ACK | REGISTER DATA | NACK | STOP | |--------|------------------|----|-----|---------------|------|--------| | 1 -> 0 | YYYY_YYY | 1 | 0 | XXh | 1 | 0 -> 1 | # 5.3 Alert Response Address The ALERT output can be used as a processor interrupt or as an SMBus Alert. When it detects that the ALERT pin is asserted, the host will send the Alert Response Address (ARA) to the general address of 0001\_100xb. All devices with active interrupts will respond with their client address as shown in Table 5.7. Table 5.7 Alert Response Address Protocol | STAR | ALERT<br>RESPONSE<br>ADDRESS | RD | ACK | DEVICE<br>ADDRESS | NACK | STOP | |--------|------------------------------|----|-----|-------------------|------|--------| | 1 -> ( | 0001_100 | 1 | 0 | YYYY_YYY | 1 | 0 -> 1 | The EMC1412 will respond to the ARA in the following way: - 1. Send Slave Address and verify that full slave address was sent (i.e. the SMBus communication from the device was not prematurely stopped due to a bus contention event). - 2. Set the MASK bit to clear the $\overline{\text{ALERT}}$ pin. **APPLICATION NOTE:** The ARA does not clear the <u>Status</u> Register and if the MASK bit is cleared prior to the Status Register being cleared, the <u>ALERT</u> pin will be reasserted. # **Chapter 6 Product Description** The EMC1412 is an SMBus temperature sensor. The EMC1412 monitors one internal diode and one externally connected temperature diode. Thermal management is performed in cooperation with a host device. This consists of the host reading the temperature data of both the external and internal temperature diodes of the EMC1412 and using that data to control the speed of one or more fans. The EMC1412 has two levels of monitoring. The first provides a maskable ALERT signal to the host when the measured temperatures exceeds user programmable limits. This allows the EMC1412 to be used as an independent thermal watchdog to warn the host of temperature hot spots without direct control by the host. The second level of monitoring provides a non maskable interrupt on the THERM pin if the measured temperatures meet or exceed a second programmable limit. Figure 6.1 shows a system level block diagram of the EMC1412. Figure 6.1 System Diagram for EMC1412 # 6.1 Modes of Operation The EMC1412 has two modes of operation. - Active (Run) In this mode of operation, the ADC is converting on all temperature channels at the programmed conversion rate. The temperature data is updated at the end of every conversion and the limits are checked. In Active mode, writing to the one-shot register will do nothing. - Standby (Stop) In this mode of operation, the majority of circuitry is powered down to reduce supply current. The temperature data is not updated and the limits are not checked. In this mode of operation, the SMBus is fully active and the part will return requested data. Writing to the one-shot register will enable the device to update all temperature channels. Once all the channels are updated, the device will return to the Standby mode. #### 6.1.1 Conversion Rates The EMC1412 may be configured for different conversion rates based on the system requirements. The conversion rate is configured as described in Section 7.5. The default conversion rate is 4 conversions per second. Other available conversion rates are shown in Table 7.6, "Conversion Rate". # 6.1.2 Dynamic Averaging Dynamic averaging causes the EMC1412 to measure the external diode channels for an extended time based on the selected conversion rate. This functionality can be disabled for increased power savings at the lower conversion rates (see Section 7.4, "Configuration Register"). When dynamic averaging is enabled, the device will automatically adjust the sampling and measurement time for the external diode channels. This allows the device to average 2x or 16x longer than the normal 11 bit operation (nominally 21ms per channel) while still maintaining the selected conversion rate. The benefits of dynamic averaging are improved noise rejection due to the longer integration time as well as less random variation of the temperature measurement. When enabled, the dynamic averaging applies when a one-shot command is issued. The device will perform the desired averaging during the one-shot operation according to the selected conversion rate. When enabled, the dynamic averaging will affect the average supply current based on the chosen conversion rate as shown in Table 6.1. | | AVERAGE SUP | PLY CURRENT | AVERAGING FACTOR (BASED ON 11-BIT OPERATION) | | | |-------------------|----------------------|-------------|----------------------------------------------|----------|--| | CONVERSION RATE | ENABLED<br>(DEFAULT) | DISABLED | ENABLED<br>(DEFAULT) | DISABLED | | | 1 / 16 sec | 660uA | 430uA | 16x | 1x | | | 1 / 8 sec | 660uA | 430uA | 16x | 1x | | | 1 / 4 sec | 660uA | 430uA | 16x | 1x | | | 1 / 2 sec | 660uA | 430uA | 16x | 1x | | | 1 / sec | 660uA | 430uA | 16x | 1x | | | 2 / sec | 930uA | 475uA | 16x | 1x | | | 4 / sec (default) | 950uA | 510uA | 8x | 1x | | | 8 / sec | 1010uA | 630uA | 4x | 1x | | | 16 / sec | 1020uA | 775uA | 2x | 1x | | | 32 / sec | 1050uA | 1050uA | 1x | 1x | | | 64 / sec | 1100uA | 1100uA | 0.5x | 0.5x | | Table 6.1 Supply Current vs. Conversion Rate for EMC1412 # 6.2 THERM Output The THERM output is asserted independently of the ALERT output and cannot be masked. Whenever any of the measured temperatures exceed the user programmed Therm Limit values for the programmed number of consecutive measurements, the THERM output is asserted. Once it has been asserted, it will remain asserted until all measured temperatures drop below the Therm Limit minus the Therm Hysteresis (also programmable). When the $\overline{\text{THERM}}$ pin is asserted, the THERM status bits will likewise be set. Reading these bits will not clear them until the $\overline{\text{THERM}}$ pin is deasserted. Once the $\overline{\text{THERM}}$ pin is deasserted, the THERM status bits will be automatically cleared. # 6.3 ALERT Output The $\overline{\text{ALERT}}$ pin is an open drain output and requires a pull-up resistor to $V_{DD}$ and has two modes of operation: interrupt mode and comparator mode. The mode of the $\overline{\text{ALERT}}$ output is selected via the ALERT / COMP bit in the Configuration Register (see Section 7.4). ### 6.3.1 ALERT Pin Interrupt Mode When configured to operate in interrupt mode, the $\overline{\text{ALERT}}$ pin asserts low when an out of limit measurement ( $\geq$ high limit or < low limit) is detected on any diode or when a diode fault is detected. The $\overline{\text{ALERT}}$ pin will remain asserted as long as an out-of-limit condition remains. Once the out-of-limit condition has been removed, the $\overline{\text{ALERT}}$ pin will remain asserted until the appropriate status bits are cleared. The ALERT pin can be masked by setting the MASK\_ALL bit. Once the ALERT pin has been masked, it will be de-asserted and remain de-asserted until the MASK\_ALL bit is cleared by the user. Any interrupt conditions that occur while the ALERT pin is masked will update the Status Register normally. There are also individual channel masks (see Section 7.10). The ALERT pin is used as an interrupt signal or as an SMBus Alert signal that allows an SMBus slave to communicate an error condition to the master. One or more ALERT outputs can be hard-wired together. # 6.3.2 ALERT Pin Comparator Mode When the ALERT pin is configured to operate in comparator mode, it will be asserted if any of the measured temperatures exceeds the respective high limit. The ALERT pin will remain asserted until all temperatures drop below the corresponding high limit minus the Therm Hysteresis value. When the ALERT pin is asserted in comparator mode, the corresponding high limit status bits will be set. Reading these bits will not clear them until the ALERT pin is deasserted. Once the ALERT pin is deasserted, the status bits will be automatically cleared. The MASK\_ALL bit will not block the ALERT pin in this mode; however, the individual channel masks (see Section 7.10) will prevent the respective channel from asserting the ALERT pin. # 6.4 Temperature Measurement The EMC1412 can monitor the temperature of one externally connected diode. The external diode channel is configured with Resistance Error Correction and Beta Compensation based on user settings and system requirements. The device contains programmable High, Low, and Therm limits for all measured temperature channels. If the measured temperature goes below the Low limit or above the High limit, the ALERT pin can be asserted (based on user settings). If the measured temperature meets or exceeds the Therm Limit, the THERM pin is asserted unconditionally, providing two tiers of temperature detection. # 6.4.1 Beta Compensation The EMC1412 is configured to monitor the temperature of basic diodes (e.g., 2N3904) or CPU thermal diodes. It automatically detects the type of external diode (CPU diode or diode connected transistor) and determines the optimal setting to reduce temperature errors introduced by beta variation. Compensating for this error is also known as implementing the transistor or BJT model for temperature measurement. For discrete transistors configured with the collector and base shorted together, the beta is generally sufficiently high such that the percent change in beta variation is very small. For example, a 10% variation in beta for two forced emitter currents with a transistor whose ideal beta is 50 would contribute approximately 0.25°C error at 100°C. However for substrate transistors where the base-emitter junction is used for temperature measurement and the collector is tied to the substrate, the proportional beta variation will cause large error. For example, a 10% variation in beta for two forced emitter currents with a transistor whose ideal beta is 0.5 would contribute approximately 8.25°C error at 100°C. ### 6.4.2 Resistance Error Correction (REC) Parasitic resistance in series with the external diodes will limit the accuracy obtainable from temperature measurement devices. The voltage developed across this resistance by the switching diode currents cause the temperature measurement to read higher than the true temperature. Contributors to series resistance are PCB trace resistance, on die (i.e. on the processor) metal resistance, bulk resistance in the base and emitter of the temperature transistor. Typically, the error caused by series resistance is +0.7°C per ohm. The EMC1412 automatically corrects up to 100 ohms of series resistance. ### 6.4.3 Programmable External Diode Ideality Factor The EMC1412 is designed for external diodes with an ideality factor of 1.008. Not all external diodes, processor or discrete, will have this exact value. This variation of the ideality factor introduces error in the temperature measurement which must be corrected for. This correction is typically done using programmable offset registers. Since an ideality factor mismatch introduces an error that is a function of temperature, this correction is only accurate within a small range of temperatures. To provide maximum flexibility to the user, the EMC1412 provides a 6-bit register for each external diode where the ideality factor of the diode used is programmed to eliminate errors across all temperatures. **APPLICATION NOTE:** When monitoring a substrate transistor or CPU diode and beta compensation is enabled, the Ideality Factor should not be adjusted. Beta Compensation automatically corrects for most ideality errors. #### 6.5 Diode Faults The EMC1412 detects an open on the DP and DN pins, and a short across the DP and DN pins. For each temperature measurement made, the device checks for a diode fault on the external diode channel(s). When a diode fault is detected, the $\overline{ALERT}$ pin asserts (unless masked, see Section 6.6) and the temperature data reads 00h in the MSB and LSB registers (note: the low limit will not be checked). A diode fault is defined as one of the following: an open between DP and DN, a short from $V_{DD}$ to DP, or a short from $V_{DD}$ to DN. If a short occurs across DP and DN or a short occurs from DP to GND, the low limit status bit is set and the $\overline{\text{ALERT}}$ pin asserts (unless masked). This condition is indistinguishable from a temperature measurement of 0.000°C (-64°C in extended range) resulting in temperature data of 00h in the MSB and LSB registers. If a short from DN to GND occurs (with a diode connected), temperature measurements will continue as normal with no alerts. ### 6.6 Consecutive Alerts The EMC1412 contain multiple consecutive alert counters. One set of counters applies to the ALERT pin and the second set of counters applies to the THERM pin. Each temperature measurement channel has a separate consecutive alert counter for each of the ALERT and THERM pins. All counters are user programmable and determine the number of consecutive measurements that a temperature channel(s) must be out-of-limit or reporting a diode fault before the corresponding pin is asserted. See Section 7.11, "Consecutive ALERT Register" for more details on the consecutive alert function. # 6.7 Digital Filter To reduce the effect of noise and temperature spikes on the reported temperature, the External Diode channel uses a programmable digital filter. This filter can be configured as Level 1, Level 2, or Disabled (default) (see Section 7.14). The typical filter performance is shown in Figure 6.2 and Figure 6.3. Figure 6.2 Temperature Filter Step Response Figure 6.3 Temperature Filter Impulse Response # 6.8 Temperature Measurement Results and Data The temperature measurement results are stored in the internal and external temperature registers. These are then compared with the values stored in the high and low limit registers. Both external and internal temperature measurements are stored in 11-bit format with the eight (8) most significant bits stored in a high byte register and the three (3) least significant bits stored in the three (3) MSB positions of the low byte register. All other bits of the low byte register are set to zero. The EMC1412 has two selectable temperature ranges. The default range is from 0°C to +127°C and the temperature is represented as binary number able to report a temperature from 0°C to +127.875°C in 0.125°C steps. The extended range is an extended temperature range from -64°C to +191°C. The data format is a binary number offset by 64°C. The extended range is used to measure temperature diodes with a large known offset (such as AMD processor diodes) where the diode temperature plus the offset would be equivalent to a temperature higher than +127°C. Table 6.2 shows the default and extended range formats. **Table 6.2 Temperature Data Format** | TEMPERATURE (°C) | DEFAULT RANGE 0°C TO 127°C | EXTENDED RANGE -64°C TO 191°C | |------------------|----------------------------|-------------------------------| | Diode Fault | 000 0000 0000 | 000 0000 0000 | | -64 | 000 0000 0000 | 000 0000 0000<br>Note 6.2 | | -1 | 000 0000 0000 | 001 1111 1000 | | 0 | 000 0000 0000<br>Note 6.1 | 010 0000 0000 | | 0.125 | 000 0000 0001 | 010 0000 0001 | | 1 | 000 0000 1000 | 010 0000 1000 | | 64 | 010 0000 0000 | 100 0000 0000 | | 65 | 010 0000 1000 | 100 0000 1000 | | 127 | 011 1111 1000 | 101 1111 1000 | | 127.875 | 011 1111 1111 | 101 1111 1111 | | 128 | 011 1111 1111<br>Note 6.3 | 110 0000 0000 | | 190 | 011 1111 1111 | 111 1111 0000 | | 191 | 011 1111 1111 | 111 1111 1000 | | >= 191.875 | 011 1111 1111 | 111 1111 1111<br>Note 6.4 | - Note 6.1 In default mode, all temperatures < $0^{\circ}$ C will be reported as $0^{\circ}$ C. - Note 6.2 In the extended range, all temperatures < -64°C will be reported as -64°C. - **Note 6.3** For the default range, all temperatures > +127.875°C will be reported as +127.875°C. - Note 6.4 For the extended range, all temperatures > +191.875°C will be reported as +191.875°C. # 6.9 External Diode Connections The EMC1412 can be configured to measure a CPU substrate transistor, a discrete 2N3904 thermal diode, or an AMD processor diode. The diodes can be connected as indicated in Figure 6.4. Figure 6.4 Diode Configurations # **Chapter 7 Register Description** The registers shown in Table 7.1 are accessible through the SMBus. An entry of '-' indicates that the bit is not used and will always read '0'. Table 7.1 Register Set in Hexadecimal Order | REGISTER<br>ADDRESS | R/W | REGISTER NAME | FUNCTION | DEFAULT<br>VALUE | PAGE | |---------------------|-----------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------|-----------| | 00h | R | Internal Diode Data<br>High Byte | Stores the integer data for the Internal Diode | 00h | Page 27 | | 01h | R | External Diode Data High Byte Stores the integer data for the External Diode | | 00h | Page 21 | | 02h | R-C | Status | Stores status bits for the Internal Diode and External Diode | 00h | Page 27 | | 03h | R/W | Configuration | Controls the general operation of the device (mirrored at address 09h) | 00h | Page 28 | | 04h | R/W | Conversion Rate | Controls the conversion rate for updating temperature data (mirrored at address 0Ah) | 06h<br>(4/sec) | Page 29 | | 05h | R/W | Internal Diode High<br>Limit | Stores the 8-bit high limit for the Internal Diode (mirrored at address 0Bh) | 55h<br>(85°C) | | | 06h | R/W | Internal Diode Low<br>Limit | Stores the 8-bit low limit for the Internal Diode (mirrored at address 0Ch) | 00h<br>(0°C) | Page 20 | | 07h | R/W | External Diode High<br>Limit High Byte | Stores the integer portion of the high limit for the External Diode (mirrored at register 0Dh) | 55h<br>(85°C) | - Page 30 | | 08h | 08h R/W External Di<br>Limit High | | Stores the integer portion of the low limit for the External Diode (mirrored at register 0Eh) | 00h<br>(0°C) | | | 09h | R/W | Configuration | Controls the general operation of the device (mirrored at address 03h) | 00h | Page 28 | | 0Ah | R/W | Conversion Rate | Controls the conversion rate for updating temperature data (mirrored at address 04h) | 06h<br>(4/sec) | Page 29 |