# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# EMIF02-MIC03C2

# 2 line EMI filter and ESD protection

## Main product characteristics

Where EMI filtering in ESD sensitive equipment is required:

- Mobile phones and communication systems
- Computers and printers and MCU Boards

# Description

The EMIF02-MIC03C2 is a highly integrated device designed to suppress EMI/RFI noise in all systems subjected to electromagnetic interference. The Flip-Chip packaging means the package size is equal to the die size.

This filter includes ESD protection circuitry, which prevents damage to the application when it is subjected to ESD surges up to 15 kV.

# Benefits

- EMI symmetrical (I/O) low-pass filter
- High efficiency EMI filter (-35 dB @ 900 MHz)
- Very low PCB state consumption: 1.07 mm x 1.47 rvm
- Very thin Lackage: 0.695 mm
- Coating resin on back side and lead free backage
- ► High efficiency in SD suppression
- High reliabling offered by monolithic integration
- High reduction of parasitic elements through integration and wafer level packaging.



## Pin configuration (Bump side)



### Complies with following standards:

| IEC 61000-4-2       |       |                    |
|---------------------|-------|--------------------|
| level 4 input pins  | 15 kV | (air discharge)    |
|                     | 8 kV  | (contact discharge |
| level 1 output pins | 2 kV  | (air discharge)    |
|                     | 2 kV  | (contact discharge |

MIL STD 883G - Method 3015-7 Class 3

21

#### **Characteristics** 1

#### Figure 1. **Basic cell configuration**



#### Table 1. Absolute ratings (limiting values)

| Symbol           | Parameter                    | Vai le      | Unit |
|------------------|------------------------------|-------------|------|
| Тj               | Maximum junction temperature | 125         | °C   |
| T <sub>op</sub>  | Operating temperature range  | -40 to +85  | °C   |
| T <sub>stg</sub> | Storage temperature range    | -55 to +150 | °C   |

#### Electrical characteristi درايد المنابع Electrical characteristi Table 2.

|                 | Symbol            |                                            | Parameters                     | C'E   |            |          | 1    |   |
|-----------------|-------------------|--------------------------------------------|--------------------------------|-------|------------|----------|------|---|
|                 | V <sub>BR</sub>   | Break                                      | down volta(ie                  |       | ا<br>IPP   | <b>İ</b> |      |   |
|                 | I <sub>RM</sub>   | Leakage curient 3 v <sub>RM</sub>          |                                |       |            |          |      |   |
|                 | V <sub>RM</sub>   | Stanc                                      | loti vultage                   |       | IR         |          |      |   |
|                 | V <sub>CL</sub>   | Clam                                       | ping voltage                   |       | BR VRM IRM |          |      |   |
|                 | ۲۰۶               | Dyna                                       | mic impedance                  | ]   - |            | IR       |      |   |
| 16              | I <sub>PP</sub>   | Peak                                       | pulse current                  |       |            |          |      |   |
|                 | R <sub>I/O</sub>  | Series resistance between input and output |                                |       |            | IPP      |      |   |
|                 | C <sub>line</sub> | Input                                      | capacitance per line           |       |            |          |      |   |
| 16              |                   |                                            | <b>-</b>                       |       | _          |          |      |   |
| )               | Symb              | ol                                         | Test conditions                | Min   | Тур        | Max      | Unit |   |
| V <sub>BF</sub> |                   | I <sub>R</sub> = 1 mA                      |                                | 6     | 8          |          | V    |   |
|                 | I <sub>RM</sub>   |                                            | V <sub>RM</sub> = 3 V per line |       |            | 500      | nA   |   |
|                 | Buo Tolerance     |                                            | Buo                            |       |            | 68       |      | Ω |

| Symbol            | Test conditions                | Min | Тур | Max | Unit |
|-------------------|--------------------------------|-----|-----|-----|------|
| V <sub>BR</sub>   | I <sub>R</sub> = 1 mA          | 6   | 8   |     | V    |
| I <sub>RM</sub>   | V <sub>RM</sub> = 3 V per line |     |     | 500 | nA   |
| R <sub>I/O</sub>  | Tolerance                      |     | 68  |     | Ω    |
| C <sub>line</sub> | V <sub>R</sub> = 0 V           |     | 100 |     | pF   |







(+15 kV air discharge) on one input Vin and one output Vout

(- 15 kV air discharge) or, one input V<sub>in</sub> and on ອ ເບເະput V<sub>out</sub>



Figure 6. Line capacitarice versus applied voltage



57



Figure 7. Aplac model



|                |             |                                                                               | S           | 00                      |
|----------------|-------------|-------------------------------------------------------------------------------|-------------|-------------------------|
|                | Model D1    | Model D3                                                                      | NOL 31 D2   | aplacvar Rmic 68        |
|                | CJO=Cdiode1 | CJO=Cdiode3                                                                   | CIC=Cdiode2 | aplacvar Lmic 10p       |
|                | BV=7        | BV=7                                                                          | BV=7        | aplacvar Cdiode1 100pF  |
|                | IBV=1u      | IE'V- tu                                                                      | IBV=1u      | aplacvar Cdiode2 3.6pF  |
|                | IKF=1000    | 1. <f=1000< th=""><th>IKF=1000</th><th>aplacvar Cdiode3 1.17nF</th></f=1000<> | IKF=1000    | aplacvar Cdiode3 1.17nF |
|                | IS=10ì      | IS=10f                                                                        | IS=10f      | aplacvar Lbump 50pH     |
|                | 1907 - 1901 | ISR=100p                                                                      | ISR=100p    | aplacvar Rbump 20m      |
| 0              | N=1         | N=1                                                                           | N=1         | aplacvar Rsub 0.5m      |
|                | M=0.3333    | M=0.3333                                                                      | M=0.3333    | aplacvar Rgnd 10m       |
| KG             | RS=0.7      | RS=0.12                                                                       | RS=0.3      | aplacvar Lgnd 50pH      |
|                | VJ=0.6      | VJ=0.6                                                                        | VJ=0.6      | aplacvar Cgnd 0.15pF    |
| c0'            | TT=50n      | TT=50n                                                                        | TT=50n      | aplacvar Lsub 10pH      |
|                |             |                                                                               |             |                         |
| O              |             |                                                                               |             |                         |
|                |             |                                                                               |             |                         |
|                |             |                                                                               |             |                         |
| -1050          |             |                                                                               |             |                         |
| $\overline{O}$ |             |                                                                               |             |                         |
|                |             |                                                                               |             |                         |
|                |             |                                                                               |             |                         |



#### Ordering information scheme 2



#### **Package information** 3



57



Figure 12. Flip-Chip tape and reel specification

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second revel interconnect. The category of second level interconnect is marked on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

# 4 Ordering information

| G∵dering code  | Marking | Package   | Weight | Base qty | Delivery mode    |
|----------------|---------|-----------|--------|----------|------------------|
| EMIF02-MIC03C2 | FW      | Flip-Chip | 2.3 mg | 5000     | 7" Tape and reel |

# 5 Revision history

1C

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 28-Nov-2006 | 1        | Initial release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiations of ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property ignts is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warponcy covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein or considered as a warponcy covering the use in any manner whatsoever of such third party products or services or any intellectual property contained the service of the service of services or any intellectual property contained the service of the service of services or any intellectual property contained the service of the service of service of the servi

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN VMMING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WANDANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCT? OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROFENTIOR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE "GED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warran v granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

