# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# EN63A0QI 12A PowerSoC



#### Step-Down DC-DC Switching Converter with Integrated Inductor

#### DESCRIPTION

The EN63A0QI is an Intel<sup>®</sup> Enpirion<sup>®</sup> Power System on a Chip (PowerSoC) DC-DC converter. It integrates the inductor, MOSFET switches, small-signal circuits and compensation in an advanced 10mm x 11mm x 3mm 76-pin QFN package. It offers high efficiency, excellent line and load regulation over temperature and up to the full 12A load range.

The EN63A0QI is specifically designed to meet the precise voltage and fast transient requirements of present and future high-performance, low-power processor, DSP, FPGA, memory boards and system level applications in distributed power architectures. The device's advanced circuit techniques, ultra-high switching frequency, and proprietary integrated inductor technology deliver high-quality, ultra-compact, non-isolated DC-DC conversion.

Intel Enpirion Power Solutions significantly help in system design and productivity by offering greatly simplified board design, layout and manufacturing requirements. In addition, a reduction in the number of components required for the complete power solution helps to enable an overall system cost saving.

All Enpirion products are RoHS compliant and lead-free manufacturing environment compatible.

#### $V_{\text{IN}}$ VOUT VOUT PVIN 0 $R_A$ C₄ ENABLE Зx EN63A0QI 47μF 2x AVIN 1206 47μ**F** SS VFB R₁ 1206 15nF PGND PGND ≳ FQAD R<sub>B</sub> AGND -∕₩ R<sub>FQADJ</sub>



#### **FEATURES**

- High Efficiency (Up to 96%)
- Excellent Ripple and EMI Performance
- Up to 12A Continuous Operating Current
- Input Voltage Range (2.5V to 6.6V)
- Frequency Synchronization (Clock or Primary)
- 1.5% V<sub>OUT</sub> Accuracy (Over Load and Temperature)
- Optimized Total Solution Size (225mm<sup>2</sup>)
- Precision Enable Threshold for Sequencing
- Programmable Soft-Start
- Master/Slave Configuration for Parallel Operation
- Thermal Shutdown, Over-Current, Short Circuit, and Under-Voltage Protection
- RoHS Compliant, MSL Level 3, 260°C Reflow

#### **APPLICATIONS**

- Point of Load Regulation for Low-Power, ASICs Multi-Core and Communication Processors, DSPs, FPGAs and Distributed Power Architectures
- Blade Servers, RAID Storage and LAN/SAN Adapter Cards, Wireless Base Stations, Industrial Automation, Test and Measurement, Embedded Computing, and Printers
- Beat Frequency/Noise Sensitive Applications



#### Efficiency vs. Output Current

Figure 2: Highest Efficiency in Smallest Solution Size

#### **ORDERING INFORMATION**

| Part Number  | Package Markings | TJ Rating            | Package Description                |  |  |
|--------------|------------------|----------------------|------------------------------------|--|--|
| EN63A0QI     | EN63A0QI         | -40°C to +125°C      | 76-pin (10mm x 11mm x 3mm) QFN T&R |  |  |
| EVB-EN63A0QI | EN63A0QI         | QFN Evaluation Board |                                    |  |  |

Packing and Marking Information: https://www.altera.com/support/quality-and-reliability/packing.html

### **PIN FUNCTIONS**



Figure 3: Pin Diagram (Top View)

**NOTE A**: NC pins are not to be electrically connected to each other or to any external signal, ground or voltage. However, they must be soldered to the PCB. Failure to follow this guideline may result in part malfunction or damage.

**NOTE B**: White 'dot' on top left is pin 1 indicator on top of the device package.

**NOTE C**: Keep-Out are No Connect pads that should not to be electrically connected to each other or to any external signal, ground or voltage. They do not need to be soldered to the PCB.

### **PIN DESCRIPTIONS**

| PIN                              | NAME   | TYPE    | FUNCTION                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------|--------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-19, 29,<br>52-53, 67,<br>72-76 | NC     | -       | No Connect. These pins must be soldered to PCB but not electrically<br>connected to each other or to any external signal, voltage, or ground.<br>These pins may be connected internally. Failure to follow this guideline<br>may result in device damage.                                                                                                  |
| 20-28                            | VOUT   | Power   | Regulated converter output. Connect to the load and place output filter capacitor(s) between these pins and PGND pins. Refer to the Layout Recommendation section.                                                                                                                                                                                         |
| 30-31,<br>70-71                  | NC(SW) | -       | No Connect. These pins are internally connected to the common<br>switching node of the internal MOSFETs. They must be soldered to PCB<br>but not be electrically connected to any external signal, ground, or<br>voltage. Failure to follow this guideline may result in device damage.                                                                    |
| 32-38                            | PGND   | Ground  | Input/Output power ground. Connect to the ground electrode of the input and output filter capacitors. See VOUT and PVIN pin descriptions for more details.                                                                                                                                                                                                 |
| 39-51                            | PVIN   | Power   | Input power supply. Connect to input power supply. Decouple with input capacitor to PGND pin. Refer to the Layout Recommendation section.                                                                                                                                                                                                                  |
| 54                               | VDDB   | Power   | Internal regulated voltage used for the internal control circuitry.<br>Decouple with an optional 0.1µF capacitor to BGND for improved<br>efficiency. This pin may be left floating if board space is limited.                                                                                                                                              |
| 55                               | BGND   | Power   | Ground for VDDB. Refer to pin 54 description.                                                                                                                                                                                                                                                                                                              |
| 56                               | S_IN   | Analog  | Digital input. A high level on the M/S pin will make this EN63A0QI a<br>Slave and the S_IN will accept the S_OUT signal from another<br>EN63A0QI for parallel operation. A low level on the M/S pin will make<br>this device a Master and the switching frequency will be phase locked<br>to an external clock. Leave this pin floating if it is not used. |
| 57                               | S_OUT  | Analog  | Digital output. A low level on the M/S pin will make this EN63A0QI a<br>Master and the internal switching PWM signal is output on this pin. This<br>output signal is connected to the S_IN pin of another EN63A0QI device<br>for parallel operation. Leave this pin floating if it is not used.                                                            |
| 58                               | РОК    | Digital | POK is a logic level high when VOUT is within -10% to +20% of the programmed output voltage ( $0.9V_{OUT_NOM} \le V_{OUT} \le 1.2V_{OUT_NOM}$ ). This pin has an internal pull-up resistor to AVIN with a nominal value of 94k $\Omega$ .                                                                                                                  |
| 59                               | ENABLE | Analog  | Device enable pin. A high level or floating this pin enables the device<br>while a low level disables the device. A voltage ramp from another<br>power converter may be applied for precision enable. Refer to Power<br>Up Sequencing.                                                                                                                     |
| 60                               | AVIN   | Power   | Analog input voltage for the control circuits. Connect this pin to the input power supply (PVIN) at a quiet point. Can also be connected to an auxiliary supply within a voltage range that is sequencing.                                                                                                                                                 |

#### Datasheet | Intel<sup>®</sup> Enpirion<sup>®</sup> Power Solutions: EN63A0QI

| PIN | NAME   | TYPE   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 61  | AGND   | Power  | The quiet ground for the control circuits. Connect to the ground plane with a via right next to the pin.                                                                                                                                                                                                                                                                                             |
| 62  | M/S    | Analog | Ternary (three states) input pin. Floating this pin disables parallel operation. A low level configures the device as Master and a high level configures the device as a Slave. A $R_{EXT}$ resistor is recommended to pulling M/S high. Refer to Ternary Pin description in the Functional Description section for $R_{EXT}$ values. Also see S_IN and S_OUT pin descriptions.                      |
| 63  | VFB    | Analog | This is the external feedback input pin. A resistor divider connects from the output to AGND. The mid-point of the resistor divider is connected to VFB. A feed-forward capacitor ( $C_A$ ) and resistor (R1) are required parallel to the upper feedback resistor ( $R_A$ ). The output voltage regulation is based on the VFB node voltage equal to 0.600V. For Slave devices, leave VFB floating. |
| 64  | EAOUT  | Analog | Error amplifier output. Allows for customization of the control loop.<br>May be left floating.                                                                                                                                                                                                                                                                                                       |
| 65  | SS     | Analog | A soft-start capacitor is connected between this pin and AGND. The value of the capacitor controls the soft-start interval. Refer to Soft-Start in the Functional Description for more details.                                                                                                                                                                                                      |
| 66  | VSENSE | Analog | This pin senses output voltage when the device is in pre-bias (or back-<br>feed) mode. Connect VSENSE to VOUT when EN_PB is high or floating.<br>Leave floating when EN_PB is low.                                                                                                                                                                                                                   |
| 68  | FQADJ  | Analog | Frequency adjust pin. This pin must have a resistor to AGND which sets the free running frequency of the internal oscillator.                                                                                                                                                                                                                                                                        |
| 69  | EN_PB  | Analog | Enable pre-bias input. When this pin is pulled high, the device will<br>support monotonic start-up under a pre-biased load. VSENSE must be<br>tied to VOUT for EN_PB to function. This pin is pulled high internally.<br>Enable pre-bias feature is not available for parallel operations.                                                                                                           |
| 77  | PGND   | Power  | Not a perimeter pin. Device thermal pad to be connected to the system<br>GND plane for heat-sinking purposes. Refer to Layout<br>Recommendation section.                                                                                                                                                                                                                                             |

### **ABSOLUTE MAXIMUM RATINGS**

**CAUTION**: Absolute Maximum ratings are stress ratings only. Functional operation beyond the recommended operating conditions is not implied. Stress beyond the absolute maximum ratings may impair device life. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

### **Absolute Maximum Pin Ratings**

| PARAMETER                                     | SYMBOL | MIN  | MAX                  | UNITS |
|-----------------------------------------------|--------|------|----------------------|-------|
| PVIN, AVIN, VOUT                              |        | -0.3 | 7.0                  | V     |
| ENABLE, POK, M/S                              |        | -0.3 | V <sub>IN</sub> +0.3 | V     |
| VFB, EXTREF, EAOUT, SS, S_IN,<br>S_OUT, FQADJ |        | -0.3 | 2.5                  | V     |

#### **Absolute Maximum Thermal Ratings**

| PARAMETER                                 | CONDITION                      | MIN | MAX  | UNITS |
|-------------------------------------------|--------------------------------|-----|------|-------|
| Maximum Operating Junction<br>Temperature |                                |     | +150 | °C    |
| Storage Temperature Range                 |                                | -65 | +150 | °C    |
| Reflow Peak Body<br>Temperature           | (10 Sec) MSL3 JEDEC J-STD-020A |     | +260 | °C    |

### Absolute Maximum ESD Ratings

| PARAMETER                  | CONDITION | MIN   | MAX | UNITS |
|----------------------------|-----------|-------|-----|-------|
| HBM (Human Body Model)     |           | ±2000 |     | V     |
| CDM (Charged Device Model) |           | ±500  |     | V     |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                           | SYMBOL           | MIN | MAX                   | UNITS |
|-------------------------------------|------------------|-----|-----------------------|-------|
| Input Voltage Range                 | V <sub>IN</sub>  | 2.5 | 6.6                   | V     |
| Output Voltage Range                | V <sub>OUT</sub> | 0.6 | $V_{IN} - V_{DO}$ (1) | V     |
| Output Current Range                | Ι <sub>ουτ</sub> |     | 12                    | А     |
| Operating Ambient Temperature Range | T <sub>A</sub>   | -40 | +85                   | °C    |
| Operating Junction Temperature      | T٦               | -40 | +125                  | °C    |

### **THERMAL CHARACTERISTICS**

| PARAMETER                                                      | SYMBOL             | TYPICAL | UNITS |
|----------------------------------------------------------------|--------------------|---------|-------|
| Thermal Shutdown                                               | T <sub>SD</sub>    | 150     | °C    |
| Thermal Shutdown Hysteresis                                    | T <sub>SDHYS</sub> | 20      | °C    |
| Thermal Resistance: Junction to Ambient (0 LFM) <sup>(2)</sup> | $_{AL}\theta$      | 14      | °C/W  |
| Thermal Resistance: Junction to Case (0 LFM)                   | οl                 | 1.0     | °C/W  |

(1) V<sub>DO</sub> (dropout voltage) is defined as (I<sub>LOAD</sub> x Droput Resistance). Please refer to Electrical Characteristics Table.

(2) Based on 2oz. external copper layers and proper thermal design in line with EIJ/JEDEC JESD51-7 standard for high thermal conductivity boards.

### **ELECTRICAL CHARACTERISTICS**

NOTE:  $V_{IN}$  = PVIN = AVIN = 6.6V, Minimum and Maximum values are over operating ambient temperature range unless otherwise noted. Typical values are at  $T_A$  = 25°C.

| PARAMETER                                            | SYMBOL               | TEST CONDITIONS                                                                                                                                                               | MIN       | TYP                 | MAX   | UNITS |
|------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------|-------|-------|
| Operating Input<br>Voltage                           | V <sub>IN</sub>      | PVIN = AVIN                                                                                                                                                                   | 2.5       |                     | 6.6   | V     |
| VFB Pin Voltage                                      | $V_{VFB}$            | Internal Voltage Reference at:<br>V <sub>IN</sub> = 5V, ILOAD = 0, T <sub>A</sub> =<br>25°C                                                                                   | 0.594     | 0.600               | 0.606 | V     |
| VFB Pin Voltage (Load<br>and Temperature)            | V <sub>VFB</sub>     | $\begin{array}{c c} \text{OA} \leq I_{\text{LOAD}} \leq 12\text{A} \\ \text{Starting Date Code: X501 or} \\ \text{greater} \end{array} \begin{array}{c} 0.591 \\ \end{array}$ |           | 0.600               | .609  | V     |
| VFB Pin Voltage<br>(Line, Load and<br>Temperature)   | $V_{VFB}$            | $2.5V \le V_{IN} \le 6.6V$<br>$0A \le I_{LOAD} \le 12A$                                                                                                                       | 0.588 0.6 |                     | 0.612 | V     |
| VFB Pin Input Leakage<br>Current <sup>(3)</sup>      | I <sub>VFB</sub>     | VFB Pin Input Leakage<br>Current                                                                                                                                              | kage -10  |                     | 10    | nA    |
| Shut-Down Supply<br>Current                          | ls                   | Power Supply Current with<br>ENABLE=0                                                                                                                                         |           | 1.5                 |       | mA    |
| Under Voltage Lock-<br>out – V <sub>IN</sub> Rising  | Vuvlor               | Voltage Above Which UVLO<br>is Not Asserted                                                                                                                                   |           | 2.2                 |       | V     |
| Under Voltage Lock-<br>out – V <sub>IN</sub> Falling | VUVLOF               | Voltage Below Which UVLO<br>is Asserted                                                                                                                                       |           | 2.1                 |       | V     |
| Dropout Voltage                                      | V <sub>DO</sub>      | V <sub>INMIN</sub> – V <sub>OUT</sub> at Full Load                                                                                                                            |           | 600                 | 1200  | mV    |
| Dropout Resistance <sup>(3)</sup>                    | R <sub>DO</sub>      | Input to Output Resistance                                                                                                                                                    |           | 50                  | 100   | mΩ    |
| Continuous Output<br>Current                         | I <sub>OUT_SRC</sub> | Refer to Table 2 for conditions.                                                                                                                                              | 0         |                     | 12    | А     |
| Over Current Trip Level                              | I <sub>OCP</sub>     | Sourcing Current                                                                                                                                                              |           | 18.5                |       | А     |
| Switching Frequency                                  | F <sub>sw</sub>      | R <sub>FADJ</sub> = 4.42 kΩ, V <sub>IN</sub> = 5V                                                                                                                             | 0.9       | 1.2                 | 1.5   | MHz   |
| External SYNC Clock<br>Frequency Lock Range          | Fpll_lock            |                                                                                                                                                                               |           | 1.1*F <sub>sw</sub> | MHz   |       |
| S_IN Clock Amplitude –<br>Low                        | $V_{S_{IN_{LO}}}$    | SYNC Clock Logic Low                                                                                                                                                          | 0         |                     | 0.8   | V     |

#### Datasheet | Intel<sup>®</sup> Enpirion<sup>®</sup> Power Solutions: EN63A0QI

| PARAMETER                                                           | SYMBOL                 | TEST CONDITIONS                                                                                                                                                                                                     | MIN | TYP             | MAX             | UNITS |
|---------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|-----------------|-------|
| S_IN Clock Amplitude –<br>High                                      | V <sub>S_IN_HI</sub>   | SYNC Clock Logic High                                                                                                                                                                                               | 1.8 |                 | 2.5             | V     |
| S_IN Clock Duty Cycle<br>(PLL)                                      | $DC_{S_{INPLL}}$       | M/S Pin Float or Low                                                                                                                                                                                                | 20  |                 | 80              | %     |
| S_IN Clock Duty Cycle<br>(PWM)                                      | DC <sub>S_INPWM</sub>  | M/S Pin High                                                                                                                                                                                                        | 10  |                 | 90              | %     |
| Pre-Bias Level                                                      | Vpb                    | Allowable Pre-bias as a<br>Fraction of Programmed<br>Output Voltage for<br>Monotonic start up. Minimum<br>Pre-bias Voltage = 300mV.                                                                                 | 20  |                 | 75              | %     |
| Non-Monotonicity                                                    | V <sub>PB_NM</sub>     | Allowable Non-monotonicity<br>Under Pre-bias Startup                                                                                                                                                                |     | 100             |                 | mV    |
| V <sub>OUT</sub> Range for P <sub>OK</sub> =<br>High <sup>(4)</sup> |                        | Range of Output Voltage as a<br>Fraction of Programmed<br>Value When P <sub>OK</sub> is Asserted                                                                                                                    | 90  |                 | 120             | %     |
| Р <sub>ок</sub> Deglitch Delay                                      |                        | Falling Edge Deglitch Delay<br>After Output Crossing 90%<br>level. F <sub>sw</sub> =1.2 MHz                                                                                                                         |     | 213             |                 | μs    |
| V <sub>POK</sub> Logic Low level                                    |                        | With 4mA Current Sink into<br>Р <sub>ок</sub> Pin                                                                                                                                                                   |     |                 | 0.4             | V     |
| V <sub>POK</sub> Logic high level                                   |                        |                                                                                                                                                                                                                     |     | V <sub>IN</sub> |                 | V     |
| POK Internal pull-up resistor                                       |                        |                                                                                                                                                                                                                     |     | 94              |                 | kΩ    |
| Current Balance                                                     | ΔΙουτ                  | With 2 to 4 Converters in<br>Parallel, the Difference<br>Between Nominal and Actual<br>Current Levels. ΔV <sub>IN</sub> <50mV;<br>R <sub>TRACE</sub> < 10 mΩ,<br>I <sub>load</sub> = # Converter * I <sub>MAX</sub> |     | ±10             |                 | %     |
| V <sub>OUT</sub> Rise Time<br>Accuracy <sup>(5)(6)(7)</sup>         | $\Delta T_{RISE}$      | $t_{RISE}$ [ms] = $C_{SS}$ [nF] x 0.065;<br>10nF ≤ $C_{SS}$ ≤ 30nF;                                                                                                                                                 | -25 |                 | +25             | %     |
| ENABLE Logic High                                                   | Venable_hig            | 2.5V ≤ V <sub>IN</sub> ≤ 6.6V;                                                                                                                                                                                      | 1.2 |                 | V <sub>IN</sub> | V     |
| ENABLE Logic Low                                                    | V <sub>ENABLE_LO</sub> |                                                                                                                                                                                                                     | 0   |                 | 0.8             | V     |
| ENABLE Pin Current                                                  | I <sub>EN</sub>        | VIN = 6.6V                                                                                                                                                                                                          |     | 50              |                 | μA    |

Page 8 07077

#### Datasheet | Intel® Enpirion® Power Solutions: EN63A0QI

| PARAMETER                                  | SYMBOL                  | TEST CONDITIONS                                                                              | MIN | ТҮР | MAX       | UNITS |
|--------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------|-----|-----|-----------|-------|
| M/S Ternary Pin Logic<br>Low               | V <sub>T-LOW</sub>      | Tie M/S Pin to GND                                                                           | 0   |     | 0.7       | V     |
| M/S Ternary Pin Logic<br>Float             | V <sub>T-FLOAT</sub>    | M/S Pin is Open                                                                              | 1.1 |     | 1.4       | V     |
| M/S Ternary Pin Logic<br>Hi <sup>(8)</sup> | V <sub>T-HIGH</sub>     | Pull Up to VIN through an external resistor R <sub>EXT</sub> . Refer to Figure .             | 1.8 |     |           | V     |
| Ternary Pin Input<br>Current               | I <sub>TERN</sub>       | $2.5V \le V_{IN} \le 4V, R_{EXT} = 15k\Omega$<br>$4V < V_{IN} \le 6.6V, R_{EXT} = 51k\Omega$ |     |     | 117<br>88 | μΑ    |
| Binary Pin Logic Low<br>Threshold          | V <sub>B-LOW</sub>      | ENABLE, S_IN                                                                                 |     |     | 0.8       | V     |
| Binary Pin Logic High<br>Threshold         | V <sub>B-HIGH</sub>     | ENABLE, S_IN                                                                                 | 1.8 |     |           | V     |
| S_OUT Low Level                            | V <sub>s_out_low</sub>  |                                                                                              |     |     | 0.4       | V     |
| S_OUT High Level                           | V <sub>s_out_high</sub> |                                                                                              | 2.0 |     |           | V     |

(3) Parameter not production tested but is guaranteed by design.

(4) POK threshold when VOUT is rising is nominally 92%. This threshold is 90% when VOUT is falling. After crossing the 90% level, there is a 256 clock cycle ( $\sim$ 213µs at 1.2 MHz) delay before POK is de-asserted. The 90% and 92% levels are nominal values. Expect these thresholds to vary by ±3%.

(5) Parameter not production tested but is guaranteed by design.

(6) Rise time calculation begins when AVIN >  $V_{UVLO}$  and ENABLE = HIGH.

(7)  $V_{OUT}$  Rise Time Accuracy does not include soft-start capacitor tolerance.

(8) M/S pin is ternary. Ternary pins have three logic levels: high, float, and low. This pin is meant to be strapped to VIN through an external resistor, strapped to GND, or left floating. The state cannot be changed while the device is on.

### **TYPICAL PERFORMANCE CURVES**





**Efficiency vs. Output Current** 100 90 80 70 EFFICIENCY (%) 60 VOUT = 3.3V 50 VOUT = 2.5V 40 VOUT = 1.8V 30 20 VOUT = 1.2V **CONDITIONS** 10 V<sub>IN</sub> = 5.0V VOUT = 1.0V0 0 1 2 3 4 5 6 7 8 9 10 11 12 **OUTPUT CURRENT (A)** 

**Output Voltage vs. Output Current** 





Output Voltage vs. Output Current



#### Page 10 07077

### **TYPICAL PERFORMANCE CURVES (CONTINUED)**







#### **Output Voltage vs. Input Voltage**







Output Voltage vs. Temperature



### **TYPICAL PERFORMANCE CURVES (CONTINUED)**



#### 1.204 LOAD = 0A (2) 1.202 1.200 1.198 0 1.198 **CONDITIONS** LOAD = 2A V<sub>IN</sub> = 3.6V LOAD = 4A V<sub>OUT\_NOM</sub> = 1.2V LOAD = 6A LOAD = 8A ••• LOAD = 10A LN 1.196 LN 1.194 - LOAD = 12A 1.192 1.190 -40 -15 10 35 60 85 AMBIENT TEMPERATURE (°C)

#### **Output Voltage vs. Temperature**



**Output Current De-rating** 







**Output Current De-rating** 



100.0 CONDITIONS 90.0 V<sub>IN</sub> = 5.0V 80.0 V<sub>OUT\_NOM</sub> = 1.5V (dBµV/m) LOAD = 0.14Ω 70.0 60.0 LEVEL 50.0 CISPR 22 Class B 3m 40.0 30.0 20.0 10.0 10 100 1000 FREQUENCY (MHz)

#### **EMI Performance (Vertical Scan)**

### **TYPICAL PARALLEL PERFORMANCE CURVES (CONTINUED)**



## **TYPICAL PERFORMANCE CHARACTERISTICS**



## Output Ripple at 20MHz Bandwidth



Enable Power Up/Down





### Output Ripple at 500MHz Bandwidth





### **TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)**



Parallel Operation SW Waveforms





Parallel Operation Current Sharing



### FUNCTIONAL BLOCK DIAGRAM





### **FUNCTIONAL DESCRIPTION**

### Synchronous DC-DC Step-Down PowerSoC

The EN63A0QI is a synchronous, programmable buck power supply with integrated power MOSFET switches and integrated inductor. The switching supply uses voltage mode control and a low noise PWM topology. This provides superior impedance matching to ICs processed in sub 90nm process technologies. The nominal input voltage range is 2.5 - 6.6 volts. The output voltage is programmed using an external resistor divider network. The feedback control loop incorporates a type IV voltage mode control design. Type IV voltage mode control maximizes control loop bandwidth and maintains excellent phase margin to improve transient performance. The EN63A0QI is designed to support up to 12A continuous output current operation. The operating switching frequency is between 0.9MHz and 1.5MHz and enables the use of small-size input and output capacitors.

#### Datasheet | Intel<sup>®</sup> Enpirion<sup>®</sup> Power Solutions: EN63A0QI

The power supply has the following features:

- Precision Enable Threshold
- Soft-Start
- Pre-bias Start-Up
- Resistor Programmable Switching Frequency
- Phase-Lock Frequency Synchronization
- Parallel Operation
- Power OK
- Over-Current/Short Circuit Protection
- Thermal Shutdown with Hysteresis
- Under-Voltage Lockout

## **Precision Enable**

The ENABLE threshold is a precision analog voltage rather than a digital logic threshold. A precision voltage reference and a comparator circuit are kept powered up even when ENABLE is de-asserted. The narrow voltage gap between ENABLE Logic Low and ENABLE Logic High allows the device to turn on at a precise enable voltage level. With the enable threshold pinpointed, a proper choice of soft-start capacitor helps to accurately sequence multiple power supplies in a system as desired. There is an ENABLE lockout time of 2ms that prevents the device from re-enabling immediately after it is disabled.

### Soft-Start Operation

The SS pin in conjunction with a small external capacitor between this pin and AGND provides a soft-start function to limit in-rush current during device power-up. When the part is initially powered up, the output voltage is gradually ramped to its final value. The gradual output ramp is achieved by increasing the reference voltage to the error amplifier. A constant current flowing into the soft-start capacitor provides the reference voltage ramp. When the voltage on the soft-start capacitor reaches 0.60V, the output has reached its programmed voltage. Once the output voltage has reached nominal voltage the soft-start capacitor will continue to charge to 1.5V (Typical). The output rise time can be controlled by the choice of soft-start capacitor value.

The rise time is defined as the time from when the ENABLE signal crosses the threshold and the input voltage crosses the upper UVLO threshold to the time when the output voltage reaches 95% of the programmed value. The rise time ( $t_{RISE}$ ) is given by the following equation:

The rise time ( $t_{RISE}$ ) is in milliseconds and the soft-start capacitor ( $C_{SS}$ ) is in nano-Farads. The soft-start capacitor should be between 10nF and 100nF.

### Pre-Bias Start-up

The EN63A0QI supports startup into a pre-biased load. A proprietary circuit ensures the output voltage rises up from the pre-bias value to the programmed output voltage. Start-up is guaranteed to be monotonic for pre-bias voltages in the range of 20% to 75% of the programmed output voltage with a minimum pre-bias voltage of 300mV. Outside of the 20% to 75% range, the output voltage rise will not be monotonic. The Pre-Bias feature is automatically engaged with an internal pull-up resistor. For this feature to work properly,  $V_{IN}$  must be ramped up prior to ENABLE turning on the device. Tie VSENSE to VOUT if Pre-Bias is used. Tie EN\_PB

to ground and leave VSENSE floating to disable the Pre-Bias feature. Pre-Bias is supported for external clock synchronization, but not supported for parallel operations.

### **Resistor Programmable Frequency**

The operation of the EN63A0QI can be optimized by a proper choice of the R<sub>FQADJ</sub> resistor. The frequency can be tuned to optimize dynamic performance and efficiency. Refer to Table 1 and Table 2 for recommended RFQADJ values based on maximum output current operations.

|           | 0.8V | 1.2V | 1.5V | 1.8V | 2.5V | 3.3V |
|-----------|------|------|------|------|------|------|
| 3.3V ±10% | 3.57 | 3.57 | 4.42 | 4.42 | 3.57 |      |
| 5.0V ±10% | 3.57 | 3.57 | 3.57 | 4.42 | 4.42 | 3.57 |
| 6.0V ±10% | 3.57 | 3.57 | 3.57 | 4.42 | 4.42 | 3.57 |

#### Table 1: Recommended $R_{FQADJ}$ (k $\Omega$ ) at 10A

| Table 2: Recommended R <sub>FQADJ</sub> (K\2) at 12A |      |      |      |      |      |      |
|------------------------------------------------------|------|------|------|------|------|------|
| V <sub>out</sub><br>V <sub>in</sub>                  | 0.8V | 1.2V | 1.5V | 1.8V | 2.5V | 3.3V |
| 3.3V ±10%                                            | 3.57 | 3.57 | 4.42 | 4.42 | 3.57 |      |
| 5.0V ±10%                                            | 3.57 | 12.1 | 12.1 | 20.0 | NR   | NR   |
| 6.0V ±10%                                            | 20.0 | 20.0 | 20.0 | NR   | NR   | NR   |

Table 2: Recommended  $R_{FQADJ}$  (k $\Omega$ ) at 12A

Note: NR = Device not rated for this operation condition

#### **Phase-Lock Operation:**

The EN63A0QI can be phase-locked to an external clock signal to synchronize its switching frequency. The M/S pin can be left floating or pulled to ground to allow the device to synchronize with an external clock signal using the S\_IN pin. When a clock signal is present at S\_IN, an activity detector recognizes the presence of the clock signal and the internal oscillator phase locks to the external clock. The external clock could be the system clock or the output of another EN63A0QI. The phase locked clock is then output at S\_OUT.

### Master / Slave (Parallel) Operation and Frequency Synchronization

Multiple EN63A0QI devices may be connected in a Master/Slave configuration to handle larger load currents. The device is placed in Master mode by pulling the M/S pin low or in Slave mode by pulling M/S pin high. **When the M/S pin is in float state, parallel operation is not possible.** In Master mode, a version of the internal switching PWM signal is output on the S\_OUT pin. This PWM signal from the Master is fed to the Slave device at its S\_IN pin. The Slave device acts like an extension of the power FETs in the Master and inherits the PWM frequency and duty cycle. The inductor in the Slave prevents crow-bar currents from Master to Slave due to timing delays. The Master device's switching clock may be phase-locked to an external clock source or another EN63A0QI to move the entire parallel operation frequency away from sensitive frequencies. The feedback network for the Slave device may be left open. Additional Slave devices may be paralleled together with the Master by connecting the S\_OUT of the Master to the S\_IN of all other Slave devices. Refer to Figure for details.

#### Datasheet | Intel<sup>®</sup> Enpirion<sup>®</sup> Power Solutions: EN63A0QI

Careful attention is needed in the layout for parallel operation. The VIN, VOUT and GND of the paralleled devices should have low impedance connections between each other. Maximize the amount of copper used to connect these pins and use as many vias as possible when using multiple layers. Place the Master device between all other Slaves and closest to the point of load.



Figure 5. Master/Slave Parallel Operation Diagram

#### **POK Operation**

The POK signals that the output voltage is within the specified range. The POK signal is asserted high when the rising output voltage crosses 92% (nominal) of the programmed output voltage. If the output voltage falls outside the range of 90% to 120%, POK remains asserted for the de-glitch time (213µs at 1.2MHz). After the de-glitch time, POK is de-asserted. POK is also de-asserted if the output voltage exceeds 120% of the programmed output voltage.

#### **Over-Current Protection (OCP)**

The current limit function is achieved by sensing the current flowing through a sense P-FET. When the sensed current exceeds the current limit, both power FETs are turned off for the rest of the switching cycle. If the overcurrent condition is removed, the over-current protection circuit will re-enable PWM operation. If the overcurrent condition persists, the circuit will continue to protect the load. The OCP trip point is nominally set as specified in the Electrical Charactrestics Table. In the event the OCP circuit trips consistently in normal operation, the device enters a hiccup mode. The device is disabled for 27ms and restarted with a normal softstart. This cycle can continue indefinitely as long as the over current condition persists.

#### **Thermal Protection**

Temperature sensing circuits in the controller will disable operation when the junction temperature exceeds the thermal shutdown temperature. Once the junction temperature drops to a safe operating level, the converter will re-start with a normal soft-start. The thermal shutdown temperature and hysteresis values can be found in the Thermal Charactrestic Table.

#### Input Under-Voltage Lock-Out

When the input voltage is below a required voltage level ( $V_{UVLOR}$ ) for normal operation, the converter switching is inhibited. The lock-out threshold has hysteresis to prevent chatter. Thus when the device is operating normally, the input voltage has to fall below the lower threshold ( $V_{UVLOF}$ ) for the device to stop switching.

### **APPLICATION INFORMATION**

### **Output Voltage Programming and loop Compensation**

The EN63A0QI output voltage is programmed using a simple resistor divider network. A phase lead capacitor plus a resistor are required for stabilizing the loop. Figure 6 shows the required components and the equations to calculate their values.

The EN63A0QI output voltage is determined by the voltage presented at the VFB pin. This voltage is set by way of a resistor divider between VOUT and AGND with the midpoint going to VFB.

The EN63A0QI uses a type IV compensation network. Most of this network is integrated. However, a phase lead capacitor and a resistor are required in parallel with upper resistor of the external feedback network (Refer to Figure 1, Figure 6). Total compensation is optimized for use with three  $47\mu$ F output capacitance and will result in a wide loop bandwidth and excellent load transient performance for most applications. Additional capacitance may be placed beyond the voltage sensing point outside the control loop. Voltage mode operation provides high noise immunity at light load. Furthermore, voltage mode control provides superior impedance matching to ICs processed in sub 90nm technologies.

In some cases modifications to the compensation or output capacitance may be required to optimize device performance such as transient response, ripple, or hold-up time. The EN63A0QI provides the capability to modify the control loop response to allow for customization for such applications. For more information, visit https://www.altera.com/support.html.



#### Figure 6: External Feedback/Compensation Network

The feedback and compensation network values depend on the input voltage and output voltage. Calculate the external feedback and compensation network values with the equations below.

 $R_{A}[\Omega] = 48,400 \times V_{IN}[V]$ 

 $R_{B}[\Omega] = (V_{FB} \times R_{A}) / (V_{OUT} - V_{FB}) [V]$ 

V<sub>FB</sub> = 0.6V nominal

\*Round  $R_A \& R_B$  up to closest standard value

 $C_{A}[F] = 4.6 \times 10^{-6} / R_{A}[\Omega]$ 

\*Round C<sub>A</sub> down to closest standard value

R1 = 12kΩ

#### Datasheet | Intel<sup>®</sup> Enpirion<sup>®</sup> Power Solutions: EN63A0QI

The feedback resistor network should be sensed at the last output capacitor close to the device. Keep the trace to VFB pin as short as possible. Whenever possible, connect  $R_B$  directly to the AGND pin instead of going through the GND plane.

### **Input Capacitor Selection**

The EN63A0QI has been optimized for use with two 1206  $47\mu$ F input capacitors. Low ESR ceramic capacitors are required with X5R or X7R dielectric formulation. Y5V or equivalent dielectric formulations must not be used as these lose capacitance with frequency, temperature and bias voltage.

In some applications, lower value ceramic capacitors may be needed in parallel with the larger capacitors in order to provide high frequency decoupling. The capacitors shown in Table 3 are typical input capacitors. Other capacitors with similar characteristics may also be used.

| DESCRIPTION               | MFG         | P/N                |
|---------------------------|-------------|--------------------|
| 47µF, 10V, 20%, X5R, 1206 | Murata      | GRM31CR61A476ME19L |
| (2 capacitors needed)     | Taiyo Yuden | LMK316BJ476ML-T    |

#### Table 3: Recommended Input Capacitors

### **Output Capacitor Selection**

The EN63A0QI has been optimized for use with three 1206  $47\mu$ F output capacitors. Low ESR, X5R or X7R ceramic capacitors are recommended as the primary choice. Y5V or equivalent dielectric formulations must not be used as these lose capacitance with frequency, temperature and bias voltage. The capacitors shown in Table 4 are typical output capacitors. Other capacitors with similar characteristics may also be used. Additional bulk capacitance from 100µF to 1000µF may be placed beyond the voltage sensing point outside the control loop. This additional capacitance should have a minimum ESR of  $6m\Omega$  to ensure stable operation. Most tantalum capacitors will have more than  $6m\Omega$  of ESR and may be used without special care. Adding distance in layout may help increase the ESR between the feedback sense point and the bulk capacitors.

#### **Table 4: Recommended Output Capacitors**

| DESCRIPTION                                         | MFG         | P/N                |
|-----------------------------------------------------|-------------|--------------------|
| 47µF, 10V, 20%, X5R, 1206<br>(3 capacitors needed)  | Taiyo Yuden | LMK316BJ476ML-T    |
| 47μF, 6.3V, 20%, X5R, 1206                          | Murata      | GRM31CR60J476ME19L |
| (3 capacitors needed)                               | Taiyo Yuden | JMK316BJ476ML-T    |
| 10µF, 6.3V, 10%, X7R, 0805                          | Murata      | GRM21BR70J106KE76L |
| (Optional 1 capacitor in parallel with $3x47\mu$ F) | Taiyo Yuden | JMK212B7106KG-T    |

Output ripple voltage is primarily determined by the aggregate output capacitor impedance. Placing multiple capacitors in parallel reduces the impedance and hence will result in lower ripple voltage.

$$\frac{1}{Z_{Total}} = \frac{1}{Z_1} + \frac{1}{Z_2} + \dots + \frac{1}{Z_n}$$

| Output Capacitor Configuration | Typical Output Ripple (mVp-p) |  |
|--------------------------------|-------------------------------|--|
| 3 x 47 μF                      | <5mV                          |  |

#### **Table 5. Typical Ripple Voltages**

<sup>†</sup> 20 MHz bandwidth limit measured on Evaluation Board

### M/S - Ternary Pin

M/S is a ternary pin. This pin can assume 3 states – A low state (OV to 0.7V), a high state (1.8V to VIN) and a float state (1.1V to 1.4V). Device operation is controlled by the state of the pin. The pins may be pulled to ground or left floating without any special care. When pulling high to VIN, a series resistor is recommended. The resistor value may be optimized to reduce the current drawn by the pin. The resistance should not be too high as in that case the pin may not recognize the high state. The recommend resistance ( $R_{EXT}$ ) value is given in Table 6.

#### Table 6. Recommended R<sub>EXT</sub> Resistor

| V <sub>IN</sub> (V) | Ι <sub>ΜΑΧ</sub> (μΑ) | R <sub>EXT</sub> (kΩ) |
|---------------------|-----------------------|-----------------------|
| 2.5 – 4.0           | 117                   | 15                    |
| 4.0 – 6.6           | 88                    | 51                    |



Figure 7. Selection of  $R_{\text{EXT}}$  to Connect M/S pin to  $V_{\text{IN}}$ 

#### Table 7. M/S (Master/Slave) Pin States

| M/S Pin                 | Function                                                                                                                                                                                                                                                   |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Low<br>(0V to 0.7V)     | M/S pin is pulled to ground directly. This is the Master mode. Switching PWM phase will lock onto S_IN external clock if a signal is available. S_OUT outputs a version of the internal switching PWM signal.                                              |
| Float<br>(1.1V to 1.4V) | M/S pin is left floating. Parallel operation is not feasible. Switching<br>PWM phase will lock onto S_IN external clock if a signal is available.<br>S_OUT outputs a version of the internal switching PWM signal.                                         |
| High<br>(>1.8V)         | M/S pin is pulled to VIN with R <sub>EXT</sub> . This is the Slave mode. The S_IN signal of the Slave should connect to the S_OUT of the Master device. This signal synchronizes the switching frequency and duty cycle of the Master to the Slave device. |

### **Power-Up Sequencing**

During power-up, ENABLE should not be asserted before PVIN, and PVIN should not be asserted before AVIN. Tying all three pins together meets these requirements.

### **THERMAL CONSIDERATIONS**

Thermal considerations are important power supply design facts that cannot be avoided in the real world. Whenever there are power losses in a system, the heat that is generated by the power dissipation needs to be accounted for. The Altera Enpirion PowerSoC helps alleviate some of those concerns.

The Altera Enpirion EN63A0QI DC-DC converter is packaged in an 10x11x3mm 76-pin QFN package. The QFN package is constructed with copper lead frames that have exposed thermal pads. The exposed thermal pad on the package should be soldered directly on to a copper ground pad on the printed circuit board (PCB) to act as a heat sink. The recommended maximum junction temperature for continuous operation is 125°C. Continuous operation above 125°C may reduce long-term reliability. The device has a thermal overload protection circuit designed to turn off the device at an approximate junction temperature value of 150°C. The following example and calculations illustrate the thermal performance of the EN63A0QI. Example:

 $V_{IN} = 5V$ 

V<sub>OUT</sub> = 1.8V

I<sub>OUT</sub> = 12A

First calculate the output power.

P<sub>OUT</sub> = 1.8V x 12A = 21.6W

Next, determine the input power based on the efficiency ( $\eta$ ) shown in Figure 8.



#### Efficiency vs. Output Current

#### Figure 8: Efficiency vs. Output Current

 $\eta = P_{OUT} / P_{IN} = 85\% = 0.85$ 

 $P_{IN} = P_{OUT} / \eta$ 

 $P_{IN} \approx 21.6W / 0.85 \approx 25.41W$ 

The power dissipation ( $P_D$ ) is the power loss in the system and can be calculated by subtracting the output power from the input power.

 $P_{D} = P_{IN} - P_{OUT}$  $\approx 25.41W - 21.6 \approx 3.81W$