Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ### Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## Stratix Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Copyright © 2006 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published in formation and before placing orders for products or services. I.S. EN ISO 9001 ii Altera Corporation ### **Contents** | Chapter Revision Dates | vii | |---------------------------------------------|----------| | About This Handbook | ix | | How to Find Information | | | How to Contact Altera | | | Typographic Conventions | | | 71 0 1 | | | Section I. Stratix Device Family Data Sheet | | | Revision History | Part I–1 | | Chapter 1. Introduction | | | Introduction | 1–1 | | Features | | | | | | Chapter 2. Stratix Architecture | | | Functional Description | 2–1 | | Logic Array Blocks | 2–3 | | LAB Interconnects | | | LAB Control Signals | 2–5 | | Logic Elements | | | LUT Chain & Register Chain | 2-8 | | addnsub Signal | 2–8 | | LE Operating Modes | 2–8 | | Clear & Preset Logic Control | 2–13 | | MultiTrack Interconnect | 2–14 | | TriMatrix Memory | 2–21 | | Memory Modes | 2–22 | | Clear Signals | 2–24 | | Parity Bit Support | 2–24 | | Shift Register Support | | | Memory Block Size | | | Independent Clock Mode | 2–44 | | Input/Output Clock Mode | | | Read/Write Clock Mode | | | Single-Port Mode | | | Multiplier Block | | | Adder/Output Blocks | | | Modes of Operation | | | DSP Block Interface | 2–70 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | PLLs & Clock Networks | 2–73 | | Global & Hierarchical Clocking | 2–73 | | Enhanced & Fast PLLs | | | Enhanced PLLs | | | Fast PLLs | | | I/O Structure | 2–104 | | Double-Data Rate I/O Pins | 2–111 | | External RAM Interfacing | 2–115 | | Programmable Drive Strength | | | Open-Drain Output | 2–120 | | Slew-Rate Control | 2–120 | | Bus Hold | 2–121 | | Programmable Pull-Up Resistor | 2–122 | | Advanced I/O Standard Support | | | Differential On-Chip Termination | 2–127 | | MultiVolt I/O Interface | | | High-Speed Differential I/O Support | | | Dedicated Circuitry | | | Byte Alignment | 2–140 | | Power Sequencing & Hot Socketing | 2–140 | | Chapter 3. Configuration & Testing IEEE Std. 1149.1 (JTAG) Boundary-Scan Support SignalTap II Embedded Logic Analyzer Configuration Operating Modes Configuring Stratix FPGAs with JRunner | | | Configuration Schemes | | | Partial Reconfiguration | | | Remote Update Configuration Modes | 3–8 | | Stratix Automated Single Event Upset (SEU) Detection | 3–12 | | Custom-Built Circuitry | | | Software Interface | | | Temperature Sensing Diode | 3–13 | | Chapter 4. DC & Switching Characteristics | | | Operating Conditions | 4–1 | | Power Consumption | | | Timing Model | | | Preliminary & Final Timing | | | Performance | | | Internal Timing Parameters | | | External Timing Parameters | | | Stratix External I/O Timing | | | I/O Timing Measurement Methodology | | | External I/O Delay Parameters | 4–66 | Contents Contents | Maximum Input & Output Clock Rates | 4–76 | |---------------------------------------------|-------| | High-Speed I/O Specification | | | PLL Specifications | 4–94 | | DLL Specifications | 4–102 | | | | | Chapter 5. Reference & Ordering Information | | | Software | | | | 5–1 | #### Index Altera Corporation v vi Altera Corporation ### **Chapter Revision Dates** The chapters in this book, *Stratix Device Handbook*, *Volume 1*, were revised on the following dates. Where chapters or groups of chapters are available separately, part numbers are listed. Chapter 1. Introduction Revised: July 2005 Part number: S51001-3.2 Chapter 2. Stratix Architecture Revised: July 2005 Part number: S51002-3.2 Chapter 3. Configuration & Testing Revised: July 2005 Part number: S51003-1.3 Chapter 4. DC & Switching Characteristics Revised: January 2006 Part number: S51004-3.4 Chapter 5. Reference & Ordering Information Revised: September 2004 Part number: S51005-2.1 Altera Corporation vii viii Altera Corporation ### About This Handbook This handbook provides comprehensive information about the Altera® Stratix family of devices. # How to Find Information You can find more information in the following ways: - The Adobe Acrobat Find feature, which searches the text of a PDF document. Click the binoculars toolbar icon to open the Find dialog box. - Acrobat bookmarks, which serve as an additional table of contents in PDF documents. - Thumbnail icons, which provide miniature previews of each page, provide a link to the pages. - Numerous links, shown in green text, which allow you to jump to related information. #### How to Contact Altera For the most up-to-date information about Altera products, go to the Altera world-wide web site at www.altera.com. For technical support on this product, go to www.altera.com/mysupport. For additional information about Altera products, consult the sources shown below. | Information Type | USA & Canada | All Other Locations | |--------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------| | Technical support | www.altera.com/mysupport/ | www.altera.com/mysupport/ | | | (800) 800-EPLD (3753)<br>(7:00 a.m. to 5:00 p.m. Pacific Time) | +1 408-544-8767<br>7:00 a.m. to 5:00 p.m. (GMT -8:00)<br>Pacific Time | | Product literature | www.altera.com | www.altera.com | | Altera literature services | literature@altera.com | literature@altera.com | | Non-technical customer service | (800) 767-3753 | + 1 408-544-7000<br>7:00 a.m. to 5:00 p.m. (GMT -8:00)<br>Pacific Time | | FTP site | ftp.altera.com | ftp.altera.com | Altera Corporation ix # Typographic Conventions This document uses the typographic conventions shown below. | Visual Cue | Meaning | |---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bold Type with Initial<br>Capital Letters | Command names, dialog box titles, checkbox options, and dialog box options are shown in bold, initial capital letters. Example: <b>Save As</b> dialog box. | | bold type | External timing parameters, directory names, project names, disk drive names, filenames, filename extensions, and software utility names are shown in bold type. Examples: f <sub>MAX</sub> , \qdesigns directory, d: drive, chiptrip.gdf file. | | Italic Type with Initial Capital<br>Letters | Document titles are shown in italic type with initial capital letters. Example: AN 75: High-Speed Board Designs. | | Italic type | Internal timing parameters and variables are shown in italic type. Examples: $t_{PIA}$ , $n+1$ . | | | Variable names are enclosed in angle brackets (< >) and shown in italic type. Example: <file name="">, <pre><pre><pre><pre><pre><pre>pof</pre> file.</pre></pre></pre></pre></pre></file> | | Initial Capital Letters | Keyboard keys and menu names are shown with initial capital letters. Examples: Delete key, the Options menu. | | "Subheading Title" | References to sections within a document and titles of on-line help topics are shown in quotation marks. Example: "Typographic Conventions." | | Courier type | Signal and port names are shown in lowercase Courier type. Examples: $\mathtt{data1}$ , $\mathtt{tdi}$ , $\mathtt{input}$ . Active-low signals are denoted by suffix $\mathtt{n}$ , $\mathtt{e.g.}$ , $\mathtt{resetn}$ . | | | Anything that must be typed exactly as it appears is shown in Courier type. For example: c:\qdesigns\tutorial\chiptrip.gdf. Also, sections of an actual file, such as a Report File, references to parts of files (e.g., the AHDL keyword SUBDESIGN), as well as logic function names (e.g., TRI) are shown in Courier. | | 1., 2., 3., and<br>a., b., c., etc. | Numbered steps are used in a list of items when the sequence of the items is important, such as the steps listed in a procedure. | | ••• | Bullets are used in a list of items when the sequence of the items is not important. | | ✓ | The checkmark indicates a procedure that consists of one step only. | | | The hand points to information that requires special attention. | | 4 | The angled arrow indicates you should press the Enter key. | | | The feet direct you to more information on a particular topic. | x Altera Corporation # Section I. Stratix Device Family Data Sheet This section provides the data sheet specifications for Stratix<sup>®</sup> devices. They contain feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power consumption, and ordering information for Stratix devices. This section contains the following chapters: - Chapter 1, Introduction - Chapter 2, Stratix Architecture - Chapter 3, Configuration & Testing - Chapter 4, DC & Switching Characteristics - Chapter 5, Reference & Ordering Information #### **Revision History** The table below shows the revision history for Chapters 1 through 5. | Chapter | Date/Version | Changes Made | |---------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | July 2005, v3.2 | Minor content changes. | | | September 2004, v3.1 | • Updated Table 1–6 on page 1–5. | | | April 2004, v3.0 | <ul> <li>Main section page numbers changed on first page.</li> <li>Changed PCI-X to PCI-X 1.0 in "Features" on page 1–2.</li> <li>Global change from SignalTap to SignalTap II.</li> <li>The DSP blocks in "Features" on page 1–2 provide dedicated implementation of multipliers that are now "faster than 300 MHz."</li> </ul> | | | January 2004, v2.2 | Updated -5 speed grade device information in Table 1-6. | | | October 2003, v2.1 | Add -8 speed grade device information. | | | July 2003, v2.0 | Format changes throughout chapter. | Altera Corporation Section I-1 | Chapter | Date/Version | Changes Made | |---------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | July 2005 v3.2 | <ul> <li>Added "Clear Signals" section.</li> <li>Updated "Power Sequencing &amp; Hot Socketing" section.</li> <li>Format changes.</li> </ul> | | | September 2004, v3.1 | <ul> <li>Updated fast regional clock networks description on page 2–73.</li> <li>Deleted the word preliminary from the "specification for the maximum time to relock is 100 µs" on page 2–90.</li> <li>Added information about differential SSTL and HSTL outputs in "External Clock Outputs" on page 2–92.</li> <li>Updated notes in Figure 2–55 on page 2–93.</li> <li>Added information about <i>m</i> counter to "Clock Multiplication &amp; Division" on page 2–101.</li> <li>Updated Note 1 in Table 2–58 on page 2–101.</li> <li>Updated description of "Clock Multiplication &amp; Division" on page 2–88.</li> <li>Updated Table 2–22 on page 2–102.</li> <li>Added references to AN 349 and AN 329 to "External RAM Interfacing" on page 2–115.</li> <li>Table 2–25 on page 2–116: updated the table, updated Notes 3 and 4. Notes 4, 5, and 6, are now Notes 5, 6, and 7, respectively.</li> <li>Updated Table 2–26 on page 2–117.</li> <li>Added information about PCI Compliance to page 2–120.</li> <li>Table 2–32 on page 2–126: updated the table and deleted Note 1.</li> <li>Updated reference to device pin-outs now being available on the web on page 2–130.</li> <li>Added Notes 4 and 5 to Table 2–36 on page 2–130.</li> <li>Updated Note 3 in Table 2–37 on page 2–131.</li> <li>Updated Note 5 in Table 2–41 on page 2–135.</li> </ul> | | | April 2004, v3.0 | <ul> <li>Added note 3 to rows 11 and 12 in Table 2–18.</li> <li>Deleted "Stratix and Stratix GX Device PLL Availability" table.</li> <li>Added I/O standards row in Table 2–28 that support max and min strength.</li> <li>Row clk [1,3,8,10] was removed from Table 2–30.</li> <li>Added checkmarks in Enhanced column for LVPECL, 3.3-V PCML, LVDS, and HyperTransport technology rows in Table 2–32.</li> <li>Removed the Left and Right I/O Banks row in Table 2–34.</li> <li>Changed RCLK values in Figures 2–50 and 2–51.</li> <li>External RAM Interfacing section replaced.</li> </ul> | | | November 2003, v2.2 | <ul> <li>Added 672-pin BGA package information in Table 2–37.</li> <li>Removed support for series and parallel on-chip termination.</li> <li>Termination Technology renamed differential on-chip termination.</li> <li>Updated the number of channels per PLL in Tables 2-38 through 2-42.</li> <li>Updated Figures 2–65 and 2–67.</li> </ul> | | | October 2003, v2.1 | <ul> <li>Updated DDR I information.</li> <li>Updated Table 2–22.</li> <li>Added Tables 2–25, 2–29, 2–30, and 2–72.</li> <li>Updated Figures 2–59, 2–65, and 2–67.</li> <li>Updated the Lock Detect section.</li> </ul> | Section I–2 Altera Corporation | Chapter | Date/Version | Changes Made | |---------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | July 2003, v2.0 | <ul> <li>Added reference on page 2-73 to Figures 2-50 and 2-51 for RCLK connections.</li> <li>Updated ranges for EPLL post-scale and pre-scale dividers on page 2-85.</li> <li>Updated PLL Reconfiguration frequency from 25 to 22 MHz on page 2-87.</li> <li>New requirement to assert are set signal each PLL when it has to reacquire lock on either a new clock after loss of lock (page 2-96).</li> <li>Updated max input frequency for CLK [1,3,8,10] from 462 to 500, Table 2-24.</li> <li>Renamed impedance matching to series termination throughout.</li> <li>Updated naming convention for DQS pins on page 2-112 to match pin tables.</li> <li>Added DDR SDRAM Performance Specification on page 2-117.</li> <li>Added external reference resistor values for terminator technology (page 2-136).</li> <li>Added Terminator Technology Specification on pages 2-137 and 2-138.</li> <li>Updated Tables 2-45 to 2-49 to reflect PLL cross-bank support for high speed differential channels at full speed.</li> <li>Wire bond package performance specification for "high" speed channels was increased to 624 Mbps from 462 Mbps throughout chapter.</li> </ul> | | 3 | July 2005, v1.3 | <ul> <li>Updated "Operating Modes" section.</li> <li>Updated "Temperature Sensing Diode" section.</li> <li>Updated "IEEE Std. 1149.1 (JTAG) Boundary-Scan Support" section.</li> <li>Updated "Configuration" section.</li> </ul> | | | January 2005, v1.2 | Updated limits for JTAG chain of devices. | | | September 2004, v1.1 | <ul> <li>Added new section, "Stratix Automated Single Event Upset (SEU) Detection" on page 3–12.</li> <li>Updated description of "Custom-Built Circuitry" on page 3–13.</li> </ul> | | | April 2003, v1.0 | No new changes in Stratix Device Handbook v2.0. | | 4 | January 2006, v3.4 | Added Table 4–135. | | | July 2005, v3.3 | <ul> <li>Updated Tables 4–6 and 4–30.</li> <li>Updated Tables 4–103 through 4–108.</li> <li>Updated Tables 4–114 through 4–124.</li> <li>Updated Table 4–129.</li> <li>Added Table 4–130.</li> </ul> | Altera Corporation Section I–3 | Chapter | Date/Version | Changes Made | |---------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | January 2005, 3.2 | Updated rise and fall input values. | | | September 2004, v3.1 | <ul> <li>Updated Note 3 in Table 4–8 on page 4–4.</li> <li>Updated Table 4–10 on page 4–6.</li> <li>Updated Table 4–20 on page 4–12 through Table 4–23 on page 4–13. Added rows V<sub>IL(AC)</sub> and V<sub>IH(AC)</sub> to each table.</li> <li>Updated Table 4–26 on page 4–14 through Table 4–29 on page 4–15.</li> <li>Updated Table 4–31 on page 4–16.</li> <li>Updated Table 4–36 on page 4–20.</li> <li>Added signals t<sub>OUTCO</sub>, T<sub>XZ</sub>, and T<sub>ZX</sub> to Figure 4–4 on page 4–33.</li> <li>Added rows t<sub>M512CLKENSU</sub> and t<sub>M512CLKENH</sub> to Table 4–40 on page 4–24.</li> <li>Added rows t<sub>M4CLKENSU</sub> and t<sub>M4CLKENH</sub> to Table 4–41 on page 4–24.</li> <li>Updated Note 2 in Table 4–54 on page 4–35.</li> <li>Added rows t<sub>MRAMCLKENSU</sub> and t<sub>MRAMCLKENH</sub> to Table 4–42 on page 4–25.</li> <li>Updated Table 4–46 on page 4–29.</li> <li>Updated Table 4–47 on page 4–29.</li> </ul> | Section I–4 Altera Corporation | Chapter | Date/Version | Changes Made | |---------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | Date/Version | <ul> <li>Table 4–48 on page 4–30: added rows t<sub>M512CLKSENSU</sub> and t<sub>M512CLKENH</sub>, and updated symbol names.</li> <li>Updated power-up current (ICCINT) required to power a Stratix device on page 4–17.</li> <li>Updated Table 4–37 on page 4–22 through Table 4–43 on page 4–27.</li> <li>Table 4–49 on page 4–31: added rows t<sub>M4KCLKENSU</sub>, t<sub>M4KCLKENH</sub>, t<sub>M4KBESU</sub>, and t<sub>M4KBEH</sub>, deleted rows t<sub>M4KRADDRASU</sub> and t<sub>M4KRADDRH</sub>, and updated symbol names.</li> <li>Table 4–50 on page 4–31: added rows t<sub>MRAMDDRASU</sub> and t<sub>M4KRADDRH</sub>, and updated symbol names.</li> <li>Table 4–52 on page 4–34: updated table, deleted "Conditions" column, and added rows t<sub>X2</sub> and t<sub>Zx</sub>.</li> <li>Table 4–52 on page 4–34: updated table, deleted "Conditions" column, and added rows t<sub>X2</sub> and t<sub>Zx</sub>.</li> <li>Table 4–53 on page 4–34: updated table and added rows t<sub>X2PLL</sub> and t<sub>XXPLL</sub>.</li> <li>Updated Note 2 in Table 4–53 on page 4–34.</li> <li>Table 4–54 on page 4–35: updated table, deleted "Conditions" column, and added rows t<sub>X2PLL</sub> and t<sub>XXPLL</sub>.</li> <li>Updated Note 2 in Table 4–54 on page 4–35.</li> <li>Deleted Note 2 from Table 4–55 on page 4–36 through Table 4–66 on page 4–41.</li> <li>Updated Table 4–55 on page 4–36 through Table 4–96 on page 4–56. Added rows T<sub>X2</sub>, T<sub>X2</sub>, T<sub>X2PLL</sub>, and T<sub>ZXPLL</sub>.</li> <li>Added Note 1 from Table 4–67 on page 4–62.</li> <li>Deleted Note 1 from Table 4–67 on page 4–42 through Table 4–84 on page 4–50.</li> <li>Added new section "I/O Timing Measurement Methodology" on page 4–50.</li> <li>Deleted Note 2 from Table 4–85 on page 4–51 through Table 4–84 on page 4–56.</li> <li>Added Note 4 to Table 4–101 on page 4–62.</li> <li>Deleted Note 2 from Table 4–85 on page 4–51 through Table 4–84 on page 4–56.</li> <li>Added Note 4 to Table 4–101 on page 4–62.</li> <li>Table 4–102 on page 4–64: updated table and added Note 4.</li> <li>Updated description of "External I/O Delay Parameters" on page 4–66.</li> <li>Added Note 1 to Table 4–109 on page 4–73 and Table 4–110 on page 4–74.</li> </ul> | | | | Added Note 1 to Table 4–109 on page 4–73 and Table 4–110 on | Altera Corporation Section I–5 | Chapter | Date/Version | Changes Made | |---------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | | <ul> <li>Updated Table 4–123 on page 4–85 through Table 4–126 on page 4–92.</li> <li>Updated Note 3 in Table 4–123 on page 4–85.</li> <li>Table 4–125 on page 4–88: moved to correct order in chapter, and updated table.</li> <li>Updated Table 4–126 on page 4–92.</li> <li>Updated Table 4–127 on page 4–94.</li> <li>Updated Table 4–128 on page 4–95.</li> </ul> | | | April 2004, v3.0 | <ul> <li>Table 4–129 on page 4–96: updated table and added Note 10.</li> <li>Updated Table 4–131 and Table 4–132 on page 4–100.</li> <li>Updated Table 4–110 on page 4–74.</li> <li>Updated Table 4–123 on page 4–85.</li> <li>Updated Table 4–124 on page 4–87. through Table 4–126 on page 4–92.</li> <li>Added Note 10 to Table 4–129 on page 4–96.</li> <li>Moved Table 4–127 on page 4–94 to correct order in the chapter.</li> <li>Updated Table 4–131 on page 4–100 through Table 4–132 on page 4–100.</li> <li>Deleted t<sub>XZ</sub> and t<sub>ZX</sub> from Figure 4–4.</li> <li>Waveform was added to Figure 4–6.</li> <li>The minimum and maximum duty cycle values in Note 3 of Table 4–8 were moved to a new Table 4–9.</li> <li>Changes were made to values in SSTL-3 Class I and II rows in Table 4–17.</li> <li>Note 1 was added to Table 4–34.</li> <li>Added t<sub>SU_R</sub> and t<sub>SU_C</sub> rows in Table 4–38.</li> <li>Changed Table 4–55 title from "EP1S10 Column Pin Fast Regional Clock External I/O Timing Parameters" to "EP1S10 External I/O Timing on Column Pins Using Fast Regional Clock Networks."</li> <li>Changed values in Tables 4–46, 4–48 to 4–51, 4–128, and 4–131.</li> <li>Added t<sub>ARESET</sub> row in Tables 4–127 to 4–132.</li> <li>Deleted -5 Speed Grade column in Tables 4–117 to 4–119 and 4–122 to 4–123.</li> <li>Fixed differential waveform in Figure 4–1.</li> <li>Added "Definition of I/O Skew" section.</li> <li>Added t<sub>SU</sub> and t<sub>CO_C</sub> rows and made changes to values in t<sub>PRE</sub> and t<sub>CLKHL</sub> rows in Table 4–46.</li> <li>Values changed in the t<sub>MAKCLKHL</sub> row in Table 4–47.</li> <li>Values changed in the t<sub>MMAKCLKHL</sub> row in Table 4–55 through 4–96.</li> <li>Table 4–51 to "Internal Timing Parameters" section.</li> <li>The timing information is preliminary in Tables 4–55 through 4–96.</li> <li>Table 4–111 was separated into 3 tables: Tables 4–111 to 4–113.</li> </ul> | | | November 2003, v2.2 | Updated Tables 4–127 through 4–129. | Section I–6 Altera Corporation | Chapter | Date/Version | Changes Made | |---------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | October 2003, v2.1 | <ul> <li>Added -8 speed grade information.</li> <li>Updated performance information in Table 4–36.</li> <li>Updated timing information in Tables 4–55 through 4–96.</li> <li>Updated delay information in Tables 4–103 through 4–108.</li> <li>Updated programmable delay information in Tables 4–100 and 4–103.</li> </ul> | | | July 2003, v2.0 | <ul> <li>Updated clock rates in Tables 4–114 through 4–123.</li> <li>Updated speed grade information in the introduction on page 4-1.</li> <li>Corrected figures 4-1 &amp; 4-2 and Table 4-9 to reflect how VID and VOD are specified.</li> <li>Added note 6 to Table 4-32.</li> <li>Updated Stratix Performance Table 4-35.</li> <li>Updated EP1S60 and EP1S80 timing parameters in Tables 4-82 to 4-93. The Stratix timing models are final for all devices.</li> <li>Updated Stratix IOE programmable delay chains in Tables 4-100 to 4-101.</li> <li>Added single-ended I/O standard output pin delay adders for loading in Table 4-102.</li> <li>Added spec for FPLL[107]CLK pins in Tables 4-104 and 4-107.</li> <li>Updated high-speed I/O specification for J=2 in Tables 4-114 and 4-115.</li> <li>Updated EPLL specification and fast PLL specification in Tables 4-116 to 4-120.</li> </ul> | | 5 | September 2004, v2.1 | <ul> <li>Updated reference to device pin-outs on page 5–1 to indicate that<br/>device pin-outs are no longer included in this manual and are now<br/>available on the Altera web site.</li> </ul> | | | April 2003, v1.0 | No new changes in Stratix Device Handbook v2.0. | Altera Corporation Section I–7 Section I–8 Altera Corporation #### 1. Introduction \$51001-3.2 #### Introduction The Stratix® family of FPGAs is based on a 1.5-V, 0.13- $\mu$ m, all-layer copper SRAM process, with densities of up to 79,040 logic elements (LEs) and up to 7.5 Mbits of RAM. Stratix devices offer up to 22 digital signal processing (DSP) blocks with up to 176 (9-bit × 9-bit) embedded multipliers, optimized for DSP applications that enable efficient implementation of high-performance filters and multipliers. Stratix devices support various I/O standards and also offer a complete clock management solution with its hierarchical clock structure with up to 420-MHz performance and up to 12 phase-locked loops (PLLs). The following shows the main sections in the Stratix Device Family Data Sheet: | Section | Page | | |-----------------------------------------------|-------|--| | Features | 1–2 | | | Functional Description | 2–1 | | | Logic Array Blocks | | | | Logic Elements | | | | MultiTrack Interconnect | | | | TriMatrix Memory | | | | Digital Signal Processing Block | | | | PLLs & Clock Networks | | | | I/O Structure | | | | High-Speed Differential I/O Support | | | | Power Sequencing & Hot Socketing | 2–140 | | | IEEE Std. 1149.1 (JTAG) Boundary-Scan Support | 3–1 | | | SignalTap II Embedded Logic Analyzer | | | | Configuration | | | | Temperature Sensing Diode | | | | Operating Conditions | 4–1 | | | Power Consumption | | | | Timing Model | | | | Software | 5–1 | | | Device Pin-Outs | | | | Ordering Information | | | #### **Features** The Stratix family offers the following features: - 10,570 to 79,040 LEs; see Table 1–1 - Up to 7,427,520 RAM bits (928,440 bytes) available without reducing logic resources - TriMatrix<sup>™</sup> memory consisting of three RAM block sizes to implement true dual-port memory and first-in first-out (FIFO) buffers - High-speed DSP blocks provide dedicated implementation of multipliers (faster than 300 MHz), multiply-accumulate functions, and finite impulse response (FIR) filters - Up to 16 global clocks with 22 clocking resources per device region - Up to 12 PLLs (four enhanced PLLs and eight fast PLLs) per device provide spread spectrum, programmable bandwidth, clock switchover, real-time PLL reconfiguration, and advanced multiplication and phase shifting - Support for numerous single-ended and differential I/O standards - High-speed differential I/O support on up to 116 channels with up to 80 channels optimized for 840 megabits per second (Mbps) - Support for high-speed networking and communications bus standards including RapidIO, UTOPIA IV, CSIX, HyperTransport™ technology, 10G Ethernet XSBI, SPI-4 Phase 2 (POS-PHY Level 4), and SFI-4 - Differential on-chip termination support for LVDS - Support for high-speed external memory, including zero bus turnaround (ZBT) SRAM, quad data rate (QDR and QDRII) SRAM, double data rate (DDR) SDRAM, DDR fast cycle RAM (FCRAM), and single data rate (SDR) SDRAM - Support for 66-MHz PCI (64 and 32 bit) in -6 and faster speed-grade devices, support for 33-MHz PCI (64 and 32 bit) in -8 and faster speed-grade devices - Support for 133-MHz PCI-X 1.0 in -5 speed-grade devices - Support for 100-MHz PCI-X 1.0 in -6 and faster speed-grade devices - Support for 66-MHz PCI-X 1.0 in -7 speed-grade devices - Support for multiple intellectual property megafunctions from Altera MegaCore® functions and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) megafunctions - Support for remote configuration updates | Table 1–1. Stratix Device Features — EP1S10, EP1S20, EP1S25, EP1S30 | | | | | | | |---------------------------------------------------------------------|---------|-----------|-----------|-----------|--|--| | Feature | EP1S10 | EP1S20 | EP1S25 | EP1S30 | | | | LEs | 10,570 | 18,460 | 25,660 | 32,470 | | | | M512 RAM blocks (32 × 18 bits) | 94 | 194 | 224 | 295 | | | | M4K RAM blocks (128 × 36 bits) | 60 | 82 | 138 | 171 | | | | M-RAM blocks (4K × 144 bits) | 1 | 2 | 2 | 4 | | | | Total RAM bits | 920,448 | 1,669,248 | 1,944,576 | 3,317,184 | | | | DSP blocks | 6 | 10 | 10 | 12 | | | | Embedded multipliers (1) | 48 | 80 | 80 | 96 | | | | PLLs | 6 | 6 | 6 | 10 | | | | Maximum user I/O pins | 426 | 586 | 706 | 726 | | | | Table 1–2. Stratix Device Features — EP1S40, EP1S60, EP1S80 | | | | | | | |-------------------------------------------------------------|-----------|-----------|-----------|--|--|--| | Feature | EP1S40 | EP1S60 | EP1S80 | | | | | LEs | 41,250 | 57,120 | 79,040 | | | | | M512 RAM blocks (32 × 18 bits) | 384 | 574 | 767 | | | | | M4K RAM blocks (128 × 36 bits) | 183 | 292 | 364 | | | | | M-RAM blocks (4K × 144 bits) | 4 | 6 | 9 | | | | | Total RAM bits | 3,423,744 | 5,215,104 | 7,427,520 | | | | | DSP blocks | 14 | 18 | 22 | | | | | Embedded multipliers (1) | 112 | 144 | 176 | | | | | PLLs | 12 | 12 | 12 | | | | | Maximum user I/O pins | 822 | 1,022 | 1,238 | | | | #### Note to Tables 1–1 and 1–2: <sup>(1)</sup> This parameter lists the total number of $9 \times 9$ -bit multipliers for each device. For the total number of $18 \times 18$ -bit multipliers per device, divide the total number of $9 \times 9$ -bit multipliers by 2. For the total number of $36 \times 36$ -bit multipliers per device, divide the total number of $9 \times 9$ -bit multipliers by 8. Stratix devices are available in space-saving FineLine BGA® and ball-grid array (BGA) packages (see Tables 1–3 through 1–5). All Stratix devices support vertical migration within the same package (for example, you can migrate between the EP1S10, EP1S20, and EP1S25 devices in the 672-pin BGA package). Vertical migration means that you can migrate to devices whose dedicated pins, configuration pins, and power pins are the same for a given package across device densities. For I/O pin migration across densities, you must cross-reference the available I/O pins using the device pin-outs for all planned densities of a given package type to identify which I/O pins are migrational. The Quartus® II software can automatically cross reference and place all pins except differential pins for migration when given a device migration list. You must use the pin-outs for each device to verify the differential placement migration. A future version of the Quartus II software will support differential pin migration. | Table 1–3. Stratix Package Options & I/O Pin Counts | | | | | | | | | |-----------------------------------------------------|----------------|----------------|----------------------------|----------------------------|----------------------------|------------------------------|------------------------------|--| | Device | 672-Pin<br>BGA | 956-Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 672-Pin<br>FineLine<br>BGA | 780-Pin<br>FineLine<br>BGA | 1,020-Pin<br>FineLine<br>BGA | 1,508-Pin<br>FineLine<br>BGA | | | EP1S10 | 345 | | 335 | 345 | 426 | | | | | EP1S20 | 426 | | 361 | 426 | 586 | | | | | EP1S25 | 473 | | | 473 | 597 | 706 | | | | EP1S30 | | 683 | | | 597 | 726 | | | | EP1S40 | | 683 | | | 615 | 773 | 822 | | | EP1S60 | | 683 | | | | 773 | 1,022 | | | EP1S80 | | 683 | | | | 773 | 1,203 | | #### Note to Table 1-3: <sup>(1)</sup> All I/O pin counts include 20 dedicated clock input pins (clk[15..0]p, clk0n, clk2n, clk9n, and clk11n) that can be used for data inputs. | Table 1–4. Stratix BGA Package Sizes | | | | | | |--------------------------------------|---------|---------|--|--|--| | Dimension | 672 Pin | 956 Pin | | | | | Pitch (mm) | 1.27 | 1.27 | | | | | Area (mm²) | 1,225 | 1,600 | | | | | Length × width (mm × mm) | 35 × 35 | 40 × 40 | | | | | Table 1–5. Stratix FineLine BGA Package Sizes | | | | | | | | |--------------------------------------------------------------------------------------------------|---------|---------|---------|---------|---------|--|--| | Dimension 484 Pin 672 Pin 780 Pin 1,020 Pin | | | | | | | | | Pitch (mm) | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | | | | Area (mm²) | 529 | 729 | 841 | 1,089 | 1,600 | | | | $\begin{array}{c} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 23 × 23 | 27 × 27 | 29 × 29 | 33 × 33 | 40 × 40 | | | Stratix devices are available in up to four speed grades, -5, -6, -7, and -8, with -5 being the fastest. Table 1–6 shows Stratix device speed-grade offerings. | Table 1–6. Stratix Device Speed Grades | | | | | | | | | |----------------------------------------|----------------|----------------|----------------------------|----------------------------|----------------------------|------------------------------|------------------------------|--| | Device | 672-Pin<br>BGA | 956-Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 672-Pin<br>FineLine<br>BGA | 780-Pin<br>FineLine<br>BGA | 1,020-Pin<br>FineLine<br>BGA | 1,508-Pin<br>FineLine<br>BGA | | | EP1S10 | -6, -7 | | -5, -6, -7 | -6, -7 | -5, -6, -7 | | | | | EP1S20 | -6, -7 | | -5, -6, -7 | -6, -7 | -5, -6, -7 | | | | | EP1S25 | -6, -7 | | | -6, -7, -8 | -5, -6, -7 | -5, -6, -7 | | | | EP1S30 | | -5, -6, -7 | | | -5, -6, -7, -8 | -5, -6, -7 | | | | EP1S40 | | -5, -6, -7 | | | -5, -6, -7, -8 | -5, -6, -7 | -5, -6, -7 | | | EP1S60 | | -6, -7 | | | | -5, -6, -7 | -6, -7 | | | EP1S80 | | -6, -7 | | | | -5, -6, -7 | -5, -6, -7 | | #### 2. Stratix Architecture \$51002-3.2 # Functional Description Stratix® devices contain a two-dimensional row- and column-based architecture to implement custom logic. A series of column and row interconnects of varying length and speed provide signal interconnects between logic array blocks (LABs), memory block structures, and DSP blocks. The logic array consists of LABs, with 10 logic elements (LEs) in each LAB. An LE is a small unit of logic providing efficient implementation of user logic functions. LABs are grouped into rows and columns across the device. M512 RAM blocks are simple dual-port memory blocks with 512 bits plus parity (576 bits). These blocks provide dedicated simple dual-port or single-port memory up to 18-bits wide at up to 318 MHz. M512 blocks are grouped into columns across the device in between certain LABs. M4K RAM blocks are true dual-port memory blocks with 4K bits plus parity (4,608 bits). These blocks provide dedicated true dual-port, simple dual-port, or single-port memory up to 36-bits wide at up to 291 MHz. These blocks are grouped into columns across the device in between certain LABs. M-RAM blocks are true dual-port memory blocks with 512K bits plus parity (589,824 bits). These blocks provide dedicated true dual-port, simple dual-port, or single-port memory up to 144-bits wide at up to 269 MHz. Several M-RAM blocks are located individually or in pairs within the device's logic array. Digital signal processing (DSP) blocks can implement up to either eight full-precision $9 \times 9$ -bit multipliers, four full-precision $18 \times 18$ -bit multipliers, or one full-precision $36 \times 36$ -bit multiplier with add or subtract features. These blocks also contain 18-bit input shift registers for digital signal processing applications, including FIR and infinite impulse response (IIR) filters. DSP blocks are grouped into two columns in each device. Each Stratix device I/O pin is fed by an I/O element (IOE) located at the end of LAB rows and columns around the periphery of the device. I/O pins support numerous single-ended and differential I/O standards. Each IOE contains a bidirectional I/O buffer and six registers for registering input, output, and output-enable signals. When used with