Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **Cyclone IV Device Handbook,** # Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com © 2016 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. ISO 9001:2008 Registered # **Contents** | Chapter Revision Dates | ix | |----------------------------------------------------------------------------------------|--------| | Additional Information | | | How to Contact Altera | Info-1 | | Typographic Conventions | | | Section I. Device Core | | | Chapter 1. Cyclone IV FPGA Device Family Overview | | | Cyclone IV Device Family Features | 1–1 | | Device Resources | | | Package Matrix | | | Cyclone IV Device Family Speed Grades | | | Cyclone IV Device Family Architecture | | | FPGA Core Fabric | | | I/O Features | | | Clock Management | | | External Memory Interfaces | | | Configuration | | | High-Speed Transceivers (Cyclone IV GX Devices Only) | | | Hard IP for PCI Express (Cyclone IV GX Devices Only) | | | Reference and Ordering Information | | | Document Revision History | | | Chapter 2. Logic Elements and Logic Array Blocks in Cyclone IV Devices Logic Elements | | | LE Features | | | LE Operating Modes | | | Normal Mode | | | Arithmetic Mode | | | Logic Array Blocks | | | Topology | | | LAB Interconnects | | | LAB Control Signals | | | Document Revision History | 2–7 | | Ohantar O. Marram Diagles in Orolana IV Davisas | | | Chapter 3. Memory Blocks in Cyclone IV Devices | | | Overview | | | Control Signals | | | Parity Bit Support | | | Byte Enable Support | | | Packed Mode Support | | | Address Clock Enable Support | | | Mixed-Width Support | | | Asynchronous Clear | | | Memory Modes | | | Single-Port Mode | | | Simple Dual-Port Mode | | iv Contents | True Dual-Port Mode | | |----------------------------------------------------------|------| | Shift Register Mode | | | ROM Mode | | | FIFO Buffer Mode | | | Clocking Modes | | | Independent Clock Mode | | | Input or Output Clock Mode | | | Read or Write Clock Mode | | | Single-Clock Mode | | | Design Considerations | | | Read-During-Write Operations | | | Same-Port Read-During-Write Mode | | | Mixed-Port Read-During-Write Mode | | | Conflict Resolution | | | Power-Up Conditions and Memory Initialization | | | Power Management | | | Document Revision History | 3–18 | | | | | Chapter 4. Embedded Multipliers in Cyclone IV Devices | | | Embedded Multiplier Block Overview | | | Architecture | | | Input Registers | | | Multiplier Stage | | | Output Registers | | | Operational Modes | | | 18-Bit Multipliers | | | 9-Bit Multipliers | | | Document Revision History | 4–7 | | | | | Chapter 5. Clock Networks and PLLs in Cyclone IV Devices | | | Clock Networks | | | GCLK Network | | | Clock Control Block | | | GCLK Network Clock Source Generation | | | GCLK Network Power Down | | | clkena Signals | | | PLLs in Cyclone IV Devices | | | Cyclone IV PLL Hardware Overview | | | External Clock Outputs | | | Clock Feedback Modes | | | Source-Synchronous Mode | | | No Compensation Mode | | | Normal Mode | | | Zero Delay Buffer Mode | | | Deterministic Latency Compensation Mode | | | Hardware Features | | | Clock Multiplication and Division | | | Post-Scale Counter Cascading | | | Programmable Duty Cycle | | | PLL Control Signals | | | Clock Switchover | | | Automatic Clock Switchover | | | Manual Override | 5_29 | | Manual Clock Switchover | | |----------------------------------------------------------------------|------| | Guidelines | 5–30 | | Programmable Bandwidth | 5–32 | | Phase Shift Implementation | 5–32 | | PLL Cascading | 5–33 | | PLL Reconfiguration | | | PLL Reconfiguration Hardware Implementation | | | Post-Scale Counters (C0 to C4) | | | Scan Chain Description | | | Charge Pump and Loop Filter | | | Bypassing a PLL Counter | | | Dynamic Phase Shifting | | | Spread-Spectrum Clocking | | | PLL Specifications | | | Document Revision History | | | Document nevision rustory | 12 | | Section II. I/O Interfaces | | | ocotion ii. 1/0 interraces | | | Observan C. 1/O Factorina in Orralana IV Parriana | | | Chapter 6. I/O Features in Cyclone IV Devices | | | Cyclone IV I/O Elements | | | I/O Element Features | | | Programmable Current Strength | | | Slew Rate Control | | | Open-Drain Output | | | Bus Hold | | | Programmable Pull-Up Resistor | | | Programmable Delay | | | PCI-Clamp Diode | | | OCT Support | | | On-Chip Series Termination with Calibration | | | On-Chip Series Termination Without Calibration | | | I/O Standards | | | Termination Scheme for I/O Standards | | | Voltage-Referenced I/O Standard Termination | | | Differential I/O Standard Termination | | | I/O Banks | 6–16 | | High-Speed Differential Interfaces | 6–22 | | External Memory Interfacing | | | Pad Placement and DC Guidelines | 6–23 | | Pad Placement | 6–23 | | DC Guidelines | 6–23 | | Clock Pins Functionality | 6–23 | | High-Speed I/O Interface | 6–24 | | High-Speed I/O Standards Support | | | High Speed Serial Interface (HSSI) Input Reference Clock Support | | | LVDS I/O Standard Support in Cyclone IV Devices | | | Designing with LVDS | | | BLVDS I/O Standard Support in Cyclone IV Devices | | | Designing with BLVDS | | | RSDS, Mini-LVDS, and PPDS I/O Standard Support in Cyclone IV Devices | | | Designing with RSDS, Mini-LVDS, and PPDS | | | LVPECL I/O Support in Cyclone IV Devices | | | Differential SSTL I/O Standard Support in Cyclone IV Devices | | | | | vi Contents | Differential HSTL I/O Standard Support in Cyclone IV Devices True Differential Output Buffer Feature | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Programmable Pro Emphasis | | | Programmable Pre-Emphasis | | | High-Speed I/O Timing | | | Design Guidelines | | | Differential Pad Placement Guidelines | | | Board Design Considerations | | | Software Overview | | | Document Revision History | | | Chapter 7. External Memory Interfaces in Cyclone IV Devices | | | Cyclone IV Devices Memory Interfaces Pin Support | 7_2 | | Data and Data Clock/Strobe Pins | | | Optional Parity, DM, and Error Correction Coding Pins | | | Address and Control/Command Pins | | | Memory Clock Pins | | | Cyclone IV Devices Memory Interfaces Features | | | DDR Input Registers | | | DDR Output Registers | | | OCT with Calibration | | | PLL | | | Document Revision History | | | · | | | Section III. System Integration | | | | | | Chapter 8. Configuration and Remote System Upgrades in Cyclone | IV Nevices | | Configuration | | | Configuration Features | | | | | | Configuration Data Decompression | | | Configuration Data Decompression | 8–2 | | Configuration Requirement | 8–2<br>8–3 | | Configuration Requirement | | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size | | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements | 8-2<br>8-3<br>8-4<br>8-4 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process | 8–2 8–3 8–4 8–4 8–5 8–5 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements | 8-2 8-3 8-4 8-4 8-5 8-6 8-6 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset | 8-2 8-3 8-4 8-4 8-5 8-6 8-6 8-6 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration | 8-2 8-3 8-4 8-4 8-5 8-6 8-6 8-6 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset | 8-2 8-3 8-4 8-4 8-5 8-6 8-6 8-6 8-6 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration Configuration | 8-2 8-3 8-4 8-4 8-5 8-6 8-6 8-6 8-7 8-7 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration Initialization | 8-2 8-3 8-4 8-4 8-5 8-6 8-6 8-6 8-7 8-7 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration User Mode | 8-2 8-3 8-4 8-4 8-5 8-6 8-6 8-6 8-7 8-7 8-7 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration Initialization User Mode Configuration Scheme | 8-2 8-3 8-4 8-4 8-5 8-6 8-6 8-6 8-7 8-7 8-8 8-8 8-1 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration Initialization User Mode Configuration Scheme AS Configuration (Serial Configuration Devices) | 8-2 8-3 8-4 8-4 8-5 8-6 8-6 8-6 8-7 8-7 8-7 8-8 8-10 8-10 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration User Mode Configuration Scheme AS Configuration (Serial Configuration Devices) Single-Device AS Configuration Configuration Configuration Multi-Devices With the Same Device AS Configuration Configuring Multiple Cyclone IV Devices with the Same Devices | 8-2 8-3 8-4 8-4 8-4 8-5 8-6 8-6 8-6 8-7 8-7 8-7 8-7 8-10 8-10 8-13 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration Error Initialization User Mode Configuration Scheme AS Configuration (Serial Configuration Devices) Single-Device AS Configuration Multi-Device AS Configuration Configuring Multiple Cyclone IV Devices with the Same Deguidelines for Connecting a Serial Configuration Device to D | 8-2 8-3 8-4 8-4 8-4 8-5 8-6 8-6 8-6 8-7 8-7 8-7 8-7 8-10 8-10 8-13 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration Error Initialization User Mode Configuration Scheme AS Configuration (Serial Configuration Devices) Single-Device AS Configuration Multi-Device AS Configuration Configuring Multiple Cyclone IV Devices with the Same Decudence of Serial Configuration Device to Configuration Device to Configuration Serial Configuration Device to Devic | 8-2 8-3 8-4 8-4 8-4 8-5 8-5 8-6 8-6 8-6 8-7 8-7 8-7 8-7 8-7 8-8 8-10 8-10 8-13 sign 8-14 Eyclone IV Devices for an AS Interface | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration Error Initialization User Mode Configuration Scheme AS Configuration (Serial Configuration Devices) Single-Device AS Configuration Multi-Device AS Configuration Configuring Multiple Cyclone IV Devices with the Same Decumples of Configuration Device to Configuration Serial Configuration Devices to Configuration Serial Configuration Device to Configuration Serial Configuration Devices to Configuration Devices Configuration Device to Configuration Serial Configuration Devices De | 8-2 8-3 8-4 8-4 8-4 8-5 8-5 8-6 8-6 8-6 8-7 8-7 8-7 8-7 8-7 8-8 8-10 8-10 8-13 Sign 8-14 Cyclone IV Devices for an AS Interface | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration Error Initialization User Mode Configuration Scheme AS Configuration (Serial Configuration Devices) Single-Device AS Configuration Multi-Device AS Configuration Configuration Serial Configuration Multi-Device AS Configuration Configuration Serial Configuration Auditi-Device AS Configuration Configuration Serial Configuration Configuration Serial Configuration Devices with the Same Decretical Configuration Device to Configuration Serial Configuration Device to Configuration Serial Configuration Devices AP Configuration (Supported Flash Memories) | 8-2 8-3 8-4 8-4 8-4 8-5 8-5 8-6 8-6 8-6 8-7 8-7 8-7 8-7 8-7 8-8 8-10 8-10 8-13 sign 8-14 Cyclone IV Devices for an AS Interface | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration Configuration Error Initialization User Mode Configuration Scheme AS Configuration (Serial Configuration Devices) Single-Device AS Configuration Multi-Device AS Configuration Configuring Multiple Cyclone IV Devices with the Same Decument Serial Configuration Device to Configuration Serial Configuration Device to Configuration Configuration Device to Configuration Serial Configuration Device to Configuration Serial Configuration Devices AP Configuration (Supported Flash Memories) AP Configuration Supported Flash Memories | 8-2 8-3 8-4 8-4 8-4 8-5 8-5 8-6 8-6 8-6 8-7 8-7 8-7 8-7 8-7 8-10 8-10 8-13 Sign 8-14 Cyclone IV Devices for an AS Interface 8-19 8-21 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration Error Initialization User Mode Configuration Scheme AS Configuration (Serial Configuration Devices) Single-Device AS Configuration Multi-Device AS Configuration Configuring Multiple Cyclone IV Devices with the Same Decuded Incompany of Serial Configuration Device to Configuration Serial Configuration Device Serial Configuration Device to Configuration (Supported Flash Memories) AP Configuration Supported Flash Memories Single-Device AP Configuration | 8-2 8-3 8-4 8-4 8-4 8-5 8-5 8-6 8-6 8-6 8-7 8-7 8-7 8-7 8-7 8-7 8-10 8-10 8-10 8-10 8-10 8-12 8-12 8-21 8-21 | | Configuration Requirement Power-On Reset (POR) Circuit Configuration File Size Configuration and JTAG Pin I/O Requirements Configuration Process Power Up Reset Configuration Configuration Configuration Error Initialization User Mode Configuration Scheme AS Configuration (Serial Configuration Devices) Single-Device AS Configuration Multi-Device AS Configuration Configuring Multiple Cyclone IV Devices with the Same Decument Serial Configuration Device to Configuration Serial Configuration Device to Configuration Configuration Device to Configuration Serial Configuration Device to Configuration Serial Configuration Devices AP Configuration (Supported Flash Memories) AP Configuration Supported Flash Memories | 8-2 8-3 8-4 8-4 8-4 8-5 8-6 8-6 8-6 8-6 8-7 8-7 8-7 8-7 8-7 8-7 8-10 8-10 8-13 Sign 8-14 Cyclone IV Devices for an AS Interface 8-19 8-21 8-22 8-23 | | Word-Wide Multi-Device AP Configuration | | |--------------------------------------------------------------------------------------|------| | Guidelines for Connecting Parallel Flash to Cyclone IV E Devices for an AP Interface | 8–28 | | Configuring With Multiple Bus Masters | 8–28 | | Estimating AP Configuration Time | 8–30 | | Programming Parallel Flash Memories | 8–31 | | PS Configuration | 8–32 | | PS Configuration Using an External Host | 8–33 | | PS Configuration Timing | 8–36 | | PS Configuration Using a Download Cable | 8–37 | | FPP Configuration | 8–40 | | FPP Configuration Using an External Host | 8–40 | | FPP Configuration Timing | 8–44 | | JTAG Configuration | 8–45 | | Configuring Cyclone IV Devices with Jam STAPL | 8–52 | | Configuring Cyclone IV Devices with the JRunner Software Driver | 8–52 | | Combining JTAG and AS Configuration Schemes | 8–53 | | Programming Serial Configuration Devices In-System with the JTAG Interface | | | JTAG Instructions | | | Device Configuration Pins | 8–62 | | Remote System Upgrade | 8–69 | | Functional Description | 8–69 | | Enabling Remote Update | 8–70 | | Configuration Image Types | 8–70 | | Remote System Upgrade Mode | | | Remote Update Mode | 8–71 | | Dedicated Remote System Upgrade Circuitry | 8–74 | | Remote System Upgrade Registers | | | Remote System Upgrade State Machine | | | User Watchdog Timer | 8–79 | | Quartus II Software Support | 8–80 | | Document Revision History | 8–80 | | · | | | Chapter 9. SEU Mitigation in Cyclone IV Devices | | | Configuration Error Detection | 9–1 | | User Mode Error Detection | | | Automated SEU Detection | | | CRC_ERROR Pin | | | Error Detection Block | | | Error Detection Registers | | | Error Detection Timing | | | Software Support | | | Accessing Error Detection Block Through User Logic | | | Recovering from CRC Errors | | | Document Revision History | | | • | | | Chapter 10. JTAG Boundary-Scan Testing for Cyclone IV Devices | | | IEEE Std. 1149.6 Boundary-Scan Register | 10_2 | | BST Operation Control | | | EXTEST_PULSE | | | EXTEST_TRAIN | | | I/O Voltage Support in a JTAG Chain | | | Boundary-Scan Description Language Support | | | Dogument Povision History | 10 7 | viii Contents | Chapter 11. Power Requirements for Cyclone IV Devices | | |-------------------------------------------------------|------| | External Power Supply Requirements | 11–1 | | Hot-Socketing Specifications | 11–2 | | Devices Driven Before Power-Up | 11–2 | | I/O Pins Remain Tri-stated During Power-Up | 11–2 | | Hot-socketing Feature Implementation | | | Power-On Reset Circuitry | 11–3 | | Document Revision History | 11–4 | # **Chapter Revision Dates** The chapters in this document, Cyclone IV Device Handbook,, were revised on the following dates. Where chapters or groups of chapters are available separately, part numbers are listed. Chapter 1. Cyclone IV FPGA Device Family Overview Revised: *March* 2016 Part Number: *CYIV-51001-2.0* Chapter 2. Logic Elements and Logic Array Blocks in Cyclone IV Devices Revised: *November* 2009 Part Number: *CYIV-51002-1.0* Chapter 3. Memory Blocks in Cyclone IV Devices Revised: *November* 2011 Part Number: *CYIV-51003-1.1* Chapter 4. Embedded Multipliers in Cyclone IV Devices Revised: February 2010 Part Number: CYIV-51004-1.1 Chapter 5. Clock Networks and PLLs in Cyclone IV Devices Revised: *October* 2012 Part Number: *CYIV-51005-2.4* Chapter 6. I/O Features in Cyclone IV Devices Revised: *March* 2016 Part Number: *CYIV-51006-2.7* Chapter 7. External Memory Interfaces in Cyclone IV Devices Revised: *March* 2016 Part Number: *CYIV-51007-2.6* Chapter 8. Configuration and Remote System Upgrades in Cyclone IV Devices Revised: May 2013 Part Number: CYIV-51008-1.7 Chapter 9. SEU Mitigation in Cyclone IV Devices Revised: May 2013 Part Number: CYIV-51009-1.3 Chapter 10. JTAG Boundary-Scan Testing for Cyclone IV Devices Revised: *December* 2013 Part Number: *CYIV-51010-1.3* Chapter 11. Power Requirements for Cyclone IV Devices Revised: *May* 2013 Part Number: *CYIV-51011-1.3* x Chapter Revision Dates ## **Additional Information** This chapter provides additional information about the document and Altera. ## **About this Handbook** This handbook provides comprehensive information about the Altera<sup>®</sup> Cyclone<sup>®</sup> IV family of devices. ## **How to Contact Altera** To locate the most up-to-date information about Altera products, refer to the following table. | Contact (1) | Contact Method | Address | | | | |--------------------------------|----------------|---------------------------|--|--|--| | Technical support | Website | www.altera.com/support | | | | | Technical training | Website | www.altera.com/training | | | | | recinical training | Email | custrain@altera.com | | | | | Product literature | Website | www.altera.com/literature | | | | | Nontechnical support (general) | Email | nacomp@altera.com | | | | | (software licensing) | Email | authorization@altera.com | | | | #### Note to Table: (1) You can also contact your local Altera sales office or sales representative. # **Typographic Conventions** The following table shows the typographic conventions this document uses. | Visual Cue | Meaning | |-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bold Type with Initial Capital<br>Letters | Indicate command names, dialog box titles, dialog box options, and other GUI labels. For example, <b>Save As</b> dialog box. For GUI elements, capitalization matches the GUI. | | bold type | Indicates directory names, project names, disk drive names, file names, file name extensions, software utility names, and GUI labels. For example, qdesigns directory, \textbf{D}: drive, and \textbf{chiptrip.gdf} file. | | Italic Type with Initial Capital Letters | Indicate document titles. For example, Stratix IV Design Guidelines. | | | Indicates variables. For example, $n + 1$ . | | italic type | Variable names are enclosed in angle brackets (< >). For example, <file name=""> and <project name="">.pof file.</project></file> | | Initial Capital Letters | Indicate keyboard keys and menu names. For example, the Delete key and the Options menu. | | "Subheading Title" | Quotation marks indicate references to sections in a document and titles of Quartus II Help topics. For example, "Typographic Conventions." | | Visual Cue | Meaning | |------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Indicates signal, port, register, bit, block, and primitive names. For example, data1, tdi, and input. The suffix n denotes an active-low signal. For example, resetn. | | Courier type | Indicates command line commands and anything that must be typed exactly as it appears. For example, c:\qdesigns\tutorial\chiptrip.gdf. | | | Also indicates sections of an actual file, such as a Report File, references to parts of files (for example, the AHDL keyword SUBDESIGN), and logic function names (for example, TRI). | | 1 | An angled arrow instructs you to press the Enter key. | | 1., 2., 3., and<br>a., b., c., and so on | Numbered steps indicate a list of items when the sequence of the items is important, such as the steps listed in a procedure. | | | Bullets indicate a list of items when the sequence of the items is not important. | | | The hand points to information that requires special attention. | | ? | The question mark directs you to a software help system with related information. | | •• | The feet direct you to another document or website with related information. | | <b>■</b> | The multimedia icon directs you to a related multimedia presentation. | | CAUTION | A caution calls attention to a condition or possible situation that can damage or destroy the product or your work. | | WARNING | A warning calls attention to a condition or possible situation that can cause you injury. | | <b>2</b> | The envelope links to the Email Subscription Management Center page of the Altera website, where you can sign up to receive update notifications for Altera documents. | # **Section I. Device Core** This section provides a complete overview of all features relating to the Cyclone<sup>®</sup> IV device family, which is the most architecturally advanced, high-performance, low-power FPGA in the marketplace. This section includes the following chapters: - Chapter 1, Cyclone IV FPGA Device Family Overview - Chapter 2, Logic Elements and Logic Array Blocks in Cyclone IV Devices - Chapter 3, Memory Blocks in Cyclone IV Devices - Chapter 4, Embedded Multipliers in Cyclone IV Devices - Chapter 5, Clock Networks and PLLs in Cyclone IV Devices # **Revision History** Refer to each chapter for its own specific revision history. For information about when each chapter was updated, refer to the Chapter Revision Dates section, which appears in the complete handbook. I-2 Section I: Device Core # 1. Cyclone IV FPGA Device Family Overview CYIV-51001-2.0 Altera's new Cyclone<sup>®</sup> IV FPGA device family extends the Cyclone FPGA series leadership in providing the market's lowest-cost, lowest-power FPGAs, now with a transceiver variant. Cyclone IV devices are targeted to high-volume, cost-sensitive applications, enabling system designers to meet increasing bandwidth requirements while lowering costs. Built on an optimized low-power process, the Cyclone IV device family offers the following two variants: - Cyclone IV E—lowest power, high functionality with the lowest cost - Cyclone IV GX—lowest power and lowest cost FPGAs with 3.125 Gbps transceivers - For more information, refer to the *Power Requirements for Cyclone IV Devices* chapter. Providing power and cost savings without sacrificing performance, along with a low-cost integrated transceiver option, Cyclone IV devices are ideal for low-cost, small-form-factor applications in the wireless, wireline, broadcast, industrial, consumer, and communications industries. # **Cyclone IV Device Family Features** The Cyclone IV device family offers the following features: - Low-cost, low-power FPGA fabric: - 6K to 150K logic elements - Up to 6.3 Mb of embedded memory - Up to 360 18 × 18 multipliers for DSP processing intensive applications - Protocol bridging applications for under 1.5 W total power © 2016 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. - Cyclone IV GX devices offer up to eight high-speed transceivers that provide: - Data rates up to 3.125 Gbps - 8B/10B encoder/decoder - 8-bit or 10-bit physical media attachment (PMA) to physical coding sublayer (PCS) interface - Byte serializer/deserializer (SERDES) - Word aligner - Rate matching FIFO - TX bit slipper for Common Public Radio Interface (CPRI) - Electrical idle - Dynamic channel reconfiguration allowing you to change data rates and protocols on-the-fly - Static equalization and pre-emphasis for superior signal integrity - 150 mW per channel power consumption - Flexible clocking structure to support multiple protocols in a single transceiver block - Cyclone IV GX devices offer dedicated hard IP for PCI Express (PIPE) (PCIe) Gen 1: - ×1, ×2, and ×4 lane configurations - End-point and root-port configurations - Up to 256-byte payload - One virtual channel - 2 KB retry buffer - 4 KB receiver (Rx) buffer - Cyclone IV GX devices offer a wide range of protocol support: - PCIe (PIPE) Gen 1 ×1, ×2, and ×4 (2.5 Gbps) - Gigabit Ethernet (1.25 Gbps) - CPRI (up to 3.072 Gbps) - XAUI (3.125 Gbps) - Triple rate serial digital interface (SDI) (up to 2.97 Gbps) - Serial RapidIO (3.125 Gbps) - Basic mode (up to 3.125 Gbps) - V-by-One (up to 3.0 Gbps) - DisplayPort (2.7 Gbps) - Serial Advanced Technology Attachment (SATA) (up to 3.0 Gbps) - OBSAI (up to 3.072 Gbps) - Up to 532 user I/Os - LVDS interfaces up to 840 Mbps transmitter (Tx), 875 Mbps Rx - Support for DDR2 SDRAM interfaces up to 200 MHz - Support for QDRII SRAM and DDR SDRAM up to 167 MHz - Up to eight phase-locked loops (PLLs) per device - Offered in commercial and industrial temperature grades ### **Device Resources** Table 1–1 lists Cyclone IV E device resources. Table 1-1. Resources for the Cyclone IV E Device Family | Resources | EP4CE6 | EP4CE10 | EP4CE15 | EP4GE22 | EP4CE30 | EP4CE40 | EP4CE55 | EP4CE75 | EP4CE115 | |---------------------------------|--------|---------|---------|---------|---------|---------|---------|---------|----------| | Logic elements (LEs) | 6,272 | 10,320 | 15,408 | 22,320 | 28,848 | 39,600 | 55,856 | 75,408 | 114,480 | | Embedded memory (Kbits) | 270 | 414 | 504 | 594 | 594 | 1,134 | 2,340 | 2,745 | 3,888 | | Embedded 18 × 18<br>multipliers | 15 | 23 | 56 | 66 | 66 | 116 | 154 | 200 | 266 | | General-purpose PLLs | 2 | 2 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | Global Clock Networks 10 | | 10 | 20 | 20 | 20 | 20 | 20 | 20 | 20 | | User I/O Banks | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | | Maximum user I/O (1) | 179 | 179 | 343 | 153 | 532 | 532 | 374 | 426 | 528 | #### Note to Table 1-1: <sup>(1)</sup> The user I/Os count from pin-out files includes all general purpose I/O, dedicated clock pins, and dual purpose configuration pins. Transceiver pins and dedicated configuration pins are not included in the pin count. Table 1–2 lists Cyclone IV GX device resources. Table 1-2. Resources for the Cyclone IV GX Device Family | Resources | EP4CGX15 | EP4CGX22 | EP4CGX30 | EP4CGX30 (2) | EP4CGX50 | EP4CGX75 | EP4CGX110 | EP4CGX150 | |--------------------------------------|----------|----------|----------|-------------------|-------------------|-------------------|-------------------|-------------------| | Logic elements (LEs) | 14,400 | 21,280 | 29,440 | 29,440 | 49,888 | 73,920 | 109,424 | 149,760 | | Embedded memory (Kbits) | 540 | 756 | 1,080 | 1,080 | 2,502 | 4,158 | 5,490 | 6,480 | | Embedded 18 × 18 multipliers | 0 | 40 | 80 | 80 | 140 | 198 | 280 | 360 | | General purpose PLLs | 1 | 2 | 2 | 4 (4) | 4 (4) | 4 (4) | 4 (4) | 4 (4) | | Multipurpose PLLs | 2 (5) | 2 (5) | 2 (5) | 2 (5) | 4 (5) | 4 (5) | 4 (5) | 4 (5) | | Global clock networks | 20 | 20 | 20 | 30 | 30 | 30 | 30 | 30 | | High-speed transceivers (6) | 2 | 4 | 4 | 4 | 8 | 8 | 8 | 8 | | Transceiver maximum data rate (Gbps) | 2.5 | 2.5 | 2.5 | 3.125 | 3.125 | 3.125 | 3.125 | 3.125 | | PCIe (PIPE) hard IP blocks | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | User I/O banks | 9 (7) | 9 (7) | 9 (7) | 11 <sup>(8)</sup> | 11 <sup>(8)</sup> | 11 <sup>(8)</sup> | 11 <sup>(8)</sup> | 11 <sup>(8)</sup> | | Maximum user I/O (9) | 72 | 150 | 150 | 290 | 310 | 310 | 475 | 475 | #### Notes to Table 1-2: - (1) Applicable for the F169 and F324 packages. - (2) Applicable for the F484 package. - (3) Only two multipurpose PLLs for F484 package. - (4) Two of the general purpose PLLs are able to support transceiver clocking. For more information, refer to the Clock Networks and PLLs in Cyclone IV Devices chapter. - (5) You can use the multipurpose PLLs for general purpose clocking when they are not used to clock the transceivers. For more information, refer to the Clock Networks and PLLs in Cyclone IV Devices chapter. - (6) If PCIe ×1, you can use the remaining transceivers in a quad for other protocols at the same or different data rates. - (7) Including one configuration I/O bank and two dedicated clock input I/O banks for HSSI reference clock input. - (8) Including one configuration I/O bank and four dedicated clock input I/O banks for HSSI reference clock input. - (9) The user I/Os count from pin-out files includes all general purpose I/O, dedicated clock pins, and dual purpose configuration pins. Transceiver pins and dedicated configuration pins are not included in the pin count. # **Package Matrix** Table 1–3 lists Cyclone IV E device package offerings. Table 1–3. Package Offerings for the Cyclone IV E Device Family (1), (2) | Package | E1- | 44 | M1 | 164 | M256 | | U2 | U256 | | F256 | | F324 | | 84 | F484 | | F780 | | | | | | |------------|-------------|-----------|----------|----------|----------|------------|--------------|----------|--------------|--------------|-------------|------------|--------------|------------|----------|----------|--------------|----------|----|----|----|----| | Size (mm) | 22 × | <b>22</b> | 8 : | × 8 | 9 : | 9 x 9 14 : | | 14 × 14 | | 17 × 17 19 x | | 19 x 19 19 | | 19 × 19 | | 23 × 23 | | 29 × 29 | | | | | | Pitch (mm) | 0.5 | | 0. | .5 | 0. | 0.5 | | 0.8 | | 0.8 | | 0.8 | | .0 | 1. | .0 | 0 | .8 | 1. | .0 | 1. | .0 | | Device | User I/O | (E) SQAT | User I/O | (s) SQA1 | User I/O | (s) SQA1 | User I/O | (s) Saat | User I/O | (s) SQA1 | User I/O | (s) SQA1 | User I/O | (E) SQAT | User I/O | (s) SQA1 | User I/O | LVDS (3) | | | | | | EP4CE6 | <b>▲</b> 91 | 21 | _ | _ | _ | _ | <b>▲</b> 179 | 66 | <b>1</b> 79 | 66 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | EP4CE10 | 91 | 21 | _ | | | _ | 179 | 66 | 179 | 66 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | EP4CE15 | 81 | 18 | 89 | 21 | 165 | 53 | 165 | 53 | 165 | 53 | _ | _ | _ | — <i>.</i> | ▲ 343 | 137 | _ | _ | | | | | | EP4CE22 | <b>▼</b> 79 | 17 | _ | _ | _ | _ | <b>▼</b> 153 | 52 | <b>▼</b> 153 | 52 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | EP4CE30 | _ | _ | _ | | | _ | _ | _ | _ | _ | <b>1</b> 93 | 68 | _ | _ | 328 | 124 | <b>↑</b> 532 | 224 | | | | | | EP4CE40 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | <b>1</b> 93 | 68 | <b>▲</b> 328 | 124 | 328 | 124 | 532 | 224 | | | | | | EP4CE55 | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | | 324 | 132 | 324 | 132 | 374 | 160 | | | | | | EP4CE75 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 292 | 110 | 292 | 110 | 426 | 178 | | | | | | EP4CE115 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 280 | 103 | <b>√</b> 528 | 230 | | | | | #### Notes to Table 1-3: - (1) The E144 package has an exposed pad at the bottom of the package. This exposed pad is a ground pad that must be connected to the ground plane of your PCB. Use this exposed pad for electrical connectivity and not for thermal purposes. - (2) Use the Pin Migration View window in Pin Planner of the Quartus II software to verify the pin migration compatibility when you perform device migration. For more information, refer to the I/O Management chapter in volume 2 of the Quartus II Handbook. - (3) This includes both dedicated and emulated LVDS pairs. For more information, refer to the I/O Features in Cyclone IV Devices chapter. Table 1–4 lists Cyclone IV GX device package offerings, including I/O and transceiver counts. Table 1–4. Package Offerings for the Cyclone IV GX Device Family (1) | Package | F169 | | | F324 F484 | | | F672 | | | F896 | | | | | | |------------|-------------|----------|---------|--------------|----------|-------|--------------|----------|-------|--------------|----------|-------|--------------|----------|-------| | Size (mm) | 14 × 14 | | 19 × 19 | | 23 × 23 | | 27 × 27 | | | 31 × 31 | | | | | | | Pitch (mm) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | | 1.0 | | | | | | | Device | User I/0 | LVDS (2) | XCVRs | User I/0 | LVDS (2) | XCVRs | User I/O | LVDS (2) | XCVRs | User I/O | LVDS (2) | XCVRs | User I/0 | LVDS (2) | XCVRs | | EP4CGX15 | <b>▲</b> 72 | 25 | 2 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | EP4CGX22 | 72 | 25 | 2 | <b>1</b> 50 | 64 | 4 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | EP4CGX30 | <b>▼</b> 72 | 25 | 2 | <b>★</b> 150 | 64 | 4 | <b>▲</b> 290 | 130 | 4 | _ | _ | _ | _ | _ | _ | | EP4CGX50 | _ | _ | _ | _ | _ | _ | 290 | 130 | 4 | <b>1</b> 310 | 140 | 8 | _ | _ | _ | | EP4CGX75 | _ | _ | _ | _ | _ | _ | 290 | 130 | 4 | 310 | 140 | 8 | _ | _ | _ | | EP4CGX110 | | _ | | _ | _ | | 270 | 120 | 4 | 393 | 181 | 8 | <b>▲</b> 475 | 220 | 8 | | EP4CGX150 | _ | _ | _ | | | _ | <b>▼</b> 270 | 120 | 4 | ▼393 | 181 | 8 | <b>▼</b> 475 | 220 | 8 | #### Note to Table 1-4: - (1) Use the Pin Migration View window in Pin Planner of the Quartus II software to verify the pin migration compatibility when you perform device migration. For more information, refer to the I/O Management chapter in volume 2 of the Quartus II Handbook. - (2) This includes both dedicated and emulated LVDS pairs. For more information, refer to the I/O Features in Cyclone IV Devices chapter. # **Cyclone IV Device Family Speed Grades** Table 1–5 lists the Cyclone IV GX devices speed grades. Table 1-5. Speed Grades for the Cyclone IV GX Device Family | Device | F169 | F324 | F484 | F672 | F896 | |-----------|----------------|----------------|----------------|----------------|------------| | EP4CGX15 | C6, C7, C8, I7 | _ | _ | _ | _ | | EP4CGX22 | C6, C7, C8, I7 | C6, C7, C8, I7 | _ | _ | _ | | EP4CGX30 | C6, C7, C8, I7 | C6, C7, C8, I7 | C6, C7, C8, I7 | _ | _ | | EP4CGX50 | _ | _ | C6, C7, C8, I7 | C6, C7, C8, I7 | _ | | EP4CGX75 | _ | _ | C6, C7, C8, I7 | C6, C7, C8, I7 | _ | | EP4CGX110 | _ | _ | C7, C8, I7 | C7, C8, I7 | C7, C8, I7 | | EP4CGX150 | _ | _ | C7, C8, I7 | C7, C8, I7 | C7, C8, I7 | Table 1–6 lists the Cyclone IV E devices speed grades. Table 1–6. Speed Grades for the Cyclone IV E Device Family (1), (2) | Device | E144 | M164 | M256 | U256 | F256 | F324 | U484 | F484 | F780 | |----------|----------------------------------------|------|----------|------|----------------------------------------|------|------|----------------------------------------|---------------------------------| | EP4CE6 | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _ | _ | I7N | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _ | _ | _ | _ | | EP4CE10 | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _ | _ | I7N | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _ | _ | _ | _ | | EP4CE15 | C8L, C9L, I8L<br>C6, C7, C8, I7 | I7N | C7N, I7N | I7N | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _ | _ | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | | | EP4CE22 | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | | - | I7N | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _ | | 1 | | | EP4CE30 | _ | _ | _ | _ | _ | A7N | _ | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | C8L, C9L, I8L<br>C6, C7, C8, I7 | | EP4CE40 | _ | | - | | _ | A7N | I7N | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | C8L, C9L, I8L<br>C6, C7, C8, I7 | | EP4CE55 | _ | _ | _ | _ | _ | _ | 17N | C8L, C9L, I8L<br>C6, C7, C8, I7 | C8L, C9L, I8L<br>C6, C7, C8, I7 | | EP4CE75 | _ | _ | _ | _ | _ | | 17N | C8L, C9L, I8L<br>C6, C7, C8, I7 | C8L, C9L, I8L<br>C6, C7, C8, I7 | | EP4CE115 | _ | _ | _ | _ | _ | _ | _ | C8L, C9L, I8L<br>C7, C8, I7 | C8L, C9L, I8L<br>C7, C8, I7 | #### Notes to Table 1-6: <sup>(1)</sup> C8L, C9L, and I8L speed grades are applicable for the 1.0-V core voltage. <sup>(2)</sup> C6, C7, C8, I7, and A7 speed grades are applicable for the 1.2-V core voltage. ## **Cyclone IV Device Family Architecture** This section describes Cyclone IV device architecture and contains the following topics: - "FPGA Core Fabric" - "I/O Features" - "Clock Management" - "External Memory Interfaces" - "Configuration" - "High-Speed Transceivers (Cyclone IV GX Devices Only)" - "Hard IP for PCI Express (Cyclone IV GX Devices Only)" #### **FPGA Core Fabric** Cyclone IV devices leverage the same core fabric as the very successful Cyclone series devices. The fabric consists of LEs, made of 4-input look up tables (LUTs), memory blocks, and multipliers. Each Cyclone IV device M9K memory block provides 9 Kbits of embedded SRAM memory. You can configure the M9K blocks as single port, simple dual port, or true dual port RAM, as well as FIFO buffers or ROM. They can also be configured to implement any of the data widths in Table 1–7. Table 1–7. M9K Block Data Widths for Cyclone IV Device Family | Mode | Data Width Configurations | |---------------------------------|--------------------------------------| | Single port or simple dual port | ×1, ×2, ×4, ×8/9, ×16/18, and ×32/36 | | True dual port | ×1, ×2, ×4, ×8/9, and ×16/18 | The multiplier architecture in Cyclone IV devices is the same as in the existing Cyclone series devices. The embedded multiplier blocks can implement an $18 \times 18$ or two $9 \times 9$ multipliers in a single block. Altera offers a complete suite of DSP IP including finite impulse response (FIR), fast Fourier transform (FFT), and numerically controlled oscillator (NCO) functions for use with the multiplier blocks. The Quartus II design software's DSP Builder tool integrates MathWorks Simulink and MATLAB design environments for a streamlined DSP design flow. For more information, refer to the *Logic Elements and Logic Array Blocks in Cyclone IV Devices*, *Memory Blocks in Cyclone IV Devices*, and *Embedded Multipliers in Cyclone IV Devices* chapters. ### I/O Features Cyclone IV device I/O supports programmable bus hold, programmable pull-up resistors, programmable delay, programmable drive strength, programmable slew-rate control to optimize signal integrity, and hot socketing. Cyclone IV devices support calibrated on-chip series termination (Rs OCT) or driver impedance matching (Rs) for single-ended I/O standards. In Cyclone IV GX devices, the high-speed transceiver I/Os are located on the left side of the device. The top, bottom, and right sides can implement general-purpose user I/Os. Table 1–8 lists the I/O standards that Cyclone IV devices support. Table 1-8. I/O Standards Support for the Cyclone IV Device Family | Туре | I/O Standard | | | | | | |------------------|------------------------------------------------------------|--|--|--|--|--| | Single-Ended I/O | LVTTL, LVCMOS, SSTL, HSTL, PCI, and PCI-X | | | | | | | Differential I/O | SSTL, HSTL, LVPECL, BLVDS, LVDS, mini-LVDS, RSDS, and PPDS | | | | | | The LVDS SERDES is implemented in the core of the device using logic elements. For more information, refer to the *I/O Features in Cyclone IV Devices* chapter. ### **Clock Management** Cyclone IV devices include up to 30 global clock (GCLK) networks and up to eight PLLs with five outputs per PLL to provide robust clock management and synthesis. You can dynamically reconfigure Cyclone IV device PLLs in user mode to change the clock frequency or phase. Cyclone IV GX devices support two types of PLLs: multipurpose PLLs and general-purpose PLLs: - Use multipurpose PLLs for clocking the transceiver blocks. You can also use them for general-purpose clocking when they are not used for transceiver clocking. - Use general purpose PLLs for general-purpose applications in the fabric and periphery, such as external memory interfaces. Some of the general purpose PLLs can support transceiver clocking. ### **External Memory Interfaces** Cyclone IV devices support SDR, DDR, DDR2 SDRAM, and QDRII SRAM interfaces on the top, bottom, and right sides of the device. Cyclone IV E devices also support these interfaces on the left side of the device. Interfaces may span two or more sides of the device to allow more flexible board design. The Altera® DDR SDRAM memory interface solution consists of a PHY interface and a memory controller. Altera supplies the PHY IP and you can use it in conjunction with your own custom memory controller or an Altera-provided memory controller. Cyclone IV devices support the use of error correction coding (ECC) bits on DDR and DDR2 SDRAM interfaces. For more information, refer to the *External Memory Interfaces in Cyclone IV Devices* chapter. ### **Configuration** Cyclone IV devices use SRAM cells to store configuration data. Configuration data is downloaded to the Cyclone IV device each time the device powers up. Low-cost configuration options include the Altera EPCS family serial flash devices and commodity parallel flash configuration options. These options provide the flexibility for general-purpose applications and the ability to meet specific configuration and wake-up time requirements of the applications. Table 1–9 lists which configuration schemes are supported by Cyclone IV devices. Table 1-9. Configuration Schemes for Cyclone IV Device Family | Devices | Supported Configuration Scheme | |---------------|--------------------------------| | Cyclone IV GX | AS, PS, JTAG, and FPP (1) | | Cyclone IV E | AS, AP, PS, FPP, and JTAG | #### Note to Table 1-9: (1) The FPP configuration scheme is only supported by the EP4CGX30F484 and EP4CGX50/75/110/150 devices. IEEE 1149.6 (AC JTAG) is supported on all transceiver I/O pins. All other pins support IEEE 1149.1 (JTAG) for boundary scan testing. For Cyclone IV GX devices to meet the PCIe 100 ms wake-up time requirement, you must use passive serial (PS) configuration mode for the EP4CGX15/22/30 devices and use fast passive parallel (FPP) configuration mode for the EP4CGX30F484 and EP4CGX50/75/110/150 devices. For more information, refer to the Configuration and Remote System Upgrades in Cyclone IV Devices chapter. The cyclical redundancy check (CRC) error detection feature during user mode is supported in all Cyclone IV GX devices. For Cyclone IV E devices, this feature is only supported for the devices with the core voltage of 1.2 V. For more information about CRC error detection, refer to the SEU Mitigation in Cyclone IV Devices chapter. # **High-Speed Transceivers (Cyclone IV GX Devices Only)** Cyclone IV GX devices contain up to eight full duplex high-speed transceivers that can operate independently. These blocks support multiple industry-standard communication protocols, as well as Basic mode, which you can use to implement your own proprietary protocols. Each transceiver channel has its own pre-emphasis and equalization circuitry, which you can set at compile time to optimize signal integrity and reduce bit error rates. Transceiver blocks also support dynamic reconfiguration, allowing you to change data rates and protocols on-the-fly. Figure 1–1 shows the structure of the Cyclone IV GX transceiver. Figure 1-1. Transceiver Channel for the Cyclone IV GX Device For more information, refer to the *Cyclone IV Transceivers Architecture* chapter. ### Hard IP for PCI Express (Cyclone IV GX Devices Only) Cyclone IV GX devices incorporate a single hard IP block for ×1, ×2, or ×4 PCIe (PIPE) in each device. This hard IP block is a complete PCIe (PIPE) protocol solution that implements the PHY-MAC layer, Data Link Layer, and Transaction Layer functionality. The hard IP for the PCIe (PIPE) block supports root-port and end-point configurations. This pre-verified hard IP block reduces risk, design time, timing closure, and verification. You can configure the block with the Quartus II software's PCI Express Compiler, which guides you through the process step by step. For more information, refer to the PCI Express Compiler User Guide.