

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# EPC2038 — Enhancement Mode Power Transistor with Integrated Reverse Gate Clamp Diode

 $V_{DS}$  ,  $100\,V$   $R_{DS(on)}\,,\,\,3300\,m\Omega$   $I_D\,,\,\,0.5\,A$ 









Gallium Nitride is grown on Silicon Wafers and processed using standard CMOS equipment leveraging the infrastructure that has been developed over the last 60 years. GaN's exceptionally high electron mobility and low temperature coefficient allows very low R<sub>DS(on)</sub>, while its lateral device structure and majority carrier diode provide exceptionally low Q<sub>G</sub> and zero Q<sub>RR</sub>. The end result is a device that can handle tasks where very high switching frequency, and low on-time are beneficial as well as those where on-state losses dominate.

|                | Maximum Ratings                                                       |            |    |  |  |
|----------------|-----------------------------------------------------------------------|------------|----|--|--|
| $V_{DS}$       | Drain-to-Source Voltage (Continuous)                                  | 100        | ٧  |  |  |
| - 03           | Drain-to-Source Voltage (up to 10,000 5ms pulses at 150°C)            | 120        | ·  |  |  |
| I <sub>D</sub> | Continuous ( $T_A = 25^{\circ}C$ , $R_{\theta JA} = 100^{\circ}C/W$ ) | 0.5        | А  |  |  |
| טי             | Pulsed (25°C, T <sub>PULSE</sub> = 300 μs)                            | 0.5        |    |  |  |
| $V_{GS}$       | Gate-to-Source Voltage                                                | 6          | V  |  |  |
| T,             | Operating Temperature                                                 | -40 to 150 | °C |  |  |
| $T_{STG}$      | Storage Temperature                                                   | -40 to 150 |    |  |  |



EPC2038 eGaN® FETs are supplied only in passivated die form with solder bumps. Die size: 0.9 mm x 0.9 mm

## Applications Synchronous Bootstrap for:

- High Speed DC-DC Conversion
- Wireless Power Transfer
- High Frequency Hard-Switching and Soft-Switching Circuits
- · LiDAR/Pulsed Power Applications
- · Class-D Audio

#### **Benefits**

- Ultra High Efficiency
- Ultra Low R<sub>DS(on)</sub>
- Ultra low Q<sub>G</sub>
- Ultra Small Footprint

www.epc-co.com/epc/Products/eGaNFETs/EPC2038.aspx

|                     | Static Characteristics (T <sub>J</sub> = 25°C unless otherwise stated) |                                                 |     |      |      |      |  |
|---------------------|------------------------------------------------------------------------|-------------------------------------------------|-----|------|------|------|--|
| PARAMETER           |                                                                        | TEST CONDITIONS                                 | MIN | TYP  | MAX  | UNIT |  |
| BV <sub>DSS</sub>   | Drain-to-Source Voltage                                                | $V_{GS} = 0 \text{ V, I}_{D} = 125 \mu\text{A}$ | 100 |      |      | V    |  |
| I <sub>DSS</sub>    | Drain Source Leakage                                                   | $V_{DS} = 80 \text{ V}, V_{GS} = 0 \text{ V}$   |     | 20   | 100  | μΑ   |  |
| I <sub>GSS</sub>    | Gate-to-Source Leakage                                                 | $V_{GS} = 5 V$                                  |     | 0.1  | 1    | mA   |  |
| V <sub>F</sub>      | Source-Gate Forward Voltage                                            | $I_F = 0.2 \text{ mA}, V_{DS} = 0 \text{ V}$    |     |      | 2.7  | V    |  |
| $V_{GS(TH)}$        | Gate Threshold Voltage                                                 | $V_{DS} = V_{GS}, I_{D} = 0.1 \text{ mA}$       | 0.8 | 1.7  | 2.5  | V    |  |
| R <sub>DS(on)</sub> | Drain-Source On Resistance                                             | $V_{GS} = 5 \text{ V, } I_{D} = 0.05 \text{ A}$ |     | 2100 | 3300 | mΩ   |  |
| $V_{SD}$            | Source-Drain Forward Voltage                                           | $I_S = 0.1 \text{ A, } V_{GS} = 0 \text{ V}$    |     | 2.9  |      | V    |  |

All measurements were done with substrate shorted to source.

| Thermal Characteristics |                                                  |     |      |  |
|-------------------------|--------------------------------------------------|-----|------|--|
|                         |                                                  | TYP | UNIT |  |
| $R_{\theta JC}$         | Thermal Resistance, Junction to Case             | 27  | °C/W |  |
| $R_{\theta JB}$         | Thermal Resistance, Junction to Board            | 91  | °C/W |  |
| $R_{\theta JA}$         | Thermal Resistance, Junction to Ambient (Note 1) | 100 | °C/W |  |

Note 1:  $R_{\text{UA}}$  is determined with the device mounted on one square inch of copper pad, single layer 2 oz copper on FR4 board. See http://epc-co.com/epc/documents/product-training/Appnote\_Thermal\_Performance\_of\_eGaN\_FETs.pdf for details.

|                      | <b>Dynamic Characteristics</b> (T <sub>J</sub> = 25°C unless otherwise stated) |                                                                       |     |      |     |      |
|----------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----|------|-----|------|
| PARAMETER            |                                                                                | TEST CONDITIONS                                                       | MIN | ТҮР  | MAX | UNIT |
| C <sub>ISS</sub>     | Input Capacitance                                                              |                                                                       |     | 7    | 8.4 |      |
| $C_{RSS}$            | Reverse Transfer Capacitance                                                   | $V_{DS} = 50 \text{ V}, V_{GS} = 0 \text{ V}$                         |     | 0.02 |     |      |
| Coss                 | Output Capacitance                                                             |                                                                       |     | 1.6  | 2.4 | pF   |
| C <sub>OSS(ER)</sub> | Effective Output Capacitance, Energy Related (Note 2)                          | $V_{DS} = 0 \text{ to } 50 \text{ V}, V_{GS} = 0 \text{ V}$           |     | 2.2  |     |      |
| C <sub>OSS(TR)</sub> | Effective Output Capacitance, Time Related (Note 3)                            | $v_{DS} = 0.0030 \text{ V}, v_{GS} = 0.0$                             |     | 2.7  |     |      |
| $R_{G}$              | Gate Resistance                                                                |                                                                       |     | 4.8  |     | Ω    |
| Q <sub>G</sub>       | Total Gate Charge                                                              | $V_{DS} = 50 \text{ V}, V_{GS} = 5 \text{ V}, I_{D} = 0.05 \text{ A}$ |     | 44   |     |      |
| Q <sub>GS</sub>      | Gate to Source Charge                                                          |                                                                       |     | 20   |     |      |
| $Q_{GD}$             | Gate to Drain Charge                                                           | $V_{DS} = 50 \text{ V, } I_{D} = 0.05 \text{ A}$                      |     | 4    |     | , nc |
| $Q_{G(TH)}$          | Gate Charge at Threshold                                                       |                                                                       |     | 18   |     | рC   |
| Qoss                 | Output Charge                                                                  | $V_{DS} = 50 \text{ V}, V_{GS} = 0 \text{ V}$                         |     | 134  |     |      |
| $Q_{RR}$             | Source-Drain Recovery Charge                                                   |                                                                       |     | 0    |     |      |

Note 2:  $C_{OSS(RR)}$  is a fixed capacitance that gives the same stored energy as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 50% BV<sub>DSS</sub>. Note 3:  $C_{OSS(RR)}$  is a fixed capacitance that gives the same charging time as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 50% BV<sub>DSS</sub>.



Figure 3: R<sub>DS(on)</sub> vs. V<sub>GS</sub> for Various Drain Currents

8000

| Output |

WWW.EPC-CO.COM

**EPC – EFFICIENT POWER CONVERSION CORPORATION** 









Figure 5b: Capacitance (Log Scale)



Figure 6: Gate Charge



**Figure 7: Reverse Drain-Source Characteristics** 



Figure 8: Normalized On-State Resistance vs. Temperature



Figure 9: Normalized Threshold Voltage vs. Temperature



All measurements were done with substrate shortened to source



**Figure 11: Transient Thermal Response Curves** 





Figure 12: Safe Operating Area



#### **TAPE AND REEL CONFIGURATION**



|                | EPC2038 (note 1) |      |      |
|----------------|------------------|------|------|
| Dimension (mm) | target           | min  | max  |
| а              | 8.00             | 7.90 | 8.30 |
| b              | 1.75             | 1.65 | 1.85 |
| c (see note)   | 3.50             | 3.45 | 3.55 |
| d              | 4.00             | 3.90 | 4.10 |
| е              | 4.00             | 3.90 | 4.10 |
| f (see note)   | 2.00             | 1.95 | 2.05 |
| g              | 1.5              | 1.5  | 1.6  |

Note 1: MSL 1 (moisture sensitivity level 1) classified according to IPC/JEDEC industry standard.

Note 2: Pocket position is relative to the sprocket hole measured as true position of the pocket, not the pocket hole.

(face side down)

#### **DIE MARKINGS**



| Dort           | Laser M                  | Markings                        |  |
|----------------|--------------------------|---------------------------------|--|
| Part<br>Number | Part #<br>Marking Line 1 | Lot_Date Code<br>Marking line 2 |  |
| EPC2038        | AD                       | YYY                             |  |

> Pads 1 is Gate; Pad 3 is Drain; Pads 2, 4 are Source

#### **DIE OUTLINE**

**Solder Bump View** 



| DIM | MIN | Nominal | MAX |
|-----|-----|---------|-----|
| A   | 870 | 900     | 930 |
| В   | 870 | 900     | 930 |
| c   | 450 | 450     | 450 |
| d   | 450 | 450     | 450 |
| e   | 210 | 225     | 240 |
| f   | 210 | 225     | 240 |
| g   | 187 | 208     | 229 |

Side View



#### **RECOMMENDED LAND PATTERN**

(measurements in  $\mu$ m)



The land pattern is solder mask defined Solder mask is 10 µm smaller per side than bump

Pads 1 is Gate;

Pad 3 is Drain;

Pads 2, 4 are Source

### **RECOMMENDED** STENCIL DRAWING

(measurements in  $\mu$ m)



Recommended stencil should be 4mil (100 µm) thick, must be laser cut, openings per drawing.

Intended for use with SAC305 Type 4 solder, reference 88.5% metals content.

Additional assembly resources available at

http://epc-co.com/epc/DesignSupport/AssemblyBasics.aspx

Efficient Power Conversion Corporation (EPC) reserves the right to make changes without further notice to any products herein to improve reliability, function or design. EPC does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

eGaN® is a registered trademark of Efficient Power Conversion Corporation.

EPC Patent Listing: epc-co.com/epc/AboutEPC/Patents.aspx

Information subject to change without notice. Revised May, 2018