

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









## **ESDA17P50-1U1M**

## High power transient voltage suppressor

Datasheet - production data



#### **Features**

- Low clamping voltage
- Typical peak pulse power: 1200 W (8/20 μs)
- Stand-off voltage 15 V
- Unidirectional diode
- Low leakage current: 50 nA at 25 °C
- Complies with IEC 61000-4-2 level 4
  - ±30 kV (air discharge)
  - ±30 kV (contact discharge)

### **Applications**

Where transient overvoltage protection in ESD sensitive equipment is required, such as:

- Smartphones, mobile phones, tablets, portable multimedia
- USB V<sub>BUS</sub> protection
- Power supply protection
- Battery protection

### **Description**

The ESDA17P50-1U1M is a unidirectional single line TVS diode designed to protect the power line against EOS and ESD transients.

The device is ideal for applications where high power TVS and board space saving are required.

Figure 1: Pin configuration



Characteristics ESDA17P50-1U1M

### 1 Characteristics

Table 1: Absolute maximum ratings (T<sub>amb</sub> = 25 °C)

|                  | g ( · · · · · · · · · · · · · · · · · · |                                                      |            |    |  |  |
|------------------|-----------------------------------------|------------------------------------------------------|------------|----|--|--|
| Symbol           | Paran                                   | Value                                                | Unit       |    |  |  |
| V <sub>PP</sub>  | Peak pulse voltage                      | IEC 61000-4-2:<br>Contact discharge<br>Air discharge | >30<br>>30 | kV |  |  |
| P <sub>PP</sub>  | Peak pulse power                        | 8/20µs                                               | 1200       | W  |  |  |
| I <sub>PP</sub>  | Peak pulse current                      | 8/20µs                                               | 46         | Α  |  |  |
| T <sub>stg</sub> | Storage junction temperature            | -55 to + 150                                         | °C         |    |  |  |
| Tj               | Maximum operating junction              | -55 to + 150                                         | C          |    |  |  |

Figure 2: Electrical characteristics (definitions)



Table 2: Electrical characteristics (T<sub>amb</sub> = 25 °C)

| Symbol           | Test condition                  | Min. | Тур. | Max. | Unit |
|------------------|---------------------------------|------|------|------|------|
| $V_{BR}$         | I <sub>R</sub> = 1 mA           | 15.6 | 16.4 |      | V    |
| I <sub>RM</sub>  | V <sub>RM</sub> = 15 V          |      | <10  | 50   | nA   |
| R <sub>d</sub>   | 8/20 μs                         |      | 0.15 |      | Ω    |
| V <sub>C</sub> L | I <sub>PP</sub> = 46 A; 8/20 μs |      | 24.4 | 26.5 | V    |
| V <sub>F</sub>   | I <sub>F</sub> = 10 mA          |      | 0.75 |      | V    |

ESDA17P50-1U1M Characteristics

# 1.1 Characteristics (curves)







Package information ESDA17P50-1U1M

#### 2 **Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

#### QFN 1610 package information 2.1

D Top view Side view

Figure 9: QFN 1610 package outline

Table 3: QFN 1610 package mechanical data

Bottom view

|                  | Dimensions |        |       |        |        |        |
|------------------|------------|--------|-------|--------|--------|--------|
| Ref. Millimeters |            | Inches |       |        |        |        |
|                  | Min.       | Тур.   | Max.  | Min.   | Тур.   | Max.   |
| Α                | 0.51       | 0.55   | 0.60  | 0.0201 | 0.0217 | 0.0236 |
| A1               |            | 0.02   | 0.05  |        | 0.0008 | 0.0020 |
| b                | 0.75       | 0.80   | 0.85  | 0.0295 | 0.0315 | 0.0335 |
| D                |            | 1.60   |       |        | 0.0630 |        |
| E                |            | 1.00   |       |        | 0.0394 |        |
| е                |            | 1.05   |       |        | 0.0413 |        |
| L                | 0.030      | 0.035  | 0.040 | 0.0118 | 0.0138 | 0.0157 |

ESDA17P50-1U1M Package information



### 2.2 ESDA17P50-1U1M marking and tape and reel





Product marking may be rotated by multiples of 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.



## 3 Recommendation on PCB assembly

### 3.1 Stencil opening design

- 1. General recommendation on stencil opening design
  - a. Stencil opening dimensions: L (Length), W (Width), T (Thickness).
- 2. General design rule
  - a. Stencil thickness (T) = 75  $\sim$  125  $\mu$ m
  - b. Aspect ratio =  $\frac{W}{T} \ge 1.5$
  - c. Aspect area =  $\frac{L \times W}{2T(L+W)} \ge 0.66$
- 3. Reference design
  - a. Stencil opening thickness: 100 µm
  - b. Stencil opening for leads: Opening to footprint ratio is 90%.





## 3.2 Solder paste

- 1. Use halide-free flux, qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste is recommended.
- 3. Offers a high tack force to resist component movement during PCB movement.
- 4. Solder paste with fine particles: powder particle size is 20-45 μm.

#### 3.3 **Placement**

- Manual positioning is not recommended.
- It is recommended to use the lead recognition capabilities of the placement system, not the outline centering
- Standard tolerance of ±0.05 mm is recommended. 3.
- 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
- For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

#### 3.4 PCB design preference

- To control the solder paste amount, the closed via is recommended instead of open
- The position of tracks and open vias in the solder area should be well balanced. A symmetrical layout is recommended, to avoid any tilt phenomena caused by asymmetrical solder paste due to solder flow away.

#### 3.5 Reflow profile



Figure 17: ST ECOPACK® recommended soldering reflow profile for PCB mounting



Minimize air convection currents in the reflow oven to avoid component movement.

8/10 Doc029464 Rev 1

ESDA17P50-1U1M Ordering information

# 4 Ordering information

Figure 18: Ordering information scheme



**Table 4: Ordering information** 

| Order code     | Marking <sup>(1)</sup> | Package  | Weight | Base qty. | Delivery mode |
|----------------|------------------------|----------|--------|-----------|---------------|
| ESDA17P50-1U1M | L                      | QFN 1610 | 2.4 mg | 8000      | Tape and reel |

#### Notes:

<sup>(1)</sup>The marking can be rotated by multiples of 90° to differentiate assembly location

## 5 Revision history

**Table 5: Document revision history** 

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 25-Jul-2016 | 1        | Initial release. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

