## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## Data Sheet

## FEATURES

2.5 V to 5.5 V supply operation

50 MHz serial interface
2.47 MSPS update rate

INL of $\pm 0.25$ LSB
10 MHz multiplying bandwidth
$\pm 10 \mathrm{~V}$ reference input
Low glitch energy: <2 nV-s
Extended temperature range: $-\mathbf{4 0}{ }^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
10-lead MSOP package
Guaranteed monotonic
4-quadrant multiplication
Power-on reset with brownout detection

## LDAC function

$0.4 \mu \mathrm{~A}$ typical power consumption
APPLICATIONS
Portable battery-powered applications
Waveform generators
Analog processing
Instrumentation applications
Programmable amplifiers and attenuators
Digitally controlled calibration
Programmable filters and oscillators
Composite video

## Ultrasound

Gain, offset, and voltage trimming

## GENERAL DESCRIPTION

The AD5425 ${ }^{1}$ is a CMOS, 8 -bit, current output digital-to-analog converter (DAC) that operates from a 2.5 V to 5.5 V power supply, making it suitable for battery-powered applications and many other applications.
This DAC utilizes a double buffered, 3-wire serial interface that is compatible with SPI $^{\bullet}$, QSPI $^{\mathrm{m}}$, MICROWIRE ${ }^{\mathrm{mw}}$, and most DSP interface standards. An $\overline{\mathrm{LDAC}}$ pin is also provided, which allows simultaneous updates in a multiDAC configuration. On power-up, the internal shift register and latches are filled with 0 s and the DAC outputs are 0 V .
As a result of manufacturing on a CMOS submicron process, this DAC offers excellent 4-quadrant multiplication characteristics with large signal multiplying bandwidths of 10 MHz .

The applied external reference input voltage ( $\mathrm{V}_{\text {Ref }}$ ) determines the full-scale output current. An integrated feedback resistor, $\mathrm{R}_{\mathrm{FB}}$, provides temperature tracking and full-scale voltage output when combined with an external I to V precision amplifier.
The AD5425 is available in a small, 10-lead MSOP package.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

## AD5425* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

## COMPARABLE PARTS

View a parametric search of comparable parts.

## DOCUMENTATION

## Application Notes

- AN-137: A Digitally Programmable Gain and Attenuation Amplifier Design
- AN-320A: CMOS Multiplying DACs and Op Amps Combine to Build Programmable Gain Amplifier, Part 1
- AN-349: Keys to Longer Life for CMOS
- AN-912: Driving a Center-Tapped Transformer with a Balanced Current-Output DAC


## Data Sheet

- AD5425: 8-Bit, High Bandwidth Multiplying DAC with Serial Interface Data Sheet


## SOFTWARE AND SYSTEMS REQUIREMENTS

- BeMicro FPGA Project for AD5425 with Nios driver


## DESIGN RESOURCES

- AD5425 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints


## DISCUSSIONS

View all AD5425 EngineerZone Discussions.

## SAMPLE AND BUY

Visit the product page to see pricing options.

## TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK

Submit feedback for this data sheet.

## REFERENCE MATERIALS

## Solutions Bulletins \& Brochures

- Digital to Analog Converters ICs Solutions Bulletin
- Multiplying DACs Flexible Building Blocks


## TABLE OF CONTENTS

Features .....  1
Applications .....  1
General Description ..... 1
Functional Block Diagram ..... 1
Revision History ..... 2
Specifications ..... 3
Timing Characteristics ..... 5
Absolute Maximum Ratings ..... 6
ESD Caution ..... 6
Pin Configuration and Function Descriptions ..... 7
Typical Performance Characteristics ..... 8
Terminology ..... 13
Theory of Operation ..... 14
REVISION HISTORY
1/16—Rev. C to Rev. D
Deleted Positive Output Voltage Section ..... 16
Changes to Adding Gain Section ..... 16
Changes to ADSP-21xx to AD5425 Interface Section and Figure 39 ..... 19
Changes to ADSP-BF504 to ADSP-BF592 Device Family toAD5425 Interface Section, MC68HC11 Interface to AD5425
Interface Section, and Figure 40 and Figure 41 Captions. ..... 20
Changes to PIC16C6x/PIC16C7x to AD5425 Section ..... 21
9/12—Rev. B to Rev. C
Change to Features1
Circuit Operation ..... 14
Single-Supply Applications ..... 15
Adding Gain ..... 16
DACs Used as a Divider or Programmable Gain Element. ..... 16
Reference Selection ..... 16
Amplifier Selection ..... 17
Serial Interface ..... 19
Microprocessor Interfacing. ..... 19
PCB Layout and Power Supply Decoupling. ..... 22
Outline Dimensions ..... 23
Ordering Guide ..... 23
6/12-Rev. A to Rev. B
Deleted ADSP-2103 and changed ADSP-2191 to ADSP-2191M Throughout ..... 19
Deleted Evaluation Board Section and Operating the Evaluation Board Section, deleted Figure 46 to Figure 49, and deletedTable 1123
Changes to Ordering Guide ..... 23
3/05—Rev. 0 to Rev. A
Updated Format. ..... Universal
Changes to Specifications Section .....  3
Added Figure 18, Figure 20, Figure 21 ..... 10
Change to Table 7 ..... 18
2/04—Revision 0: Initial Version

AD5425

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 5.5 V , $\mathrm{V}_{\text {Ref }}=10 \mathrm{~V}$, Iout2 $=0 \mathrm{~V}$. Temperature range for Y version: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. All specifications $\mathrm{T}_{\mathrm{Min}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. DC performance measured with OP177, ac performance with AD8038, unless otherwise noted.

Table 1.


| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Noise Spectral Density |  | 25 |  | $\mathrm{nV} \sqrt{ } \mathrm{Hz}$ | At 1 kHz |
| SFDR Performance (Wide Band) |  |  |  |  | Clock $=2 \mathrm{MHz}$, $\mathrm{V}_{\text {REF }}=3.5 \mathrm{~V}$ |
| 50 kHz fout |  | 67 |  | dB |  |
| 20 kHz fout |  | 68 |  | dB |  |
| SFDR Performance (Narrow Band) |  |  |  |  | Clock $=2 \mathrm{MHz}, \mathrm{V}_{\text {REF }}=3.5 \mathrm{~V}$ |
| 50 kHz fout |  | 73 |  | dB |  |
| 20 kHz fout |  | 75 |  | dB |  |
| Intermodulation Distortion |  | 79 |  | dB | $\begin{aligned} & \mathrm{f}_{1}=20 \mathrm{kHz}, \mathrm{f}_{2}=25 \mathrm{kHz} \text {, clock }=2 \mathrm{MHz}, \\ & \mathrm{~V}_{\text {REF }}=3.5 \mathrm{~V} \end{aligned}$ |
| POWER REQUIREMENTS | 2.5 |  |  |  |  |
| Power Supply Range |  |  | 5.5 | V |  |
| Iod |  | 0.4 | 0.6 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, logic inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\text {DD }}$ |
|  |  |  | 5 | $\mu \mathrm{A}$ | Logic inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\text {DD }}, \mathrm{T}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Power Supply Sensitivity |  |  | 0.001 | \%/\% | $\Delta V_{D D}= \pm 5 \%$ |

[^0]
## TIMING CHARACTERISTICS

All input signals are specified with $\mathrm{tr}=\mathrm{tf}=1 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{DD}}\right)$ and timed from a voltage level of $\left(\mathrm{V}_{\mathrm{IL}}+\mathrm{V}_{\mathrm{IH}}\right) / 2 . \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 5.5 V , $\mathrm{V}_{\text {Ref }}=10 \mathrm{~V}$, Iout2 $=0 \mathrm{~V}$, temperature range for Y version: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; all specifications $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.

Table 2.

| Parameter ${ }^{1}$ | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 5.5 V | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: |
| $\mathrm{fsclk}^{\text {l }}$ | 50 | MHz max | Maximum clock frequency |
| $\mathrm{t}_{1}$ | 20 | ns min | SCLK cycle time |
| $\mathrm{t}_{2}$ | 8 | $n \mathrm{nsmin}$ | SCLK high time |
| $\mathrm{t}_{3}$ | 8 | ns min | SCLK low time |
| $\mathrm{t}_{4}{ }^{2}$ | 13 | ns min | $\overline{\text { SYNC }}$ falling edge to SCLK falling edge setup time |
| $\mathrm{t}_{5}$ | 5 | ns min | Data setup time |
| $\mathrm{t}_{6}$ | 3 | ns min | Data hold time |
| $\mathrm{t}_{7}$ | 5 | ns min | $\overline{\text { SYNC }}$ rising edge to SCLK falling edge |
| $\mathrm{t}_{8}$ | 30 | ns min | Minimum $\overline{\text { SYNC }}$ high time |
| $\mathrm{t}_{9}$ | 0 | ns min | SCLK falling edge to $\overline{\text { LDAC }}$ falling edge |
| $\mathrm{t}_{10}$ | 12 | ns min | $\overline{\text { LDAC }}$ pulse width |
| $\mathrm{t}_{11}$ | 10 | ns min | SCLK falling edge to $\overline{\mathrm{LDAC}}$ rising edge |

[^1]

Figure 2. Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Rating |
| :---: | :---: |
| VDD to GND | -0.3 V to +7V |
| $V_{\text {Ref, }}$ Rfb to GND | -12 V to +12 V |
| lout1, lout2 to GND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Logic Input and Output ${ }^{1}$ | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Operating Temperature Range Extended Industrial (YVersion) | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| 10-lead MSOP $\theta_{\mathrm{JA}}$ Thermal Impedance | $206^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature, Soldering (10 secs) | $300^{\circ} \mathrm{C}$ |
| IR Reflow, Peak Temperature (<20 secs) | $235^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

| Iout ${ }^{1}$ |  | $10 \mathrm{R}_{\mathrm{FB}}$ |
| :---: | :---: | :---: |
| $\mathrm{l}_{\text {OUT }}{ }^{2} 2$ | AD5425 | $9 \mathrm{~V}_{\text {REF }}$ |
| GND 3 |  | $8 \mathrm{~V}_{\text {D }}$ |
| SCLK 4 | (Not to Scale) | 7 LDAC |
| SDIN 5 |  | 6 SYNC |

Figure 3. Pin Configuration
Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | lout1 | DAC Current Output. |
| 2 | lout2 | DAC Analog Ground. This pin must normally be tied to the analog ground of the system. |
| 3 | GND | Digital Ground Pin. |
| 4 | SCLK | Serial Clock Input. Data is clocked into the input shift register on each falling edge of the serial clock input. This device can accommodate clock rates of up to 50 MHz . |
| 5 | SDIN | Serial Data Input. Data is clocked into the 8-bit input register on each falling edge of the serial clock input. |
| 6 | $\overline{\text { SYNC }}$ | Active Low Control Input. This is the frame synchronization signal for the input data. When $\overline{\text { SYNC }}$ goes low, it powers on the SCLK and DIN buffers and the input shift register is enabled. Data is transferred on each falling edge of the following 8 clocks. |
| 7 | $\overline{\text { LDAC }}$ | Load DAC Input. Updates the DAC output. The DAC is updated when this signal goes low or alternatively; if this line is held permanently low, an automatic update mode is selected whereby the DAC is updated after 8 SCLK falling edges with $\overline{\text { SYNC }}$ low. |
| 8 | $V_{\text {DD }}$ | Positive Power Supply Input. This device can be operated from a supply of 2.5 V to 5.5 V . |
| 9 | $V_{\text {REF }}$ | DAC Reference Voltage Input Terminal. |
| 10 | $\mathrm{R}_{\text {FB }}$ | DAC Feedback Resistor Pin. Establishes voltage output for the DAC by connecting to external amplifier output. |

TYPICAL PERFORMANCE CHARACTERISTICS


Figure 4. Integral Nonlinearity (INL) vs. Code (8-Bit DAC)


Figure 5. Differential Nonlinearity (DNL) vs. Code (8-Bit DAC)


Figure 6. INL vs. Reference Voltage


Figure 7. DNL vs. Reference Voltage


Figure 8. Iout1 Leakage Current vs. Temperature


Figure 9. Gain Error vs. Temperature


Figure 10. Linearity vs. VBIAS Voltage Applied to lout2


Figure 11. Gain and Offset Errors vs. VBIAS Voltage Applied to IouT2


Figure 12. Linearity vs. $V_{\text {BIAS }}$ Voltage Applied to IOUT2


Figure 13. Gain and Offset Errors vs. Voltage Applied to lout2


Figure 14. Gain and Offset Errors vs. VBIAS Voltage Applied to Iout2


Figure 15. Linearity vs. VBIAS Voltage Applied to Iout2


Figure 16. Supply Current vs. Input Voltage


Figure 17. Threshold Voltages vs. Supply Voltage


Figure 18. Reference Multiplying Bandwidth—All 1s Loaded


Figure 19. Midscale Transition, $V_{\text {REF }}=3.5 \mathrm{~V}$


Figure 20. Reference Multiplying Bandwidth vs. Frequency and Code


Figure 21. Reference Multiplying Bandwidth vs. Frequency and Compensation Capacitor


Figure 22. THD and Noise vs. Frequency


Figure 23. Power Supply Rejection vs. Frequency


Figure 24. Wideband SFDR, Clock $=2 \mathrm{MHz}$, fout $=50 \mathrm{kHz}$


Figure 25. Wideband SFDR, Clock $=2 \mathrm{MHz}$, fout $=20 \mathrm{kHz}$


Figure 26. Narrow-Band SFDR, Clock $=2 \mathrm{MHz}$, fout $=20 \mathrm{kHz}$


Figure 27. Narrow-Band SFDR, Clock $=2 \mathrm{MHz}$, fout $=50 \mathrm{kHz}$


Figure 28. Narrow-Band IMD ( $\pm 50 \%$ ) Clock $=2 \mathrm{MHz}$,
$f_{\text {OUT }} 1=20 \mathrm{kHz}, f_{\text {out }} 2=25 \mathrm{kHz}$

## TERMINOLOGY

Relative Accuracy
Relative accuracy or endpoint nonlinearity is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is measured after adjusting for zero and full scale and is normally expressed in LSBs or as a percentage of full-scale reading.

## Differential Nonlinearity

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of -1 LSB maximum over the operating temperature range ensures monotonicity.

## Gain Error

Gain error or full-scale error is a measure of the output error between an ideal DAC and the actual device output. For these DACs, ideal maximum output is $V_{\text {REF }}-1$ LSB. Gain error of the DACs is adjustable to 0 with external resistance.

## Output Leakage Current

Output leakage current is current that flows in the DAC ladder switches when the switches are turned off. The Iour 1 terminal can be measured by loading all 0 s to the DAC and measuring the Iout 1 current. Minimum current flows in the Iout 2 line when the DAC is loaded with all 1 s .

## Output Capacitance

Capacitance from Iour 1 or Iout 2 to AGND.

## Output Current Settling Time

This is the amount of time it takes for the output to settle to a specified level for a full-scale input change. For these devices, it is specified with a $100 \Omega$ resistor to ground.
The settling time specification includes the digital delay from $\overline{\text { SYNC }}$ rising edge to the full-scale output charge.

## Digital-to-Analog Glitch Impulse

The amount of charge injected from the digital inputs to the analog output when the inputs change state. This is normally specified as the area of the glitch in either pA -s or nV-s depending upon whether the glitch is measured as a current or voltage signal.

## Digital Feedthrough

When the device is not selected, high frequency logic activity on the device digital inputs can be capacitively coupled to display as noise on the Iоut pins and subsequently into the following circuitry. This noise is digital feedthrough.

## Multiplying Feedthrough Error

This is the error due to capacitive feedthrough from the DAC reference input to the DAC Iout 1 terminal, when all 0 s are loaded to the DAC.

## Total Harmonic Distortion (THD)

The DAC is driven by an ac reference. The ratio of the rms sum of the harmonics of the DAC output to the fundamental value is the THD. Usually only the lower order harmonics are included, such as second to fifth.

$$
T H D=20 \log \frac{\sqrt{\left(V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+V_{5}^{2}\right)}}{V_{1}}
$$

## Digital Intermodulation Distortion (IMD)

Second-order IMD measurements are the relative magnitude of the fa and fb tones generated digitally by the DAC and the second-order products at $2 \mathrm{fa}-\mathrm{fb}$ and 2 fb - fa .
Spurious-Free Dynamic Range (SFDR)
SFDR is the usable dynamic range of a DAC before spurious noise interferes or distorts the fundamental signal. It is the measure of the difference in amplitude between the fundamental and the largest harmonically or nonharmonically related spur from dc to full Nyquist bandwidth (half the DAC sampling rate, or $\mathrm{f}_{\mathrm{s}} / 2$ ). Narrow-band SFDR is a measure of SFDR over an arbitrary window size, in this case $50 \%$ of the fundamental. Digital SFDR is a measure of the usable dynamic range of the DAC when the signal is a digitally generated sine wave.

## THEORY OF OPERATION

The AD5425 is an 8-bit current output DAC consisting of a standard inverting R-2R ladder configuration. A simplified diagram is shown in Figure 29. The feedback resistor, $\mathrm{R}_{\mathrm{FB}}$, has a value of $R$. The value of $R$ is typically $10 \mathrm{k} \Omega$ (minimum $8 \mathrm{k} \Omega$ and maximum $12 \mathrm{k} \Omega$ ). If Iout 1 and Iout 2 are kept at the same potential, a constant current flows in each ladder leg, regardless of digital input code. Therefore, the input resistance presented at $V_{\text {ref }}$ is always constant and nominally of value $R$. The DAC output, Iout, is code dependent, producing various resistances and capacitances. When choosing the external amplifier, take into account the variation in impedance generated by the DAC on the amplifiers inverting input node.


Figure 29. Simplified Ladder
Access is provided to the $\mathrm{V}_{\mathrm{ReF}}, \mathrm{R}_{\mathrm{FB}}$, Iout 1 , and Iout 2 terminals of the DAC, making the device extremely versatile and allowing it to be configured in several different operating modes, for example, to provide a unipolar output, bipolar output, or in single-supply modes of operation in unipolar mode or 4-quadrant multiplication in bipolar mode. Note that a matching switch is used in series with the internal $\mathrm{R}_{\mathrm{FB}}$ feedback resistor. If users attempt to measure $\mathrm{R}_{\mathrm{FB}}$, power must be applied to $\mathrm{V}_{\mathrm{DD}}$ to achieve continuity.

## CIRCUIT OPERATION

## Unipolar Mode

Using a single operational amplifier, this device can easily be configured to provide 2-quadrant multiplying operation or a unipolar output voltage swing, as shown in Figure 30.
When an output amplifier is connected in unipolar mode, the output voltage is given by

$$
V_{O U T}=-V_{R E F} \times \frac{D}{2^{n}}
$$

where D is the fractional representation of the digital word loaded to the DAC, in this case 0 to 255 , and n is the number of bits.
Note that the output voltage polarity is opposite to the $V_{\text {REF }}$ polarity for dc reference voltages.
This DAC is designed to operate with either negative or positive reference voltages. The VDD power pin is used by only the internal digital logic to drive the on and off states of the DAC switches.
This DAC is also designed to accommodate ac reference input signals in the range of -10 V to +10 V .

With a fixed 10 V reference, the circuit shown in Figure 30 gives a unipolar 0 V to -10 V output voltage swing. When $\mathrm{V}_{\text {IN }}$ is an ac signal, the circuit performs 2-quadrant multiplication.
Table 5 shows the relationship between digital code and the expected output voltage for unipolar operation.

Table 5. Unipolar Code Table

| Digital Input | Analog Output (V) |
| :--- | :--- |
| 11111111 | $-V_{\text {REF }}(255 / 256)$ |
| 10000000 | $-V_{\text {REF }}(128 / 256)=-V_{\text {REF }} / 2$ |
| 00000001 | $-V_{\text {REF }}(1 / 256)$ |
| 00000000 | $-V_{\text {REF }}(0 / 256)=0$ |



NOTES:

1. R1 AND R2 USED ONLY IF GAIN ADJUSTMENT IS REQUIRED. 2. C1 PHASE COMPENSATION (1pF TO 2pF) MAY BE REQUIRED IF A1 IS A HIGH SPEED AMPLIFIER.

Figure 30. Unipolar Operation


NOTES:

1. R1 AND R2 ARE USED ONLY IF GAIN ADJUSTMENT IS REQUIRED. ADJUST R1 FOR $V_{\text {OUT }}=0$ V WITH CODE 10000000 LOADED TO DAC.
2. MATCHING AND TRACKING IS ESSENTIAL FOR RESISTOR PAIRS R3 AND R4.
3. C1 PHASE COMPENSATION (1pF TO 2pF) MAY BE REQUIRED IF A1/A2 IS A HIGH SPEED AMPLIFIER.

Figure 31. Bipolar Operation (4-Quadrant Multiplication)

## Bipolar Operation

In some applications, it may be necessary to generate full 4-quadrant multiplying operation or a bipolar output swing. This can be easily accomplished by using another external amplifier and some external resistors, as shown in Figure 31. In this circuit, the second amplifier, A2, provides a gain of 2. Biasing the external amplifier with an offset from the reference voltage, results in full 4-quadrant multiplying operation. The transfer function of this circuit shows that both negative and positive output voltages are created as the input data, D , is incremented from code zero $\left(\right.$ Vout $\left.=-V_{\text {ref }}\right)$, to midscale $($ Vout $=0 \mathrm{~V})$, to full scale (Vout $\left.=+V_{\text {ref }}\right)$.

$$
V_{O U T}=\left(V_{\text {REF }} \times D / 2^{n-1}\right)-V_{\text {REF }}
$$

Where D is the fractional representation of the digital word loaded to the DAC and n is the resolution of the DAC.

When $\mathrm{V}_{\text {IN }}$ is an ac signal, the circuit performs 4-quadrant multiplication.
Table 6 shows the relationship between digital code and the expected output voltage for bipolar operation.

Table 6. Bipolar Code Table

| Digital Input | Analog Output (V) |
| :--- | :--- |
| 11111111 | $+V_{\text {REF }}(127 / 128)$ |
| 10000000 | 0 |
| 00000001 | $-V_{\text {REF }}(127 / 128)$ |
| 00000000 | $-V_{\text {REF }}(128 / 128)$ |

## Stability

In the I to V configuration, the Iout of the DAC and the inverting node of the operational amplifier must be connected as closely as possible and proper printed circuit board (PCB) layout techniques must be employed. Since every code change corresponds to a step function, gain peaking can occur if the operational amplifier has limited gain bandwidth product (GBP) and there is excessive parasitic capacitance at the inverting node. This parasitic capacitance introduces a pole into the open-loop response, which can cause ringing or instability in closed-loop applications.

An optional compensation capacitor, C 1 , can be added in parallel with $\mathrm{R}_{\mathrm{Fb}}$ for stability, as shown in Figure 30 and Figure 31. Too small a value of C 1 can produce ringing at the output, while too large a value can adversely affect the settling time. C 1 must be found empirically, but 1 pF to 2 pF is generally adequate for compensation.

## SINGLE-SUPPLY APPLICATIONS

## Current Mode Operation

In the current mode circuit of Figure 32, Iout 2 and hence Iour 1 is biased positive by an amount applied to $\mathrm{V}_{\text {bias. }}$. In this configuration, the output voltage is given by

$$
V_{O U T}=\left[D \times\left(R_{F B} / R_{D A C}\right) \times\left(V_{B I A S}-V_{I N}\right)\right]+V_{B I A S}
$$

As D varies from 0 to 255 , the output voltage varies from

$$
V_{\text {OUT }}=V_{\text {BIAS }} \text { to } V_{\text {oUt }}=2 V_{\text {BIAS }}-V_{\text {IN }}
$$



## NOTES:

1. ADDITIONAL PINS OMITTED FOR CLARITY
2. C1 PHASE COMPENSATION (1pF TO 2pF) MAY BE REQUIRED IF A1 IS A HIGH SPEED AMPLIFIER.

Figure 32. Single-Supply Current Mode Operation
$\mathrm{V}_{\text {BIAS }}$ must be a low impedance source capable of sinking and sourcing all possible variations in current at the IouT2 terminal without any problems.

It is important to note that $\mathrm{V}_{\text {IN }}$ is limited to low voltages because the switches in the DAC ladder no longer have the same sourcedrain drive voltage. As a result, the on resistance differs and this degrades the linearity of the DAC.

## Voltage Switching Mode of Operation

Figure 33 shows this DAC operating in the voltage switching mode. The reference voltage $\mathrm{V}_{\text {IN }}$ is applied to the Iout 1 pin, Iout 2 is connected to AGND, and the output voltage is available at the $\mathrm{V}_{\text {ReF }}$ terminal. In this configuration, a positive reference voltage results in a positive output voltage, making single-supply operation possible. The output from the DAC is voltage at a constant impedance (the DAC ladder resistance), thus an operational amplifier is necessary to buffer the output voltage. The reference input no longer sees constant input impedance, but one that varies with code. So, the voltage input must be driven from a low impedance source.


NOTES:

1. ADDITIONAL PINS OMITTED FOR CLARITY
2. C1 PHASE COMPENSATION (1pF TO 2 pF ) MAY BE REQUIRED IF A1 IS A HIGH SPEED AMPLIFIER.

Figure 33. Single-Supply Voltage Switching Mode Operation

It is important to note that $\mathrm{V}_{\text {IN }}$ is limited to low voltage because the switches in the DAC ladder no longer have the same source drain drive voltage. As a result, the on resistance differs, which degrades the linearity of the DAC.
$\mathrm{V}_{\text {IN }}$ must also not go negative by more than 0.3 V , otherwise an internal diode turns on, exceeding the maximum ratings of the device. In this type of application, the full range of the DAC multiplying capability is lost.

## ADDING GAIN

In applications where the output voltage is required to be greater than $\mathrm{V}_{\text {IN }}$, gain can be added with an additional external amplifier or it can be achieved in a single stage. It is important to take into consideration the effect of temperature coefficients of the thin film resistors of the DAC. Simply placing a resistor in series with the $\mathrm{R}_{\mathrm{FB}}$ resistor causes mismatches in the temperature coefficients and results in larger gain temperature coefficient errors. Instead, the circuit of Figure 34 is a recommended method of increasing the gain of the circuit. R1, R2, and R3 must all have similar temperature coefficients but do not need to match the temperature coefficients of the DAC. This approach is recommended in circuits where gains of greater than 1 are required. Note that $\mathrm{R}_{\mathrm{FB}} \gg \mathrm{R} 2 / / \mathrm{R} 3$ and a gain error percentage of $100 \times(\mathrm{R} 2 / / \mathrm{R} 3) / \mathrm{R}_{\mathrm{FB}}$ must be taken into consideration.


1. ADDITIONAL PINS OMITTED FOR CLARITY.
2. C1 PHASE COMPENSATION (1pF TO 2pF) MAY BE REQUIRED IF A1 IS A HIGH SPEED AMPLIFIER.

Figure 34. Increasing the Gain of Current Output DAC

## DACs USED AS A DIVIDER OR PROGRAMMABLE GAIN ELEMENT

Current steering DACs are very flexible and lend themselves to many different applications. If this type of DAC is connected as the feedback element of an operational amplifier and $R_{F B}$ is used as the input resistor as shown in Figure 35, then the output voltage is inversely proportional to the digital input fraction, D.

For $\mathrm{D}=1-2^{-\mathrm{n}}$, the output voltage is

$$
V_{\text {OUT }}=-V_{I N} / D=-V_{I N} /\left(1-2^{-n}\right)
$$

As $D$ is reduced, the output voltage increases. For small values of $D$, it is important to ensure that the amplifier does not saturate and that the required accuracy is met. For example, an 8-bit DAC driven with the Binary Code 0x10 (00010000), that is, 16 decimal, in the circuit of Figure 35, causes the output voltage to be $16 \times \mathrm{V}_{\text {IN }}$.

However, if the DAC has a linearity specification of $\pm 0.5 \mathrm{LSB}$, then D can in fact have a weight anywhere in the range 15.5/256 to $16.5 / 256$. Therefore, the possible output voltage is in the range of $15.5 \mathrm{~V}_{\text {IN }}$ to $16.5 \mathrm{~V}_{\text {IN }}-$ an error of $3 \%$, even though the DAC itself has a maximum error of $0.2 \%$.


NOTE:

1. ADDITIONAL PINS OMITTED FOR CLARITY.

Figure 35. Current Steering DAC Used as a Divider or Programmable Gain Element

DAC leakage current is also a potential error source in divider circuits. The leakage current must be counterbalanced by an opposite current supplied from the operational amplifier through the DAC. Since only a fraction, D, of the current into the $\mathrm{V}_{\text {Ref }}$ terminal is routed to the Ioutl terminal, the output voltage has to change as follows:

Output Error Voltage Due to DAC Leakage $=($ Leakage $\times R) / D$
where $R$ is the DAC resistance at the $V_{\text {ref }}$ terminal. For a DAC leakage current of $10 \mathrm{nA}, \mathrm{R}=10 \mathrm{k} \Omega$. With a gain (that is, $1 / \mathrm{D}$ ) of 16 , the error voltage is 1.6 mV .

## REFERENCE SELECTION

When selecting a reference for use with the AD5425 current output DAC, pay attention to the reference output voltage temperature coefficient specification. This parameter not only affects the full-scale error, but can also affect the linearity (INL and DNL) performance. The reference temperature coefficient must be consistent with the system accuracy specifications. For example, an 8-bit system required to hold the overall specification to within 1 LSB over the temperature range $0^{\circ} \mathrm{C}$ to $50^{\circ} \mathrm{C}$ dictates that the maximum system drift with temperature must be less than $78 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. A 12 -bit system with the same temperature range to overall specification within 2 LSB requires a maximum drift of $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. By choosing a precision reference with a low output temperature coefficient, this error source can be minimized. Table 7 suggests some of the references available from Analog Devices, Inc., that are suitable for use with this range of current output DACs.

## AMPLIFIER SELECTION

The primary requirement for the current steering mode is an amplifier with low input bias currents and low input offset voltage. The input offset voltage of an operational amplifier is multiplied by the variable gain (due to the code dependent output resistance of the DAC) of the circuit.

A change in this noise gain between two adjacent digital fractions produces a step change in the output voltage due to the amplifier input offset voltage. This output voltage change is superimposed on the desired change in output between the two codes and gives rise to a differential linearity error, which if large enough, could cause the DAC to be nonmonotonic.

The input bias current of an operational amplifier also generates an offset at the voltage output as a result of the bias current flowing in the feedback resistor, $\mathrm{R}_{\mathrm{FB}}$. Most operational amplifiers have input bias currents low enough to prevent any significant errors.

Common-mode rejection of the operational amplifier is important in voltage switching circuits, since it produces a code dependent error at the voltage output of the circuit. Most operational amplifiers have adequate common-mode rejection for use at an 8-bit resolution.
Provided the DAC switches are driven from true wideband low impedance sources ( $\mathrm{V}_{\text {IN }}$ and AGND), they settle quickly. Consequently, the slew rate and settling time of a voltage switching DAC circuit is determined largely by the output operational amplifier. To obtain minimum settling time in this configuration, it is important to minimize capacitance at the $V_{\text {ReF }}$ node (voltage output node in this application) of the DAC. This is done by using low inputs capacitance buffer amplifiers and careful board design.
Most single-supply circuits include ground as part of the analog signal range, which requires an amplifier that can handle rail-to-rail signals. There is a large range of single-supply amplifiers available from Analog Devices.

Table 7. Suitable Analog Devices Precision References

| Part No. | Output Voltage (V) | Initial Tolerance (\%) | Temp Drift (ppm/ ${ }^{\circ} \mathbf{C}$ ) | Iss (mA) | Output Noise ( $\boldsymbol{\mu} \mathbf{V} \mathbf{p - p}$ ) | Package |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| ADR01 | 10 | 0.05 | 3 | 1 | 20 |  |
| ADR01 | 10 | 0.05 | 9 | 1 | 20 | SOIC-8 |
| ADR02 | 5 | 0.06 | 3 | 1 | 10 | TSOT-23, SC70 |
| ADR02 | 5 | 0.06 | 9 | 1 | SOIC-8 |  |
| ADR03 | 2.5 | 0.10 | 3 | 6 | TSOT-23, SC70 |  |
| ADR03 | 2.5 | 0.10 | 9 | 1 | SOIC-8 |  |
| ADR06 | 3 | 0.10 | 3 | 6 | TSOT-23, SC70 |  |
| ADR06 | 3 | 0.10 | 9 | 1 | SOIC-8 |  |
| ADR431 | 2.5 | 0.04 | 3 | 10 | TSOT-23, SC70 |  |
| ADR435 | 5 | 0.04 | 3 | 3.8 | SOIC-8 |  |
| ADR391 | 2.5 | 0.16 | 9 | 8 | SOIC-8 |  |
| ADR395 | 5 | 0.10 | 9 | 0.12 | 5 | TSOT-23 |

Table 8. Suitable Precision Analog Devices Operational Amplifiers

|  |  |  | $\mathbf{0 . 1 ~ H z ~ t o ~} \mathbf{1 0 ~ H z}$ <br> Part No. | Supply Voltage (V) | $\mathbf{V}$ os $(\mathbf{M a x})(\boldsymbol{\mu V})$ | $\mathbf{I}_{\mathbf{B}}(\mathbf{M a x})(\mathbf{n A})$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathbf{N o i s e}(\boldsymbol{\mu V} \mathbf{~ p - p )}$ | Supply Current ( $\boldsymbol{\mu A})$ | Package |  |  |  |  |
| OP97 | $\pm 2$ to $\pm 20$ | 25 | 0.1 | 0.5 | 600 | SOIC-8 |
| OP1177 | $\pm 2.5$ to $\pm 15$ | 60 | 2 | 0.4 | 500 | MSOP, SOIC-8 |
| AD8551 | 2.7 to 5 | 5 | 0.05 | 1 | 975 | MSOP, SOIC-8 |
| AD8603 | 1.8 to 6 | 50 | 0.001 | 2.3 | 50 | TSOT |
| AD8628 | 2.7 to 6 | 5 | 0.1 | 0.5 | 850 | TSOT, SOIC-8 |

Table 9. Suitable High Speed Analog Devices Operational Amplifiers

| Part No. | Supply Voltage (V) | BW at ACL (MHz) | Slew Rate (V/ $\boldsymbol{\mu s})$ | V os $_{\text {( Max) }}(\boldsymbol{\mu V})$ | $\mathbf{I}_{\mathbf{B}}(\mathbf{M a x})(\mathbf{n A})$ | Package |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD8065 | 5 to 24 | 145 | 180 | 1500 | 6000 | SOIC-8, SOT-23,MSOP |
| AD8021 | $\pm 2.5$ to $\pm 12$ | 490 | 120 | 1000 | 10500 | SOIC-8, MSOP |
| AD8038 | 3 to 12 | 350 | 425 | 3000 | 750 | SOIC-8, SC70-5 |
| AD9631 | $\pm 3$ to $\pm 6$ | 320 | 1300 | 10000 | 7000 | SOIC-8 |

## SERIAL INTERFACE

The AD5425 has a simple 3-wire interface that is compatible with SPI, QSPI, MICROWIRE, and DSP interface standards. Data is written to the device in 8 -bit words. This 8 -bit word consists of 8 data bits, as shown in Figure 36.


Figure 36. 8-Bit Input Shift Register Contents
$\overline{\text { SYNC }}$ is an edge triggered input that acts as a frame synchronization signal and chip enable. Data can be transferred into the device only while $\overline{\text { SYNC }}$ is low. To start the serial data transfer, $\overline{\text { SYNC }}$ must be taken low, observing the minimum $\overline{\text { SYNC }}$ falling to SCLK falling edge setup time, $\mathrm{t}_{4}$.
After loading eight data bits to the shift register, the $\overline{\text { SYNC }}$ line is brought high. The contents of the DAC register and the output are updated by bringing $\overline{\text { LDAC }}$ low any time after the 8 -bit data transfer is complete, as seen in the timing diagram of Figure 2. $\overline{\mathrm{LDAC}}$ can be tied permanently low if required. For another serial transfer to take place, the interface must be enabled by another falling edge of $\overline{\text { SYNC. }}$

## Low Power Serial Interface

To minimize the power consumption of the device, the interface fully powers up only when the device is being written to, that is, on the falling edge of SYNC. The SCLK and SDIN input buffers are powered down on the rising edge of $\overline{S Y N C}$.

## MICROPROCESSOR INTERFACING

Microprocessor interfacing to this DAC is via a serial bus that uses standard protocol compatible with microcontrollers and DSP processors. The communications channel is a 3-wire interface consisting of a clock signal, a data signal, and a synchronization signal. An $\overline{\mathrm{LDAC}}$ pin is also included. The AD5425 requires an 8 -bit word with the default being data valid on the falling edge of SCLK, but this is changeable via the control bits in the data-word.

## ADSP-21xx to AD5425 Interface

The ADSP-21xx family of DSPs is easily interfaced to this family of DACs without extra glue logic. Figure 37 shows an example of an SPI interface between the DAC and the ADSP-2191M. SCK of the DSP drives the serial clock line, SCLK. SYNC is driven from one of the port lines, in this case $\overline{\text { SPIxSEL }}$.

${ }^{1}$ ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 37. ADSP-2191M SPI to AD5425 Interface
A serial interface between the DAC and DSP SPORT is shown in Figure 38. In this interface example, SPORT0 is transfers data to the DAC shift register. Transmission is initiated by writing a word to the Tx register after the SPORT has been enabled. In a write sequence, data is clocked out on each rising edge of the DSP serial clock and clocked into the DAC input shift register on the falling edge of the SCLK. The update of the DAC output takes place on the rising edge of the $\overline{\mathrm{SYNC}}$ signal.

${ }^{1}$ ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 38. ADSP-2191M SPORT to AD5425 Interface
Communication between two devices at a given clock speed is possible when the following specifications from one device to the other are compatible: frame sync delay and frame sync setup and hold, data delay and data setup and hold, and SCLK width. The DAC interface expects a $\mathrm{t}_{4}$ (SYNC falling edge to SCLK falling edge setup time) of 13 ns minimum. Consult the ADSP-21xx user manual for information on clock and frame sync frequencies for the SPORT register.

Table 10. SPORT Control Register Setup

| Name | Setting | Description |
| :--- | :--- | :--- |
| TFSW | 1 | Alternate framing |
| INVTFS | 1 | Active low frame signal |
| DTYPE | 00 | Right justify data |
| ISCLK | 1 | Internal serial clock |
| TFSR | 1 | Frame every word |
| ITFS | 1 | Internal framing signal |
| SLEN | 0111 | 8-bit data-word |

## ADSP-BF504 to ADSP-BF592 Device Family to AD5425 Interface

The ADSP-BF504 to ADSP-BF592 device family of processors has an SPI-compatible port that enables the processor to communicate with SPI-compatible devices. A serial interface between the ADSP-BF504 to ADSP-BF592 device family and the AD5425 DAC is shown in Figure 39. In this configuration, data is transferred through the MOSI (master output/slave input) pin. $\overline{\text { SYNC }}$ is driven by the SPI chip select pin, which is a reconfigured programmable flag pin.


Figure 39. ADSP-BF504 to ADSP-BF592 Device Family to AD5425 Interface (ADSP-BFxx Denotes the ADSP-BF504 to ADSP-BF592)

The ADSP-BF504 to ADSP-BF592 processors incorporate channel synchronous serial ports (SPORT). A serial interface between the DAC and the DSP SPORT is shown in Figure 40. When the SPORT is enabled, initiate transmission by writing a word to the Tx register. The data is clocked out on each rising edge of the DSP serial clock and clocked into the DAC input shift register on the falling edge of the SCLK. The DAC output is updated by using the transmit frame synchronization (TFS) line to provide a $\overline{\text { SYNC }}$ signal.

${ }^{1}$ ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 40. ADSP-BF504 to ADSP-BF592 Device Family to AD5425 Interface (ADSP-BFxx Denotes the ADSP-BF504 to ADSP-BF592)

## 80C51/80L51 to AD5425 Interface

A serial interface between the DAC and the 8051 is shown in Figure 41. TxD of the 8051 drives SCLK of the DAC serial interface, while RxD drives the serial data line, $\mathrm{D}_{\mathrm{IN}}$ P3. 3 is a bitprogrammable pin on the serial port that drives $\overline{\mathrm{SYNC}}$. When data is transmitted to the switch, P3.3 is taken low. The 80C51/ 80 L 51 transmits data in 8-bit bytes, which fits the AD5425 since it only requires an 8 -bit word.

Data on RxD is clocked out of the microcontroller on the rising edge of TxD and is valid on the falling edge. As a result, no glue logic is required between the DAC and microcontroller interface. P3.3 is taken high at the completion of this cycle. The 8051 provides the LSB of the SBUF register as the first bit in the data stream. The DAC input register requires that the MSB is the first bit received. The transmit routine must take this into account.

${ }^{1}$ ADDITIONAL PINS OMITTED FOR CLARITY.

## Figure 41. 80C51/80L51 to AD5425 Interface

## MC68HC1 1 Interface to AD5425 Interface

Figure 42 shows an example of a serial interface between the DAC and the MC68HC11 microcontroller. The serial peripheral interface (SPI) on the MC68HC11 is configured for master mode $(\operatorname{MSTR}=1)$, clock polarity bit $(\mathrm{CPOL})=0$, and the clock phase bit $(\mathrm{CPHA})=1$. The SPI is configured by writing to the SPI control register (SPCR). SCK of the MC68HC11 drives the SCLK of the DAC interface, the MOSI output drives the serial data line, $\mathrm{D}_{\mathbb{N}}$, of the AD5425. The $\overline{\text { SYNC }}$ signal is derived from a port line, PC7. When data is being transmitted to the AD5425, the $\overline{\text { SYNC }}$ line is taken low (PC7). Data appearing on the MOSI output is valid on the falling edge of SCK. Serial data from the MC68HC11 is transmitted in 8-bit bytes with only 8 falling clock edges occurring in the transmit cycle. Data is transmitted MSB first. PC7 is taken high at the end of the write.

${ }^{1}$ ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 42. 68HC11/68L11 to AD5425 Interface

## MICROWIRE to AD5425 Interface

Figure 43 shows an interface between the DAC and any MICROWIRE-compatible device. Serial data is shifted out on the falling edge of the serial clock, SK , and is clocked into the DAC input shift register on the rising edge of SK, which corresponds to the falling edge of the DAC SCLK.

${ }^{1}$ ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 43. MICROWIRE to AD5425 Interface

## PIC16C6x/PIC16C7x to AD5425

The PIC16C6x/PIC16C7x (Microchip) synchronous serial port (SSP) is configured as an SPI master with the clock polarity bit $(C K P)=0$. This is done by writing to the synchronous serial port control register (SSPCON). In this example, RA1 input/output port provides a $\overline{\text { SYNC }}$ signal and enable the DAC serial port. This microcontroller transfers eight bits of data during each serial transfer operation. Figure 44 shows the connection diagram.


Figure 44. PIC16C6x/PIC16C7x to AD5425 Interface

## PCB LAYOUT AND POWER SUPPLY DECOUPLING

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The PDB on which the AD5425 is mounted must be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the DAC is in a system where multiple devices require an AGND to DGND connection, the connection must be made at one point only. The star ground point must be established as close as possible to the device.
These DACs must have an ample supply bypassing of $10 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$ on the supply and located as close to the package as possible-ideally up against the device. The $0.1 \mu \mathrm{~F}$ capacitor must have low effective series resistance (ESR) and effective series inductance (ESI), such as found in the common ceramic types that provide a low impedance path to ground at high frequencies, to handle transient currents due to internal logic switching. Low ESR, $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum or electrolytic capacitors must also be applied at the supplies to minimize transient disturbance and to filter out low frequency ripple.

Fast switching signals such as clocks must be shielded with digital ground to avoid radiating noise to other parts of the board and must never be run near the reference inputs.
Avoid crossover of digital and analog signals. Traces on opposite sides of the board must run at right angles to each other. This reduces the effects of feedthrough through the board. A microstrip technique is by far the best, but not always possible with a doublesided board. In this technique, the component side of the board is dedicated to the ground plane while signal traces are placed on the solder side.

It is good practice to employ compact, minimum lead length PCB layout design. Leads to the input must be as short as possible to minimize infrared drops and stray inductance.
The PCB metal traces between $V_{\text {ReF }}$ and $R_{F B}$ must also be matched to minimize gain error. To maximize high frequency performance, the I to V amplifier must be located as close to the device as possible.

## Data Sheet

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-187-BA

Figure 45. 10-Lead Mini Small Outline Package [MSOP] (RM-10)
Dimensions shown in millimeters
ORDERING GUIDE

| Model $^{1}$ | Resolution (Bits) | INL (LSBs) | Temperature Range | Package Description | Branding | Package Option |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD5425YRMZ | 8 | $\pm 0.25$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10 -Lead MSOP | D9U | RM-10 |
| AD5425YRMZ-REEL | 8 | $\pm 0.25$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10 -Lead MSOP | D9U | RM- 10 |
| AD5425YRMZ-REEL7 | 8 | $\pm 0.25$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10 -Lead MSOP | D9U | RM-10 |

## NOTES


[^0]:    ${ }^{1}$ Guaranteed by design and characterization, not subject to production test.

[^1]:    ${ }^{1}$ Guaranteed by design and characterization, not subject to production test.
    ${ }^{2}$ Falling or rising edge as determined by control bits of serial word.

