# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## 16-Channel High Performance Differential Output, 192 kHz, 24-Bit DAC

**Data Sheet** 

## ADAU1966

#### **FEATURES**

118 dB DAC dynamic range and SNR -98 dB THD + N **Differential voltage DAC output** 2.5 V digital, 5 V analog and 3.3 V or 5 V I/O supplies 521 mW total (32.6 mW/channel) guiescent power PLL generated or direct MCLK master clock Low EMI design Linear regulator driver to generate digital supply Supports 24-bit and 32 kHz to 192 kHz sample rates Low propagation 192 kHz sample rate mode Log volume control with autoramp function Temperature sensor with digital readout ±3°C accuracy SPI and I<sup>2</sup>C controllable for flexibility Software-controllable clickless mute Software power-down Right-justified, left-justified, I<sup>2</sup>S, and TDM modes Master and slave modes with up to 16-channel input/output 80-lead LQFP package **Qualified for automotive applications** 

#### **APPLICATIONS**

Automotive audio systems Home theater systems Digital audio effects processors

#### **GENERAL DESCRIPTION**

The ADAU1966 is a high performance, single-chip DAC that provides 16 digital-to-analog converters (DACs) with differential output using the Analog Devices, Inc., patented multibit sigma-delta ( $\Sigma$ - $\Delta$ ) architecture. An SPI/I<sup>2</sup>C port is included, allowing a microcontroller to adjust volume and many other parameters. The ADAU1966 operates from 2.5 V digital, 5 V analog and 3.3 V or 5 V input/output supplies. A linear regulator is included to generate the digital supply voltage from the analog supply voltage. The ADAU1966 is available in an 80-lead LQFP package.

The ADAU1966 is designed for low EMI. This consideration is apparent in both the system and circuit design architectures. By using the on-board PLL to derive the internal master clock from an external LRCLK, the ADAU1966 can eliminate the need for a separate high frequency master clock and can be used with or without a bit clock. The DACs are designed using the latest Analog Devices continuous time architectures to further minimize EMI. By using 2.5 V digital supplies, power consumption is minimized, and the digital waveforms are a smaller amplitude, further reducing emissions.



Rev. E Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2011–2016 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

# ADAU1966\* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

## COMPARABLE PARTS

View a parametric search of comparable parts.

### EVALUATION KITS

- ADAU1966/ADAU1962 Evaluation Board
- ADUSB2EBZ Evaluation Board

## DOCUMENTATION

#### Data Sheet

 ADAU1966: 16-Channel High Performance Differential Output, 192 kHz, 24-Bit DAC Data Sheet

#### **User Guides**

• UG-416: Evaluating the ADAU1966 High Performance, Low Power, Multibit Sigma-Delta DAC

## TOOLS AND SIMULATIONS $\square$

ADAU1966 IBIS Model

## DESIGN RESOURCES

- ADAU1966 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

## DISCUSSIONS

View all ADAU1966 EngineerZone Discussions.

### SAMPLE AND BUY

Visit the product page to see pricing options.

### TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK

Submit feedback for this data sheet.

## TABLE OF CONTENTS

| Features 1                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Applications1                                                                                                                                                                                                                                                                                                                              |
| General Description 1                                                                                                                                                                                                                                                                                                                      |
| Functional Block Diagram 1                                                                                                                                                                                                                                                                                                                 |
| Revision History                                                                                                                                                                                                                                                                                                                           |
| Specifications                                                                                                                                                                                                                                                                                                                             |
| Analog Performance Specifications                                                                                                                                                                                                                                                                                                          |
| Crystal Oscillator Specifications5                                                                                                                                                                                                                                                                                                         |
| Digital Input/Output Specifications5                                                                                                                                                                                                                                                                                                       |
| Power Supply Specifications                                                                                                                                                                                                                                                                                                                |
| Digital Filters 6                                                                                                                                                                                                                                                                                                                          |
| Timing Specifications7                                                                                                                                                                                                                                                                                                                     |
| Absolute Maximum Ratings9                                                                                                                                                                                                                                                                                                                  |
| Thermal Resistance9                                                                                                                                                                                                                                                                                                                        |
| ESD Caution                                                                                                                                                                                                                                                                                                                                |
| Pin Configuration and Function Descriptions10                                                                                                                                                                                                                                                                                              |
| Typical Performance Characteristics                                                                                                                                                                                                                                                                                                        |
| Typical renormance on a deteriores                                                                                                                                                                                                                                                                                                         |
| Application Circuits                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                            |
| Application Circuits14                                                                                                                                                                                                                                                                                                                     |
| Application Circuits                                                                                                                                                                                                                                                                                                                       |
| Application Circuits                                                                                                                                                                                                                                                                                                                       |
| Application Circuits                                                                                                                                                                                                                                                                                                                       |
| Application Circuits 14   Theory of Operation 15   Digital-to-Analog Converters (DACs) 15   Clock Signals 15   Power-Up and RST 16                                                                                                                                                                                                         |
| Application Circuits    14      Theory of Operation    15      Digital-to-Analog Converters (DACs)    15      Clock Signals    15      Power-Up and RST    16      Standalone Mode    17                                                                                                                                                   |
| Application Circuits    14      Theory of Operation    15      Digital-to-Analog Converters (DACs)    15      Clock Signals    15      Power-Up and RST    16      Standalone Mode    17      I <sup>2</sup> C Control Port    17                                                                                                          |
| Application Circuits    14      Theory of Operation    15      Digital-to-Analog Converters (DACs)    15      Clock Signals    15      Power-Up and RST    16      Standalone Mode    17      I <sup>2</sup> C Control Port.    17      Serial Control Port: SPI Control Mode    19                                                        |
| Application Circuits14Theory of Operation15Digital-to-Analog Converters (DACs)15Clock Signals15Power-Up and RST16Standalone Mode17I²C Control Port17Serial Control Port: SPI Control Mode19Power Supply and Voltage Reference20                                                                                                            |
| Application Circuits14Theory of Operation15Digital-to-Analog Converters (DACs)15Clock Signals15Power-Up and RST16Standalone Mode17I²C Control Port.17Serial Control Port: SPI Control Mode19Power Supply and Voltage Reference20Serial Data Ports—Data Format20                                                                            |
| Application Circuits14Theory of Operation15Digital-to-Analog Converters (DACs)15Clock Signals15Power-Up and RST16Standalone Mode17I²C Control Port17Serial Control Port: SPI Control Mode19Power Supply and Voltage Reference20Serial Data PortsData Format20Time-Division Multiplexed (TDM) Modes20                                       |
| Application Circuits14Theory of Operation15Digital-to-Analog Converters (DACs)15Clock Signals15Power-Up and RST16Standalone Mode17I²C Control Port.17Serial Control Port: SPI Control Mode19Power Supply and Voltage Reference20Serial Data Ports—Data Format20Time-Division Multiplexed (TDM) Modes20Temperature Sensor20                 |
| Application Circuits14Theory of Operation15Digital-to-Analog Converters (DACs)15Clock Signals15Power-Up and RST16Standalone Mode17I²C Control Port17Serial Control Port: SPI Control Mode19Power Supply and Voltage Reference20Serial Data PortsData Format20Time-Division Multiplexed (TDM) Modes20Temperature Sensor20Additional Modes22 |
| Application Circuits14Theory of Operation15Digital-to-Analog Converters (DACs)15Clock Signals15Power-Up and RST16Standalone Mode17I²C Control Port.17Serial Control Port: SPI Control Mode19Power Supply and Voltage Reference20Serial Data PortsData Format20Time-Division Multiplexed (TDM) Modes20Additional Modes22Register Summary24  |

|   | Block Power-Down and Thermal Sensor Control 1 Register27 | 7 |
|---|----------------------------------------------------------|---|
|   | Power-Down Control 2 Register                            | 3 |
|   | Power-Down Control 3 Register                            | ) |
|   | Thermal Sensor Temperature Readout Register              | ) |
|   | DAC Control 0 Register                                   | L |
|   | DAC Control 1 Register                                   | 2 |
|   | DAC Control 2 Register                                   | 3 |
|   | DAC Individual Channel Mutes 1 Register                  | ł |
|   | DAC Individual Channel Mutes 2 Register                  | 5 |
|   | Master Volume Control Register                           | 5 |
|   | DAC 1 Volume Control Register                            | 5 |
|   | DAC 2 Volume Control Register                            | 7 |
|   | DAC 3 Volume Control Register                            | 7 |
|   | DAC 4 Volume Control Register                            | 3 |
|   | DAC 5 Volume Control Register                            | 3 |
|   | DAC 6 Volume Control Register                            | ) |
|   | DAC 7 Volume Control Register                            | ) |
|   | DAC 8 Volume Control Register                            | ) |
|   | DAC 9 Volume Control Register                            | ) |
|   | DAC 10 Volume Control Register                           | L |
|   | DAC 11 Volume Control Register                           | L |
|   | DAC 12 Volume Control Register                           | 2 |
|   | DAC 13 Volume Control Register                           | 2 |
|   | DAC 14 Volume Control Register                           | 3 |
|   | DAC 15 Volume Control Register                           | 3 |
|   | DAC 16 Volume Control Register                           | ŧ |
|   | Common Mode and Pad Strength Register 44                 | ŧ |
|   | DAC Power Adjust 1 Register 45                           | 5 |
|   | DAC Power Adjust 2 Register 46                           | 5 |
|   | DAC Power Adjust 3 Register                              | 7 |
|   | DAC Power Adjust 4 Register 48                           | 3 |
| 0 | utline Dimensions                                        | 2 |
|   | Ordering Guide                                           | 2 |
|   | Automotive Products                                      | 2 |

#### **REVISION HISTORY**

| 3/16—Rev. D to Rev. E |  |
|-----------------------|--|
| Changes to Table 45   |  |

#### 12/13—Rev. C to Rev. D

| Changes to Features Section                               | 1  |
|-----------------------------------------------------------|----|
| Changes to General Description                            | 1  |
| Changes to Specifications Section                         | 4  |
| Deleted Table 3 and Table 4; Renumbered Sequentially      | 5  |
| Changes to Table 5                                        | 6  |
| Changes to Theory of Operation Section                    | 15 |
| Changes to Table 11                                       |    |
| Changes to Table 13                                       | 17 |
| Changes to Serial Control Port: SPI Control Mode Section  | 19 |
| Added Figure 14, Figure 15, and Figure 16; Renumbered     |    |
| Sequentially                                              | 19 |
| Moved, Changes to Figure 17                               | 20 |
| Changes to Power Supply and Voltage Reference Section and | d  |
| Serial Data Ports—Data Format Section                     | 20 |
| Changes to Figure 18                                      | 21 |
| Change to Address 0x01C, Table 23                         | 24 |
| Changes to Table 52, Common Mode and Pad Strength         |    |
| Register                                                  | 44 |

#### 3/13—Rev. B to Rev. C

| Changes to Table 2 and Table 3                           | 5  |
|----------------------------------------------------------|----|
| Changes to Table 4                                       | 6  |
| Changes to I <sup>2</sup> C Control Port Section         | 18 |
| Changes to Figure 13, Table 19, Table 20, Table 21, and  |    |
| Table 22                                                 | 19 |
| Changes to Serial Control Port: SPI Control Mode Section | 20 |

#### 8/12—Rev. A to Rev. B

| Change to Table 1010 |
|----------------------|
|----------------------|

#### 7/12—Rev. 0 to Rev. A

| Changed Output Resistance at Each Pin Parameter from 100 $\Omega$ |    |  |  |  |
|-------------------------------------------------------------------|----|--|--|--|
| to 33 Ω                                                           | 4  |  |  |  |
| Changes to Figure 13                                              | 19 |  |  |  |
| Added Figure 14                                                   | 20 |  |  |  |
| Updated Outline Dimensions                                        | 52 |  |  |  |
|                                                                   |    |  |  |  |

9/11—Revision 0: Initial Version

## **SPECIFICATIONS**

Performance of all channels is identical, exclusive of the interchannel gain mismatch and interchannel phase deviation specifications. Master clock = 12.288 MHz (48 kHz f<sub>s</sub>, 256 × f<sub>s</sub> mode), input sample rate = 48 kHz, measurement bandwidth = 20 Hz to 20 kHz, word width = 24 bits, load capacitance (digital output) = 20 pF, load current (digital output) =  $\pm 1$  mA or 1.5 k $\Omega$  to ½ DVDD supply, input voltage high = 2.0 V, input voltage low = 0.8 V, analog audio output resistive load = 3100  $\Omega$  per pin, unless otherwise noted.

#### ANALOG PERFORMANCE SPECIFICATIONS

Specifications guaranteed at AVDDx = 5 V and an ambient temperature of 25°C. Supply voltages = AVDDx = 5 V, DVDD = 2.5 V, ambient temperature<sup>1</sup> ( $T_A$ ) = 25°C, unless otherwise noted.

| Parameter                              | <b>Test Conditions/Comments</b> | Min  | Тур          | Max  | Unit          |
|----------------------------------------|---------------------------------|------|--------------|------|---------------|
| DIGITAL-TO-ANALOG CONVERTERS           |                                 |      |              |      |               |
| Dynamic Range                          | 20 Hz to 20 kHz, –60 dB input   |      |              |      |               |
| No Filter (RMS)                        |                                 | 105  | 115.5        |      | dB            |
| With A-Weighted Filter (RMS)           |                                 | 108  | 118          |      | dB            |
| Total Harmonic Distortion + Noise      | 0 dBFS                          |      | -90          |      | dB            |
|                                        | Two channels running, –1 dBFS   |      | -98          |      | dB            |
|                                        | 16 channels running, –1 dBFS    |      | -98          | -85  | dB            |
| Full-Scale Differential Output Voltage |                                 |      | 3.00 (±8.49) |      | V rms (V p-p) |
| Gain Error                             |                                 | -10  |              | +10  | %             |
| Offset Error                           |                                 | -25  | -6           | +25  | mV            |
| Gain Drift                             |                                 | -30  |              | +30  | ppm/°C        |
| Interchannel Isolation                 |                                 |      | 100          |      | dB            |
| Interchannel Phase Deviation           |                                 |      | 0            |      | Degrees       |
| Volume Control Step                    |                                 |      | 0.375        |      | dB            |
| Volume Control Range                   |                                 |      | 95.25        |      | dB            |
| De-emphasis Gain Error                 |                                 |      |              | ±0.6 | dB            |
| Output Resistance at Each Pin          |                                 |      | 33           |      | Ω             |
| REFERENCE VOLTAGES                     |                                 |      |              |      |               |
| Temperature Sensor Reference Voltage   | TS_REF pin                      |      | 1.50         |      | V             |
| Common-Mode Reference Output           | CM pin                          | 2.14 | 2.25         | 2.29 | V             |
| External Reference Voltage Source      | CM pin                          |      | 2.25         |      | V             |
| TEMPERATURE SENSOR                     |                                 |      |              |      |               |
| Temperature Accuracy                   |                                 | -3   |              | +3   | °C            |
| Temperature Readout Range              |                                 | -60  |              | +140 | °C            |
| Temperature Readout Step Size          |                                 |      | 1            |      | °C            |
| Temperature Sample Rate                |                                 | 0.25 |              | 6    | Hz            |
| REGULATOR                              |                                 |      |              |      |               |
| Input Supply Voltage                   | VSUPPLY pin                     | 3.0  | 5            | 5.5  | V             |
| Regulated Output Voltage               | VSENSE pin                      | 2.26 | 2.50         | 2.59 | V             |

<sup>1</sup> Functionally guaranteed at  $-40^{\circ}$ C to  $+125^{\circ}$ C case temperature.

Specifications guaranteed at AVDDx = 5 V and an ambient temperature of 105°C. Supply voltages = AVDDx = 5 V, DVDD = 2.5 V, ambient temperature<sup>1</sup> ( $T_A$ ) = 105°C, unless otherwise noted.

#### Table 2.

| Parameter                              | Test Conditions/Comments       | Min   | Тур          | Max  | Unit          |
|----------------------------------------|--------------------------------|-------|--------------|------|---------------|
| DIGITAL-TO-ANALOG CONVERTERS           |                                |       |              |      |               |
| Dynamic Range                          | 20 Hz to 20 kHz, –60 dB input  |       |              |      |               |
| No Filter (RMS)                        |                                | 109   | 113.5        |      | dB            |
| With A-Weighted Filter (RMS)           |                                | 110.5 | 116          |      | dB            |
| Total Harmonic Distortion + Noise      | 0 dBFS                         |       | -85          |      | dB            |
|                                        | Two channels running –1 dBFS   |       | -92.5        |      | dB            |
|                                        | Eight channels running –1 dBFS |       | -92.5        | -85  | dB            |
| Full-Scale Differential Output Voltage |                                |       | 3.00 (±8.49) |      | V rms (V p-p) |
| Gain Error                             |                                | -10   |              | +10  | %             |
| Offset Error                           |                                | -25   | -6           | +25  | mV            |
| Gain Drift                             |                                | -30   |              | +30  | ppm/°C        |
| Interchannel Isolation                 |                                |       | 100          |      | dB            |
| Interchannel Phase Deviation           |                                |       | 0            |      | Degrees       |
| Volume Control Step                    |                                |       | 0.375        |      | dB            |
| Volume Control Range                   |                                |       | 95.25        |      | dB            |
| De-emphasis Gain Error                 |                                |       |              | ±0.6 | dB            |
| Output Resistance at Each Pin          |                                |       | 33           |      | Ω             |
| REFERENCE                              |                                |       |              |      |               |
| Temperature Sensor Reference Voltage   | TS_REF pin                     |       | 1.50         |      | V             |
| Common-Mode Reference Output           | CM pin                         | 2.14  | 2.25         | 2.29 | V             |
| External Reference Voltage Source      | CM pin                         |       | 2.25         |      | V             |
| REGULATOR                              |                                |       |              |      |               |
| Input Supply Voltage                   | VSUPPLY pin                    | 3.0   | 5            | 5.5  | V             |
| Regulated Output Voltage               | VSENSE pin                     | 2.25  | 2.50         | 2.55 | V             |

<sup>1</sup> Functionally guaranteed at  $-40^{\circ}$ C to  $+125^{\circ}$ C case temperature.

#### **CRYSTAL OSCILLATOR SPECIFICATIONS**

#### Table 3. Parameter Min Max Unit Тур Transconductance, $T_A = 25^{\circ}C$ 6.4 7 to 10 14 mmhos Transconductance, $T_A = 105^{\circ}C$ 7.5 to 8.5 5.2 12 mmhos

#### **DIGITAL INPUT/OUTPUT SPECIFICATIONS**

 $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +105^{\circ}\text{C},$  IOVDD = 5.0 V and 3.3 V  $\pm$  10%.

| Parameter                                    | Test Conditions/Comments                  | Min                | Тур | Max                | Unit |
|----------------------------------------------|-------------------------------------------|--------------------|-----|--------------------|------|
| High Level Input Voltage (V <sub>IH</sub> )  |                                           | $0.7 \times IOVDD$ |     |                    | V    |
| Low Level Input Voltage (V <sub>IL</sub> )   | IOVDD = 5.0 V                             |                    |     | $0.3 \times IOVDD$ | V    |
| Input Leakage                                | $I_{IH}$ at $V_{IH} = 3.3$ V              |                    |     | 10                 | μΑ   |
|                                              | $I_{IL} \text{ at } V_{IL} = 0 \text{ V}$ |                    |     | 10                 | μA   |
| High Level Output Voltage (V <sub>он</sub> ) | $I_{OH} = 1 \text{ mA}$                   | $0.8 \times IOVDD$ |     |                    | V    |
| Low Level Output Voltage (Vol)               | $I_{OL} = 1 \text{ mA}$                   |                    |     | $0.1 \times IOVDD$ | V    |
| Input Capacitance                            |                                           |                    |     | 5                  | pF   |

### POWER SUPPLY SPECIFICATIONS

#### Table 5.

| Parameter                          | Test Conditions/Comments                          | Min  | Тур | Max | Unit |
|------------------------------------|---------------------------------------------------|------|-----|-----|------|
| SUPPLIES                           |                                                   |      |     |     |      |
| Voltage                            | AVDD                                              | 4.5  | 5.0 | 5.5 | V    |
|                                    | DVDD                                              | 2.25 | 2.5 | 3.6 | V    |
|                                    | PLLVDD                                            | 2.25 | 2.5 | 3.6 | V    |
|                                    | IOVDD                                             | 3.0  | 5.0 | 5.5 | V    |
|                                    | VSUPPLY                                           | 3.0  | 5.0 | 5.5 | V    |
| Analog Current—AVDD = 5.0 V        |                                                   |      |     |     |      |
| Normal Operation                   |                                                   |      | 84  |     | mA   |
| Power-Down                         |                                                   |      | 1   |     | μA   |
| Digital Current—DVDD = 2.5 V       |                                                   |      |     |     |      |
| Normal Operation                   | $f_s = 48 \text{ kHz to } 192 \text{ kHz}$        |      | 30  |     | mA   |
| Power-Down                         | No MCLK or I <sup>2</sup> S                       |      | 4   |     | μA   |
| PLL Current—PLLVDD = 2.5 V         |                                                   |      |     |     |      |
| Normal Operation                   | $f_s = 48 \text{ kHz to } 192 \text{ kHz}$        |      | 5   |     | mA   |
| Power-Down                         |                                                   |      | 1   |     | μA   |
| IO Current—IOVDD = 3.3 V           |                                                   |      |     |     |      |
| Normal Operation                   |                                                   |      | 4   |     | mA   |
| Power-Down                         |                                                   |      | 1   |     | μΑ   |
| QUIESCENT DISSIPATION—DITHER INPUT |                                                   |      |     |     |      |
| Operation                          | $MCLK = 256 \times f_s$ , 48 kHz                  |      |     |     |      |
| All Supplies                       | AVDDx = 5.0 V, DVDD/PLLVDD = 2.5 V, IOVDD = 3.3 V |      | 521 |     | mW   |
| Analog Supply                      | AVDDx = 5.0 V                                     |      | 420 |     | mW   |
| Digital Supply                     | DVDD = 2.5 V                                      |      | 75  |     | mW   |
| PLL Supply                         | PLLVDD= 2.5 V                                     |      | 13  |     | mW   |
| I/O Supply                         | IOVDD = 3.3 V                                     |      | 13  |     | mW   |
| Power-Down, All Supplies           |                                                   |      | 0   |     | mW   |
| POWER SUPPLY REJECTION RATIO       |                                                   |      |     |     |      |
| Signal at Analog Supply Pins       | 1 kHz, 200 mV p-p                                 |      | 85  |     | dB   |
|                                    | 20 kHz, 200 mV p-p                                |      | 85  |     | dB   |

#### **DIGITAL FILTERS**

### Table 6.

| Parameter                | Mode                             | Factor              | Min | Тур | Max   | Unit |
|--------------------------|----------------------------------|---------------------|-----|-----|-------|------|
| DAC INTERPOLATION FILTER |                                  |                     |     |     |       |      |
| Pass Band                | 48 kHz mode, typical at 48 kHz   | $0.4535 \times f_s$ |     | 22  |       | kHz  |
|                          | 96 kHz mode, typical at 96 kHz   | <b>0.3646</b> × fs  | 35  |     |       | kHz  |
|                          | 192 kHz mode, typical at 192 kHz | $0.3646 \times f_s$ |     | 70  |       | kHz  |
| Pass-Band Ripple         | 48 kHz mode, typical at 48 kHz   |                     |     |     | ±0.01 | dB   |
|                          | 96 kHz mode, typical at 96 kHz   |                     |     |     | ±0.05 | dB   |
|                          | 192 kHz mode, typical at 192 kHz |                     |     |     | ±0.1  | dB   |
| Transition Band          | 48 kHz mode, typical at 48 kHz   | $0.5 \times f_s$    |     | 24  |       | kHz  |
|                          | 96 kHz mode, typical at 96 kHz   | $0.5 \times f_s$    |     | 48  |       | kHz  |
|                          | 192 kHz mode, typical at 192 kHz | $0.5 \times f_s$    |     | 96  |       | kHz  |
| Stop Band                | 48 kHz mode, typical at 48 kHz   | <b>0.5465</b> × fs  |     | 26  |       | kHz  |
|                          | 96 kHz mode, typical at 96 kHz   | $0.6354 \times f_s$ |     | 61  |       | kHz  |
|                          | 192 kHz mode, typical at 192 kHz | 0.6354 × fs         |     | 122 |       | kHz  |
| Stop-Band Attenuation    | 48 kHz mode, typical at 48 kHz   |                     | 68  |     |       | dB   |
|                          | 96 kHz mode, typical at 96 kHz   |                     | 68  |     |       | dB   |
|                          | 192 kHz mode, typical at 192 kHz |                     | 68  |     |       | dB   |

| Parameter         | Mode                                       | Factor        | Min Typ Max | Unit |
|-------------------|--------------------------------------------|---------------|-------------|------|
| Propagation Delay | 48 kHz mode, typical at 48 kHz             | <b>25/f</b> s | 521         | μs   |
|                   | 96 kHz mode, typical at 96 kHz             | 11/fs         | 115         | μs   |
|                   | 192 kHz mode, typical at 192 kHz           | <b>8/f</b> s  | 42          | μs   |
|                   | 192 kHz low delay mode, typical at 192 kHz | <b>2/f</b> s  | 10          | μs   |

#### TIMING SPECIFICATIONS

 $-40^{\circ}C < T_{A} < +105^{\circ}C$ , DVDD = 2.5 V ± 10%.

Table 7.

| Parameter                                                | Description                                                                                                                    | Min | Тур | Max  | Unit |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| INPUT MASTER CLOCK (MCLK) AND RESET                      |                                                                                                                                |     |     |      |      |
| tмн                                                      | MCLK duty cycle, DAC clock source = PLL clock at $256 \times f_s$ , $384 \times f_s$ , $512 \times f_s$ , and $768 \times f_s$ | 40  |     | 60   | %    |
| t <sub>MH</sub>                                          | DAC clock source = direct MCLK at $512 \times f_s$ (bypass on-chip PLL)                                                        | 40  |     | 60   | %    |
| f <sub>MCLK</sub>                                        | MCLKI frequency, PLL mode                                                                                                      | 6.9 |     | 40.5 | MHz  |
| f <sub>MCLK</sub>                                        | Direct MCLK 512 $\times$ fs mode                                                                                               |     |     | 27.1 | MHz  |
| f <sub>BCLK</sub>                                        | DBCLK frequency, PLL mode                                                                                                      |     |     | 27.0 | MHz  |
| t <sub>PDR</sub>                                         | Low                                                                                                                            | 15  |     |      | ns   |
| t <sub>PDRR</sub>                                        | Recovery, reset to active output                                                                                               | 300 |     |      | ms   |
| PLL                                                      |                                                                                                                                |     |     |      |      |
| Lock Time                                                | MCLK input                                                                                                                     |     |     | 10   | ms   |
| Lock Time                                                | DLRCLK input                                                                                                                   |     |     | 50   | ms   |
| $256 \times f_S$ VCO Clock, Output Duty Cycle, MCLKO Pin |                                                                                                                                | 40  |     | 60   | %    |
| SPI PORT                                                 | See Figure 17                                                                                                                  |     |     |      |      |
| tссн                                                     | CCLK high                                                                                                                      | 35  |     |      | ns   |
| tccL                                                     | CCLK low                                                                                                                       | 35  |     |      | ns   |
| f <sub>cclk</sub>                                        | CCLK frequency, $f_{CCLK} = 1/t_{CCP}$ ; only $t_{CCP}$ shown in Figure 17                                                     |     |     | 10   | MHz  |
| tcds                                                     | CDATA setup, time to CCLK rising                                                                                               | 10  |     |      | ns   |
| t <sub>cDH</sub>                                         | CDATA hold, time from CCLK rising                                                                                              | 10  |     |      | ns   |
| tcls                                                     | CLATCH setup, time to CCLK rising                                                                                              | 10  |     |      | ns   |
| tclh                                                     | CLATCH hold, time from CCLK falling                                                                                            | 10  |     |      | ns   |
| tсlнigh                                                  | CLATCH high, not shown in Figure 17                                                                                            | 10  |     |      | ns   |
| tcoe                                                     | COUT enable from CCLK falling                                                                                                  |     |     | 30   | ns   |
| tcod                                                     | COUT delay from CCLK falling                                                                                                   |     |     | 30   | ns   |
| tсон                                                     | COUT hold from CCLK falling, not shown in Figure 17                                                                            | 30  |     |      | ns   |
| tcots                                                    | COUT tristate from CCLK falling                                                                                                |     |     | 30   | ns   |
| I <sup>2</sup> C                                         | See Figure 2 and Figure 13                                                                                                     |     |     |      |      |
| f <sub>SCL</sub>                                         | SCL clock frequency                                                                                                            |     |     | 400  | kHz  |
| tscll                                                    | SCL low                                                                                                                        | 1.3 |     |      | μs   |
| t <sub>SCLH</sub>                                        | SCL high                                                                                                                       | 0.6 |     |      | μs   |
| tscs                                                     | Setup time (start condition), relevant for repeated start condition                                                            | 0.6 |     |      | μs   |
| t <sub>sch</sub>                                         | Hold time (start condition), first clock generated after this period                                                           | 0.6 |     |      | μs   |
| tssн                                                     | Setup time (stop condition)                                                                                                    | 0.6 |     |      | μs   |
| t <sub>Ds</sub>                                          | Data setup time                                                                                                                | 100 |     |      | ns   |
| t <sub>sr</sub>                                          | SDA and SCL rise time                                                                                                          |     |     | 300  | ns   |
| tsF                                                      | SDA and SCL fall time                                                                                                          |     |     | 300  | ns   |
| tBFT                                                     | Bus-free time between stop and start                                                                                           | 1.3 |     |      | μs   |

| Parameter        | Description                                    | Min | Тур | Max | Unit |
|------------------|------------------------------------------------|-----|-----|-----|------|
| DAC SERIAL PORT  | See Figure 19                                  |     |     |     |      |
| t <sub>DBH</sub> | DBCLK high, slave mode                         | 10  |     |     | ns   |
| tdbl             | DBCLK low, slave mode                          | 10  |     |     | ns   |
| tols             | DLRCLK setup, time to DBCLK rising, slave mode | 10  |     |     | ns   |
| tolh             | DLRCLK hold from DBCLK rising, slave mode      | 5   |     |     | ns   |
| t <sub>DLS</sub> | DLRCLK skew from DBCLK falling, master mode    | -8  |     | +8  | ns   |
| t <sub>DDs</sub> | DSDATAx setup to DBCLK rising                  | 10  |     |     | ns   |
| tddh             | DSDATAx hold from DBCLK rising                 | 5   |     |     | ns   |



Rev. E | Page 8 of 52

## **ABSOLUTE MAXIMUM RATINGS**

#### Table 8.

| Parameter                           | Rating                  |
|-------------------------------------|-------------------------|
| Analog (AVDD)                       | –0.3 V to +5.5 V        |
| Input/Output (IOVDD)                | –0.3 V to +5.5 V        |
| Digital (DVDD)                      | –0.3 V to +3.6 V        |
| PLL (PLLVDD)                        | –0.3 V to +3.6 V        |
| VSUPPLY                             | –0.3 V to +6.0 V        |
| Input Current (Except Supply Pins)  | ±20 mA                  |
| Analog Input Voltage (Signal Pins)  | –0.3 V to AVDD + 0.3 V  |
| Digital Input Voltage (Signal Pins) | -0.3 V to IOVDD + 0.3 V |
| Operating Temperature Range (Case)  | -40°C to +125°C         |
| Storage Temperature Range           | –65°C to +150°C         |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

 $\theta_{JA}$  represents junction-to-ambient thermal resistance;  $\theta_{JC}$  represents the junction-to-case thermal resistance. All characteristics are for a 4-layer board with a solid ground plane.

#### Table 9. Thermal Resistance

| Package Type | θ <sub>JA</sub> | θ」   | Unit |
|--------------|-----------------|------|------|
| 80-Lead LQFP | 42.3            | 10.0 | °C/W |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



FOR PIN 31, PIN 32, PIN 42, PIN 43, AND PIN 45.

Figure 3. Pin Configuration

#### **Table 10. Pin Function Descriptions**

| Pin No. | Type <sup>1</sup> | Mnemonic    | Description                                    |  |  |  |
|---------|-------------------|-------------|------------------------------------------------|--|--|--|
| 1       | Ι                 | DAC_BIAS3   | DAC Bias 3. AC couple with 470 nF to AGND3.    |  |  |  |
| 2       | I                 | DAC_BIAS4   | DAC Bias 4. AC couple with 470 nF to AVDD3.    |  |  |  |
| 3       | PWR               | AVDD3       | Analog Power.                                  |  |  |  |
| 4       | 0                 | DAC13P      | DAC13 Positive Output.                         |  |  |  |
| 5       | 0                 | DAC13N      | DAC13 Negative Output.                         |  |  |  |
| 6       | 0                 | DAC14P      | DAC14 Positive Output.                         |  |  |  |
| 7       | 0                 | DAC14N      | DAC14 Negative Output.                         |  |  |  |
| 8       | 0                 | DAC15P      | DAC15 Positive Output.                         |  |  |  |
| 9       | 0                 | DAC15N      | DAC15 Negative Output.                         |  |  |  |
| 10      | 0                 | DAC16P      | DAC16 Positive Output.                         |  |  |  |
| 11      | 0                 | DAC16N      | DAC16 Negative Output.                         |  |  |  |
| 12      | PWR               | AVDD4       | Analog Power.                                  |  |  |  |
| 13      | GND               | AGND4       | Analog Ground.                                 |  |  |  |
| 14      | GND               | PLLGND      | PLL Ground.                                    |  |  |  |
| 15      | 0                 | LF          | PLL Loop Filter, Reference to PLLVDD.          |  |  |  |
| 16      | PWR               | PLLVDD      | Apply 2.5 V to Power PLL.                      |  |  |  |
| 17      | I                 | MCLKI/XTALI | Master Clock Input, Input to Crystal Inverter. |  |  |  |
| 18      | 0                 | XTALO       | Output from Crystal Inverter.                  |  |  |  |
| 19      | 0                 | MCLKO       | Master Clock Output.                           |  |  |  |

| Pin No.        | Type <sup>1</sup> | Mnemonic        | Description                                                                                                                                                                                                                        |
|----------------|-------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20, 29, 41     | PWR               | DVDD            | Digital Power, 2.5 V.                                                                                                                                                                                                              |
| 21, 26, 30, 40 | GND               | DGND            | Digital Ground.                                                                                                                                                                                                                    |
| 22, 39         | PWR               | IOVDD           | Power for Digital Input and Output Pins, 3.3 V to 5 V.                                                                                                                                                                             |
| 23             | I                 | VSENSE          | 2.5 V Output of Regulator, Collector of Pass Transistor. Bypass with 10 $\mu F$ in parallel with 100 nF.                                                                                                                           |
| 24             | 0                 | VDRIVE          | Drive for Base of Pass Transistor.                                                                                                                                                                                                 |
| 25             | I                 | VSUPPLY         | 5 V Input to Voltage Regulator, Emitter of Pass Transistor. Bypass with 10 $\mu F$ in parallel with 100 nF.                                                                                                                        |
| 27             | I/O               | DBCLK           | Bit Clock for DACs.                                                                                                                                                                                                                |
| 28             | I/O               | DLRCLK          | Frame Clock for DACs.                                                                                                                                                                                                              |
| 31             | I                 | DSDATA8/SA      | DAC15 and DAC 16 Serial Data Input/SA_MODE TDM State (see the Standalone Mode section, Table 13, and Table 14).                                                                                                                    |
| 32             | I                 | DSDATA7/SA      | DAC13 and DAC 14 Serial Data Input/SA_MODE TDM State (see the Standalone Mode section, Table 13, and Table 14).                                                                                                                    |
| 33             | 1                 | DSDATA6         | DAC11 and DAC 12 Serial Data Input.                                                                                                                                                                                                |
| 34             | 1                 | DSDATA5         | DAC9 and DAC 10 Serial Data Input.                                                                                                                                                                                                 |
| 35             | 1                 | DSDATA4         | DAC7 and DAC 8 Serial Data Input.                                                                                                                                                                                                  |
| 36             | I                 | DSDATA3         | DAC5 and DAC 6 Serial Data Input.                                                                                                                                                                                                  |
| 37             | 1                 | DSDATA2         | DAC3 and DAC 4 Serial Data Input.                                                                                                                                                                                                  |
| 38             | 1                 | DSDATA1         | DAC1 and DAC 2 Serial Data Input.                                                                                                                                                                                                  |
| 42             | I                 | CDATA/ADDR1/SA  | Control Data Input (SPI)/Address 1 (I <sup>2</sup> C)/SA_MODE State (see the Standalone Mode section and Table 13).                                                                                                                |
| 43             | I/O               | COUT/SDA/SA     | Control Data Output (SPI)/Control Data Input (I <sup>2</sup> C)/SA_MODE State (see the Standalone Mode section and Table 13).                                                                                                      |
| 44             | I                 | CCLK/SCL/SA     | Control Clock Input (SPI)/Control Clock Input (I <sup>2</sup> C)/SA_MODE State (see the Standalone Mode section and Table 13).                                                                                                     |
| 45             | I                 | CLATCH/ADDR0/SA | Control Chip Select (SPI) (Low Active)/Address 0 (I <sup>2</sup> C)/SA_MODE State (see the Standalone Mode section and Table 13).                                                                                                  |
| 46             | I                 | SA_MODE         | Standalone Mode. This pin allows mode control of ADAU1966 using Pin 42 to Pin 45, Pin 31, and Pin 32 (high active, see Table 13 and Table 14).                                                                                     |
| 47             | 1                 | PU/RST          | Power-Up/Reset (Low Active).                                                                                                                                                                                                       |
| 48             | GND               | AGND1           | Analog Ground.                                                                                                                                                                                                                     |
| 49             | PWR               | AVDD1           | Analog Power.                                                                                                                                                                                                                      |
| 50             | 0                 | DAC1P           | DAC1 Positive Output.                                                                                                                                                                                                              |
| 51             | 0                 | DAC1N           | DAC1 Negative Output.                                                                                                                                                                                                              |
| 52             | 0                 | DAC2P           | DAC2 Positive Output.                                                                                                                                                                                                              |
| 53             | 0                 | DAC2N           | DAC2 Negative Output.                                                                                                                                                                                                              |
| 54             | 0                 | DAC3P           | DAC3 Positive Output.                                                                                                                                                                                                              |
| 55             | 0                 | DAC3N           | DAC3 Negative Output.                                                                                                                                                                                                              |
| 56             | 0                 | DAC4P           | DAC4 Positive Output.                                                                                                                                                                                                              |
| 57             | 0                 | DAC4N           | DAC4 Negative Output.                                                                                                                                                                                                              |
| 58             | PWR               | AVDD2           | Analog Power.                                                                                                                                                                                                                      |
| 59             | 1                 | DAC_BIAS1       | DAC Bias 1. AC couple with 470 nF to AVDD2.                                                                                                                                                                                        |
| 60             | I                 | DAC_BIAS2       | DAC Bias 2. AC couple with 470 nF to AGND2.                                                                                                                                                                                        |
| 61             | GND               | AGND2           | Analog Ground.                                                                                                                                                                                                                     |
| 62             | 0                 | СМ              | Common-Mode Reference Filter Capacitor Connection. Bypass with 10 $\mu$ F in parallel with 100 nF to AGND2. This reference can be shut off in the PLL_CLK_CTRL1 register and the pin can be driven with an outside voltage source. |
| 63             | 0                 | TS_REF          | Voltage Reference Filter Capacitor Connection. Bypass with 10 $\mu$ F in parallel with 100 nF to AGND2.                                                                                                                            |
| 64             | 0                 | DAC5P           | DAC5 Positive Output.                                                                                                                                                                                                              |
| 65             | 0                 | DAC5N           | DAC5 Negative Output.                                                                                                                                                                                                              |
| 66             | 0                 | DAC6P           | DAC6 Positive Output.                                                                                                                                                                                                              |
| 67             | 0                 | DAC6N           | DAC6 Negative Output.                                                                                                                                                                                                              |

| Pin No. | Type <sup>1</sup> | Mnemonic | Description            |
|---------|-------------------|----------|------------------------|
| 68      | 0                 | DAC7P    | DAC7 Positive Output.  |
| 69      | 0                 | DAC7N    | DAC7 Negative Output.  |
| 70      | 0                 | DAC8P    | DAC8 Positive Output.  |
| 71      | 0                 | DAC8N    | DAC8 Negative Output.  |
| 72      | 0                 | DAC9P    | DAC9 Positive Output.  |
| 73      | 0                 | DAC9N    | DAC9 Negative Output.  |
| 74      | 0                 | DAC10P   | DAC10 Positive Output. |
| 75      | 0                 | DAC10N   | DAC10 Negative Output. |
| 76      | 0                 | DAC11P   | DAC11 Positive Output. |
| 77      | 0                 | DAC11N   | DAC11 Negative Output. |
| 78      | 0                 | DAC12P   | DAC12 Positive Output. |
| 79      | 0                 | DAC12N   | DAC12 Negative Output. |
| 80      | GND               | AGND3    | Analog Ground.         |

 $^{1}$  I = input, O = output, I/O = input/output, PWR = power, GND = ground.

0.20

0.4 0.5 0.6 0.7 0.8 0.9 1.0 09434-007

0.25

0.30

0.35

0.40 09434-006



## **TYPICAL PERFORMANCE CHARACTERISTICS**

## **APPLICATION CIRCUITS**

Typical application circuits are shown in Figure 8 to Figure 11. Recommended loop filters for DLRCLK and MCLKI/XTALI modes of the PLL reference are shown in Figure 8. Output filters for the DAC outputs are shown in Figure 9 and Figure 10, and an external regulator circuit is shown in Figure 11.



Figure 8. Recommended Loop Filters for DLRCLK or MCLKI/XTALI PLL Reference Modes



Figure 9. Typical DAC Output Passive Filter Circuit (Differential)



Figure 10. Typical DAC Output Active Filter Circuit (Differential)



Figure 11. Recommended 2.5 V Regulator Circuit

## THEORY OF OPERATION DIGITAL-TO-ANALOG CONVERTERS (DACS)

The 16 ADAU1966 digital-to-analog converter (DAC) channels are differential for improved noise and distortion performance and are voltage output for simplified connection. The DACs include on-chip digital interpolation filters with 68 dB stop-band attenuation and linear phase response, operating at an oversampling ratio of 256× (48 kHz range), 128× (96 kHz range), or  $64\times$  (192 kHz range). Each channel has its own independently programmable attenuator, adjustable in 255 steps in increments of 0.375 dB. Digital inputs are supplied through eight serial data input pins (two channels on each pin), a common frame clock (DLRCLK), and a bit clock (DBCLK). Alternatively, any one of the TDM modes can be used to access up to 16 channels on a single TDM data line.

The ADAU1966 has a low propagation delay mode; this mode is an option for an fS of 192 kHz and is enabled in Register DAC\_ CTRL0[2:1]. By setting these bits to b11, the propagation delay is reduced by the amount shown in Table 6. The shorter delay is achieved by reducing the amount of digital filtering; the negative impact of selecting this mode is reduced audio frequency response and increased out-of-band energy.

When AVDD is supplied with 5 V, each analog output pin has a nominal common-mode (CM) dc level of 2.25 V and swings  $\pm 2.12$  V above and below the 2.25 V for a for a 1.5 V rms signal on each pin. Differentially, the signal is 3 V rms, 8.48 V p-p, from a 0 dBFS digital input signal.

The differential analog outputs require only a single-order passive differential RC filter to provide the specified DNR performance; see Figure 9 for an example filter. The outputs can easily drive differential inputs on a separate PCB through cabling as well as differential inputs on the same PCB.

If more signal level is required or if a more robust filter is needed, a single op amp gain stage designed as a second-order, low-pass Bessel filter can be used to remove the high frequency out-ofband noise present on each pin of the differential outputs. The choice of components and design of this circuit is critical to yield the full DNR of the DACs (see the recommended passive and active circuits in Figure 9 and Figure 10). This filter can be built into an active difference amplifier to provide a single-ended output with gain, if necessary. Note that the use of op amps with low slew rate or low bandwidth can cause high frequency noise and tones to fold down into the audio band; exercise care when selecting these components. The ADAU1966 offers control over the analog performance of the DACs; it is possible to program the registers to reduce the power consumption with the trade-off of lower SNR and THD + N. The reduced power consumption is the result of changing the internal bias current to the analog output amplifiers.

Register DAC\_POWER1 to Register DAC\_POWER4 present four basic settings for the DAC power vs. performance in each of the 16 channels: best performance, good performance, low power, and lowest power. Alternatively, in Register PLL\_CLK\_ CTRL1[7:6], the LOPWR\_MODE bits offer global control over the power and performance for all 16 channels. The default setting is b00. This setting allows the channels to be controlled individually using the DAC\_POWERx registers. Setting b10 and Setting b11 select the low power and lowest power settings. The data presented in Table 11 shows the result of setting all 16 channels to each of the four settings. The SNR and THD + N specifications are shown in relation to the measured performance of a device at the best performance setting.

The voltage at CM, the common-mode reference pin, can be used to bias the external op amps that buffer the output signals (see the Power Supply and Voltage Reference section).

#### **CLOCK SIGNALS**

Upon powering the ADAU1966 and asserting the PU/RST pin high, the device starts in either standalone mode (SA\_MODE) or program mode, depending on the state of SA\_MODE (Pin 46). The clock functionality of SA\_MODE is described in the Standalone Mode section. In program mode, the default for the ADAU1966 is for the MCLKO pin to feed a buffered output of the MCLKI signal. The default for the DLRCLK and DBCLK ports is slave mode; the DAC must be driven with a coherent set of MCLK, LRCLK, and BCLK signals to function.

The MCLKO pin can be programmed to provide different clock signals using Register Bits PLL\_CLK\_CTRL1[5:4]. The default, b10, provides a buffered copy of the clock signal that is driving the MCLKI pin. Two modes, b00 and b01, provide low jitter clock signals. The b00 setting yields a clock rate between 4 MHz and 6 MHz, and b01 yields a clock rate between 8 MHz and 12 MHz. Both of these clock frequencies are scaled as ratios of MCLK automatically inside the ADAU1966. As an example, an MCLK of 8.192 MHz and a setting of b00 yield an MCLKO of (8.192/2) = 4.096 MHz. Alternatively, an MCLK of 36.864 MHz and a setting of b01 yield an MCLKO frequency of (36.864/3) = 12.288 MHz. The setting b11 shuts off the MCLKO pin.

| Table 11 | . DAC Power vs. Perf | ormance |
|----------|----------------------|---------|
|----------|----------------------|---------|

| Register Setting         | Best Performance | Good Performance | Low Power | Lowest Power |
|--------------------------|------------------|------------------|-----------|--------------|
| Total AVDD Current       | 84 mA            | 75 mA            | 66 mA     | 56 mA        |
| SNR                      | Reference        | -0.2 dB          | –1.5 dB   | -14.2 dB     |
| THD + N (–1 dBFS signal) | Reference        | -1.8 dB          | -3.0 dB   | -5.8 dB      |

After the  $PU/\overline{RST}$  pin has been asserted high, the PLL CLK CTRLx registers (Register 0x00 and Register 0x01) can be programmed. The on-chip phase-locked loop (PLL) can be selected to use the clock appearing at the MCLKI/XTALI pin at a frequency of 256, 384, 512, or 768 times the sample rate (fs), referenced to the 48 kHz mode from the master clock select (MCS) setting, as described in Table 12. In 96 kHz mode, the master clock frequency stays at the same absolute frequency; therefore, the actual multiplication rate is divided by 2. In 192 kHz mode, the actual multiplication rate is divided by 4. For example, if the ADAU1966 is programmed in  $256 \times f_s$  mode, the frequency of the master clock input is  $256 \times 48$  kHz = 12.288 MHz. If the ADAU1966 is then switched to 96 kHz operation (by writing to DAC\_CTRL0 [2:1]), the frequency of the master clock remains at 12.288 MHz, which is  $128 \times f_s$  in this example. In 192 kHz mode, MCS becomes  $64 \times f_s$ .

The internal clock for the digital core varies by mode:  $512 \times f_s$  (48 kHz mode),  $256 \times f_s$  (96 kHz mode), or  $128 \times f_s$  (192 kHz mode). By default, the on-board PLL generates this internal master clock from an external clock.

The PLL must be powered and stable before the ADAU1966 is used as a source for quality audio. The PLL is enabled by reset and does not require writing to the  $I^2C$  or SPI port for normal operation.

With the PLL enabled, the performance of the ADAU1966 is not affected by jitter as high as a 300 ps rms time interval error (TIE). If the internal PLL is not used, it is best to use an independent crystal oscillator to generate the master clock.

If the ADAU1966 is to be used in direct MCLK mode, the PLL can be powered down in the PDN\_THRMSENS\_CTRL\_1 register. For direct MCLK mode, a  $512 \times f_s$  (referenced to 48 kHz mode) master clock must be used as MCLK, and the CLK\_SEL bit in the PLL\_CLK\_CTRL1 register must be set to b1.

The ADAU1966 PLL can also be programmed to run from an external LRCLK. When the PLLIN bits in the PLL\_CLK\_CTRL0 register are set to 01 and the appropriate loop filter is connected to the LF pin (see Figure 8), the ADAU1966 PLL generates all of the necessary internal clocks for operation with no external MCLK. This mode reduces the number of high frequency signals in the design, reducing EMI emissions.

It is possible to further reduce EMI emissions of the circuit by using the internal DBCLK generation setting of the BCLK\_GEN

bit in the DAC\_CTRL1 register. With the BCLK\_GEN bit set to b1 (internal) and the SAI\_MS bit set to b0 (slave), the ADAU1966 generate its own DBCLK; this works with the PLL input set to either MCLKI/XTALI or DLRCLK. DLRCLK is the only required clock in DLRCLK PLL mode.

#### POWER-UP AND RST

Power sequencing for the ADAU1966 starts with AVDD and IOVDD, followed by DVDD. It is very important that AVDD be settled at a regulated voltage and that IOVDD be within 10% of regulated voltage before applying DVDD. When using the ADAU1966 internal regulator, this timing occurs by default.

To guarantee proper startup, the PU/ $\overline{\text{RST}}$  pin must be pulled low by an external resistor and then driven high after the power supplies stabilize. The PU/ $\overline{\text{RST}}$  can also be pulled high using a simple RC network.

Driving the PU/ $\overline{\text{RST}}$  pin low puts the device into a very low power state (<3  $\mu$ A). All functionality of the ADAU1966 is disabled until the PU/ $\overline{\text{RST}}$  pin is asserted high. Once this pin is asserted high, the ADAU1966 requires 300 ms to stabilize. The MMUTE bit in the DAC\_CTRL0 register must be toggled for operation.

The PUP bit in the PLL\_CLK\_CTRL0 register can be used to power down the ADAU1966. Engaging the master power-down puts the ADAU1966 in an idle state while maintaining the settings of all registers. Additionally, the power-down bits in the PDN\_THRMSENS\_CTRL1 register (TS\_PDN, PLL\_PDN, and VREG\_PDN) can be used to power down individual sections of the ADAU1966.

The SOFT\_RST bit in the PLL\_CLK\_CTRL0 register sets all of the control registers to their default settings while maintaining the internal clocks in default mode. The SOFT\_RST bit does not power down the analog outputs; toggling this bit does not cause audible popping sounds at the differential analog outputs.

Proper startup of the ADAU1966 proceeds as follows:

- 1. Apply power to the ADAU1966 as described previously.
- 2. Assert the  $PU/\overline{RST}$  pin high after power supplies have stabilized.
- 3. Set the PUP bit to b1.
- 4. Program all necessary registers for the desired settings.
- 5. Set the MMUTE bit to b0 to unmute all channels.

|                         | Master Clock Select (MCS), PLL_CLK_CTRL0[2:1] |            |                  |         |                  |         |                  |         |
|-------------------------|-----------------------------------------------|------------|------------------|---------|------------------|---------|------------------|---------|
| Sample Rate Select (FS) | Setting 0, b00                                |            | Setting 1, b01   |         | Setting 2, b10   |         | Setting 3, b11   |         |
| DAC_CTRL0[2:1]          | Ratio                                         | MCLK (MHz) | Ratio            | MCLK    | Ratio            | MCLK    | Ratio            | MCLK    |
| 32 kHz, b00             | $256 \times f_s$                              | 8.192      | <b>384</b> × fs  | 12.288  | 512 × fs         | 16.384  | <b>768</b> × fs  | 24.576  |
| 44.1 kHz, b00           | $256 	imes f_s$                               | 11.2896    | $384 \times f_s$ | 16.9344 | $512 \times f_s$ | 22.5792 | $768 \times f_s$ | 33.8688 |
| 48 kHz, b00             | $256 \times f_s$                              | 12.288     | $384 \times f_s$ | 18.432  | $512 \times f_s$ | 24.576  | $768 \times f_s$ | 36.864  |
| 64 kHz, b01             | $128 \times f_s$                              | 8.192      | 192 × fs         | 12.288  | $256 \times f_s$ | 16.384  | $384 \times f_s$ | 24.576  |
| 88.2 kHz, b01           | $128 \times f_s$                              | 11.2896    | 192 × fs         | 16.9344 | $256 \times f_s$ | 22.5792 | $384 \times f_s$ | 33.8688 |
| 96 kHz, b01             | $128 \times f_s$                              | 12.288     | 192 × fs         | 18.432  | $256 \times f_s$ | 24.576  | $384 \times f_s$ | 36.864  |
| 128 kHz, b10 or b11     | $64 \times f_s$                               | 8.192      | $96 \times f_s$  | 12.288  | 128 × fs         | 16.384  | 192 × fs         | 24.576  |
| 176.4 kHz, b10 or b11   | $64 \times f_s$                               | 11.2896    | <b>96 × f</b> s  | 16.9344 | $128 \times f_s$ | 22.5792 | $192 \times f_s$ | 33.8688 |
| 192 kHz, b10 or b11     | $64 \times f_s$                               | 12.288     | $96 \times f_s$  | 18.432  | $128 \times f_s$ | 24.576  | $192 \times f_s$ | 36.864  |

#### Table 12. MCS and fs Modes

#### **STANDALONE MODE**

The ADAU1966 can operate without a typical I<sup>2</sup>C or SPI connection to a microcontroller. This standalone mode is made available by setting the SA\_MODE (Pin 46) to high (IOVDD). All registers are set to default except the options shown in Table 13.

|         | 2.0000080                                                                       |
|---------|---------------------------------------------------------------------------------|
| Setting | Function                                                                        |
| 0       | Master mode serial audio interface (SAI)                                        |
| 1       | Slave mode SAI                                                                  |
| 0       | $MCLK = 256 \times f_s$ , PLL on                                                |
| 1       | MCLK = $384 \times f_s$ , PLL on                                                |
| 0       | Must be set to 0                                                                |
| 0       | I <sup>2</sup> S SAI format                                                     |
| 1       | TDM modes, determined by Pin 31 and Pin 32                                      |
|         | Setting        0        1        0        1        0        1        0        1 |

When both SA\_MODE and Pin 45 are set high, TDM mode is selected. Table 14 shows the available TDM modes; these modes are set by connecting Pin 31 (DSDATA8) and Pin 32 (DSDATA7) to GND or IOVDD.

#### Table 14. TDM Modes

| Pin No. | Setting | Function                   |
|---------|---------|----------------------------|
| 32:31   | 00      | TDM4—DLRCLK pulse          |
|         | 01      | TDM8—DLRCLK pulse          |
|         | 10      | TDM16—DLRCLK pulse         |
|         | 11      | TDM8—DLRCLK 50% duty cycle |

When the ADAU1966 is powered up in SA\_MODE and the  $PU/\overline{RST}$  pin is asserted high, the MCLKO pin provides a buffered version of the MCLKI pin, whether the source is a crystal or an active oscillator.

#### I<sup>2</sup>C CONTROL PORT

The ADAU1966 has an I<sup>2</sup>C-compatible control port that permits programming and reading back of the internal control registers for the DACs and clock system. The I<sup>2</sup>C interface of the ADAU1966 is a 2-wire interface consisting of a clock line, SCL, and a data line, SDA. SDA is bidirectional, and the ADAU1966 drives SDA either to acknowledge the master (ACK) or to send data during a read operation. The SDA pin for the I<sup>2</sup>C port is an open-drain collector and requires a 2 k $\Omega$  pull-up resistor. A write or read access occurs when the SDA line is pulled low while the SCL line is high, indicated by a start in Figure 12 and Figure 13. SDA is only allowed to change when SCL is low except when a start or stop condition occurs, as shown in Figure 12 and Figure 13. The first eight bits of the data-word consist of the device address and the  $R/\overline{W}$  bit. The device address consists of an internal built-in address (0x04) and two address pins, ADDR1 and ADDR0. The two address bits allow four ADAU1966 devices to be used in a system. Initiating a write operation to the ADAU1966 involves sending a start condition and then sending the device address with the  $R/\overline{W}$  bit set low. The ADAU1966 responds by issuing an acknowledge to indicate that it has been addressed. The user then sends a second frame telling the ADAU1966 which register is required to be written. Another acknowledge is issued by the ADAU1966. Finally, the user can send another frame with the eight data bits required to be written to the register. A third acknowledge is issued by the ADAU1966 after which the user can send a stop condition to complete the data transfer.

A read operation requires that the user first write to the ADAU1966 to point to the correct register and then read the data. This is achieved by sending a start condition followed by the device address frame, with the R/W bit low, and then the register address frame. Following the acknowledge from the ADAU1966, the user must issue a repeated start condition. The next frame is the device address with the R/W bit set high. On the next frame, the ADAU1966 outputs the register data on the SDA line. A stop condition completes the read operation.

| Table | 15. I | <sup>2</sup> C Ado | dresses |
|-------|-------|--------------------|---------|
|-------|-------|--------------------|---------|

|       | 10103003 |               |
|-------|----------|---------------|
| ADDR1 | ADDR0    | Slave Address |
| 0     | 0        | 0x04          |
| 0     | 1        | 0x24          |
| 1     | 0        | 0x44          |
| 1     | 1        | 0x64          |



| Abbreviation | Condition             |
|--------------|-----------------------|
| S            | Start bit             |
| Р            | Stop bit              |
| AM           | Acknowledge by master |
| AS           | Acknowledge by slave  |

|  | S | Chip Address, $R/\overline{W} = 0$ | AS | Register Address | AS | Data-Word | AS | Р |
|--|---|------------------------------------|----|------------------|----|-----------|----|---|
|--|---|------------------------------------|----|------------------|----|-----------|----|---|

#### Table 18. Burst Mode I<sup>2</sup>C Write

|  | S | Chip Address, $R/\overline{W} = 0$ | AS | Register Address | AS | Data-Word 1 | AS | Data-Word 2 | AS | Data-Word N | AS | Ρ |
|--|---|------------------------------------|----|------------------|----|-------------|----|-------------|----|-------------|----|---|
|--|---|------------------------------------|----|------------------|----|-------------|----|-------------|----|-------------|----|---|

#### Table 19. Single Word I<sup>2</sup>C Read

|  | S | Chip Address, $R/\overline{W} = 0$ | AS | Register Address | AS | S | Chip Address, $R/\overline{W} = 1$ | AS | Data-Word | AM | Р |
|--|---|------------------------------------|----|------------------|----|---|------------------------------------|----|-----------|----|---|
|--|---|------------------------------------|----|------------------|----|---|------------------------------------|----|-----------|----|---|

#### Table 20. Burst Mode I<sup>2</sup>C Read

| S | Ch <u>ip</u> Address,<br>R/W = 0 | AS | Register<br>Address | AS | S | Ch <u>ip</u> Address,<br>R/W = 1 | AS | Data-<br>Word 1 | AM | Data-<br>Word 2 | AM | Data-<br>Word N | AM | Р |
|---|----------------------------------|----|---------------------|----|---|----------------------------------|----|-----------------|----|-----------------|----|-----------------|----|---|
|---|----------------------------------|----|---------------------|----|---|----------------------------------|----|-----------------|----|-----------------|----|-----------------|----|---|

#### SERIAL CONTROL PORT: SPI CONTROL MODE

The ADAU1966 has an SPI control port that permits programming and readback of the internal control registers for the DACs and clock system. A standalone mode is also available for operation without serial control; it is configured at reset using the SA\_MODE pin. See the Standalone Mode section for details about SA\_MODE.

By default, the ADAU1966 is in  $I^2C$  mode; however, SPI control mode can be entered by pulling CLATCH low three times. To enter SPI control mode, perform three dummy writes to the SPI port (the ADAU1966 does not acknowledge these three writes). Beginning with the fourth SPI write, data can be written to or read from the IC. The ADAU1966 can exit SPI control mode only by a full reset initiated by power cycling the device.

The SPI control port of the ADAU1966 is a 4-wire serial control port. The format is a 24-bit wide data-word. The serial bit clock and latch can be completely asynchronous to the sample rate of the DACs. Table 21 shows the format of the SPI address byte. The first byte is the global address with a read/write bit. For the ADAU1966, the address is Address 0x06, shifted left one bit due to the R/W bit. The second byte is the ADAU1966 register address, and the third byte is the data, as shown in Figure 15 and Figure 16.

#### Table 21. SPI Address and $R/\overline{W}$ Byte Format

| Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 0     | 0     | 0     | 0     | 1     | 1     | 0     | R/W   |

When reading data from the ADAU1966, the COUT pin is tristated until the third byte, at which point it drives the data out (see Figure 16). The COUT pin is tristated at all other times, allowing the pin to be bussed with other devices, see Figure 17 for the timing requirements.

#### Chip Address R/W

The LSB of the first byte of a SPI transaction is an  $R/\overline{W}$  bit. This bit determines whether the communication is a read (Logic Level 1) or a write (Logic Level 0); see Table 21 for this format.

#### SPI Burst Read/Write

The SPI port is capable of performing burst reads or writes. This is accomplished by sending the chip address byte with the  $R/\overline{W}$  bit, followed by the first register address that needs to be read or written to. Then, as long as the CLATCH pin is held low, registers can be sequentially read or written by continuing to send out clock pulses into the CCLK pin. A very efficient procedure to initialize the ADAU1966 is accomplished by

- 1. Sending out the address byte with the  $R/\overline{W}$  bit low (write).
- 2. Sending out the address of the first register.
- 3. Sending out all the register byte values.
- 4. Toggling the  $\overline{\text{CLATCH}}$  pin.
- 5. Performing a burst read to verify the register writes.



Figure 16. SPI Read from the ADAU1966 Clocking



Figure 17. Format of the SPI Signal

#### **POWER SUPPLY AND VOLTAGE REFERENCE**

The ADAU1966 is designed for 5 V analog and 2.5 V digital supplies. To minimize noise pickup, bypass the power supply pins with 100 nF ceramic chip capacitors placed as close to the pins as possible. Also, provide a bulk aluminum electrolytic capacitor of at least 22  $\mu$ F for each rail on the same PC board as the codec. It is important that the analog supply be as clean as possible.

The ADAU1966 includes a 2.5 V regulator driver that requires only an external pass transistor and bypass capacitors to make a 2.5 V regulator from a 5 V supply. The VSUPPLY and VSENSE pins must be decoupled with no more than 10  $\mu$ F, in parallel with 100 nF high frequency bypassing. If the regulator driver is not used, connect VSUPPLY and VDRIVE to GND and leave VSENSE unconnected.

All digital inputs are compatible with TTL and CMOS levels. All outputs are driven from the 3.3 V or 5 V IOVDD supply and are compatible with TTL and 3.3 V CMOS levels.

The temperature sensor internal voltage reference (V<sub>TS\_REF</sub>) is brought out on the TS\_REF pin and must be bypassed as close as possible to the chip with a parallel combination of 10  $\mu$ F and 100 nF.

The internal band gap reference can be disabled in the PLL\_CLK\_CTRL1 register by setting VREF\_EN to 0; the CM pin can be then be driven from an external source. This can be used to scale the DAC output to the clipping level of a power amplifier based on its power supply voltage.

The CM pin is the internal common-mode reference. It must be by passed as close as possible to the chip, with a parallel combination of 10  $\mu$ F and 100 nF. This voltage can be used to bias external op amps to the common-mode voltage of the analog input and output signal pins. It is recommended that the CM pin be isolated from the external circuitry by using a high quality buffer to provide a quiet, low impedance source for the external circuitry. Use of a quiet op amp is critical, because any noise added to the reference voltage is injected into the signal path.

#### SERIAL DATA PORTS—DATA FORMAT

The 16 DAC channels use a common serial bit clock (DBCLK) and a common left-right framing clock (DLRCLK) in the serial data port. The clock signals are all synchronous with the sample rate. The normal stereo serial modes are shown in Figure 18.

The DAC serial data mode defaults to I<sup>2</sup>S (1 BCLK delay) upon power-up and reset. The ports can also be programmed for leftjustified and right-justified (24-bit and 16-bit) operation using DAC\_CTRL0[7:6]. Stereo and TDM modes can be selected using DAC\_CTRL0[5:3]. The polarity of the DLRCLK pin is programmable according to the DAC\_CTRL1[5] bit, allowing for easy channel swapping.

The DBCLK pin can latch on the rising or falling edge of the clock signal. DAC\_CTRL1[1] selects the active edge.

The serial ports are programmable as the clock masters according to the DAC\_CTRL1[0] bit. By default, the serial port is in slave mode.

#### TIME-DIVISION MULTIPLEXED (TDM) MODES

The ADAU1966 serial ports also have several different TDM serial data modes. The ADAU1966 can support a single data line TDM16, a dual data line (TDM8), a quad data line (TDM4), or eight data lines (TDM2). The DLRCLK can be operated in both single-cycle pulse mode and a 50% duty cycle mode. Both 16 DBCLKs or 32 DBCLKs per channel are selectable for each mode.

The I/O pins of the serial ports are defined according to the serial mode that is selected. For a detailed description of the function of each pin in TDM and stereo modes, see Table 22.

#### **TEMPERATURE SENSOR**

The ADAU1966 has an on-board temperature sensor that allows the user to read the temperature of the silicon inside the device. The temperature sensor readout has a range of  $-60^{\circ}$ C to  $+140^{\circ}$ C in 1°C steps. The PDN\_THRMSENS\_CTRL\_1 register controls the settings of the sensor. The temperature sensor is powered on by default and can be shut off by setting the TS\_PDN[2] bit to b1 in PDN\_THRMSENS\_CTRL\_1. The temperature sensor can be run in either continuous operation or one-shot mode. The temperature sensor conversion mode is modified using Bit 5, THRM\_MODE; the default is THRM\_MODE = 1, one-shot

## **Data Sheet**

mode. In one-shot mode, writing a 0 followed by writing a 1 to Bit 4, THRM\_GO, results in a single reset and temperature conversion, placing the resulting temperature data in the THRM\_TEMP\_STAT register. In continuous operation mode, the data conversion takes place at a rate set by Bits[7:6], THRM\_ RATE, with a range of 0.5 sec to 4 sec between samples. Faster rates are possible using the one-shot mode. Once a temperature conversion is placed in the THRM\_TEMP\_STAT register, the data can be translated into degrees Celsius (°C) using the following steps:

- 1. Convert the binary or hexadecimal data read from THRM\_TEMP\_STAT into decimal form.
- 2. Subtract 60 from the converted THRM\_TEMP\_STAT data; this is the temperature of the silicon in °C.



Figure 19. DAC Serial Timing

| Signal              | Stereo Modes<br>(SAI = 0 or 1)   | TDM4 Mode<br>(SAI = 2)                   | TDM8 Mode<br>(SAI = 3)                   | TDM16 Mode<br>(SAI = 4)                  |
|---------------------|----------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|
| DSDATA1             | Channel 1/Channel 2<br>data in   | Channel 1 to Channel 4<br>data in        | Channel 1 to Channel 8<br>data in        | Channel 1 to Channel 16<br>data in       |
| DSDATA2             | Channel 3/Channel 4<br>data in   | Channel 5 to Channel 8<br>data in        | Channel 9 to Channel 16<br>data in       | Not used                                 |
| DSDATA3             | Channel 5/Channel 6<br>data in   | Channel 9 to Channel 12<br>data in       | Not used                                 | Not used                                 |
| DSDATA4             | Channel 7/Channel 8<br>data in   | Channel 13 to Channel 16<br>data in      | Not used                                 | Not used                                 |
| DSDATA5             | Channel 9/Channel 10<br>data in  | Not used                                 | Not used                                 | Not used                                 |
| DSDATA6             | Channel 11/Channel 12<br>data in | Not used                                 | Not Used                                 | Not used                                 |
| DSDATA7             | Channel 13/Channel 14<br>data in | Not used                                 | Not used                                 | Not used                                 |
| DSDATA8             | Channel 15/Channel 16<br>data in | Not used                                 | Not used                                 | Not used                                 |
| DLRCLK              | DLRCLK in/DLRCLK out             | TDM frame sync in/<br>TDM frame sync out | TDM frame sync in/<br>TDM frame sync out | TDM frame sync in/<br>TDM frame sync out |
| DBCLK               | DBCLK in/DBCLK out               | TDM DBCLK in/TDM<br>DBCLK out            | TDM DBCLK in/TDM<br>DBCLK out            | TDM DBCLK in/<br>TDM DBCLK out           |
| Maximum Sample Rate | 192 kHz                          | 192 kHz                                  | 96 kHz                                   | 48 kHz                                   |

Table 22. Pin Function Changes in Different Serial Audio Interface Modes

#### **ADDITIONAL MODES**

The ADAU1966 offers several additional modes for board level design enhancements. To reduce the EMI in board level design, serial data can be transmitted without an explicit DBCLK. See Figure 20 for an example of a DAC TDM data transmission mode that does not require a high speed DBCLK or an external MCLK. This configuration is applicable when the ADAU1966 master clock is generated by the PLL with the DLRCLK as the PLL reference frequency.

To relax the requirement for the setup time of the ADAU1966 in cases of high speed TDM data transmission, the ADAU1966 can latch in the data using the falling edge of DBCLK; see the BCLK\_EDGE bit in the DAC\_CTRL1 register. This effectively dedicates the entire BCLK period to the setup time. This mode is useful in cases where the source has a large delay time in the serial data driver. Figure 21 shows this inverted DBCLK mode of data transmission.

## Data Sheet

ADAU1966



## **REGISTER SUMMARY**

#### Table 23. ADAU1966 Register Summary

| Reg  | Name                | Bits  | Bit 7         | Bit 6                   | Bit 5       | Bit 4      | Bit 3       | Bit 2                   | Bit 1       | Bit 0      | Reset | RW |
|------|---------------------|-------|---------------|-------------------------|-------------|------------|-------------|-------------------------|-------------|------------|-------|----|
| 0x00 | PLL_CLK_CTRL0       | [7:0] | PLLIN         |                         | XTAL_SET    |            | SOFT_RST    | MCS                     |             | PUP        | 0x00  | RW |
| 0x01 | PLL_CLK_CTRL1       | [7:0] | LOPWR_MODE    |                         | MCLKO_SEL   |            | PLL_MUTE    | PLL_LOCK                | VREF_EN     | CLK_SEL    | 0x2A  | RW |
| 0x02 | PDN_THRMSENS_CTRL_1 | [7:0] | THRM          | _RATE                   | THRM_MODE   | THRM_GO    | RESERVED    | TS_PDN                  | PLL_PDN     | VREG_PDN   | 0xA0  | RW |
| 0x03 | PDN_CTRL2           | [7:0] | DAC08_PDN     | DAC07_PDN               | DAC06_PDN   | DAC05_PDN  | DAC04_PDN   | DAC03_PDN               | DAC02_PDN   | DAC01_PDN  | 0x00  | RW |
| 0x04 | PDN_CTRL3           | [7:0] | DAC16_PDN     | DAC15_PDN               | DAC14_PDN   | DAC13_PDN  | DAC12_PDN   | DAC11_PDN               | DAC10_PDN   | DAC09_PDN  | 0x00  | RW |
| 0x05 | THRM_TEMP_STAT      | [7:0] | TEMP          |                         |             |            |             |                         |             | 0x00       | R     |    |
| 0x06 | DAC_CTRL0           | [7:0] | SDATA_FMT     |                         | SAI         |            | FS          |                         | MMUTE       |            | 0x01  | RW |
| 0x07 | DAC_CTRL1           | [7:0] | BCLK_GEN      | LRCLK_MODE              | LRCLK_POL   | SAI_MSB    | RESERVED    | BCLK_RATE               | BCLK_EDGE   | SAI_MS     | 0x00  | RW |
| 0x08 | DAC_CTRL2           | [7:0] | RESERVED      | VREG                    | _CTRL       | BCLK_TDMC  | DAC_POL     | AUTO_MUTE_EN            | DAC_OSR     | DE_EMP_EN  | 0x06  | RW |
| 0x09 | DAC_MUTE1           | [7:0] | DAC08_MUTE    | DAC07_MUTE              | DAC06_MUTE  | DAC05_MUTE | DAC04_MUTE  | DAC03_MUTE              | DAC02_MUTE  | DAC01_MUTE | 0x00  | RW |
| 0x0A | DAC_MUTE2           | [7:0] | DAC16_MUTE    | DAC15_MUTE              | DAC14_MUTE  | DAC13_MUTE | DAC12_MUTE  | DAC11_MUTE              | DAC10_MUTE  | DAC09_MUTE | 0x00  | RW |
| 0x0B | DACMSTR_VOL         | [7:0] | DACMSTR_VOL C |                         |             |            |             |                         |             |            | 0x00  | RW |
| 0x0C | DAC01_VOL           | [7:0] | DAC01_VOL     |                         |             |            |             |                         |             |            | 0x00  | RW |
| 0x0D | DAC02_VOL           | [7:0] | DAC02_VOL 0   |                         |             |            |             |                         |             |            | 0x00  | RW |
| 0x0E | DAC03_VOL           | [7:0] | DAC03_VOL     |                         |             |            |             |                         |             |            | 0x00  | RW |
| 0x0F | DAC04_VOL           | [7:0] | DAC04_VOL     |                         |             |            |             |                         |             |            | 0x00  | RW |
| 0x10 | DAC05_VOL           | [7:0] | DAC05_VOL     |                         |             |            |             |                         |             |            | 0x00  | RW |
| 0x11 | DAC06_VOL           | [7:0] | DAC06_VOL 0   |                         |             |            |             |                         |             |            | 0x00  | RW |
| 0x12 | DAC07_VOL           | [7:0] | DAC07_VOL 0:  |                         |             |            |             |                         |             |            |       | RW |
| 0x13 | DAC08_VOL           | [7:0] | DAC08_VOL 0>  |                         |             |            |             |                         |             |            |       | RW |
| 0x14 | DAC09_VOL           | [7:0] | DAC09_VOL 0.  |                         |             |            |             |                         |             |            |       | RW |
| 0x15 | DAC10_VOL           | [7:0] | DAC10_VOL 0x  |                         |             |            |             |                         |             |            |       | RW |
| 0x16 | DAC11_VOL           | [7:0] | DAC11_VOL 0x  |                         |             |            |             |                         |             |            |       | RW |
| 0x17 | DAC12_VOL           | [7:0] | DAC12_VOL     |                         |             |            |             |                         |             |            | 0x00  | RW |
| 0x18 | DAC13_VOL           | [7:0] | DAC13_VOL 0.  |                         |             |            |             |                         |             |            | 0x00  | RW |
| 0x19 | DAC14_VOL           | [7:0] | DAC14_VOL 0   |                         |             |            |             |                         |             |            |       | RW |
| 0x1A | DAC15_VOL           | [7:0] | DAC15_VOL 0   |                         |             |            |             |                         |             |            | 0x00  | RW |
| 0x1B | DAC16_VOL           | [7:0] | DAC16_VOL     |                         |             |            |             |                         |             |            | 0x00  | RW |
| 0x1C | CM_SEL_PAD_STRGTH   | [7:0] | RESERVED      | RESERVED                | PAD_DRV     | RESERVED   | RESERVED    | RESERVED                | RESERVED    | RESERVED   | 0x02  | RW |
| 0x1D | DAC_POWER1          | [7:0] | DAC04_        | POWER                   | DAC03_POWER |            | DAC02_POWER |                         | DAC01_POWER |            | 0xAA  | RW |
| 0x1E | DAC_POWER2          | [7:0] | DAC08_POWER   |                         | DAC07_POWER |            | DAC06_POWER |                         | DAC05_POWER |            | 0xAA  | RW |
| 0x1F | DAC_POWER3          | [7:0] | DAC12_POWER   |                         | DAC11_POWER |            | DAC10_POWER |                         | DAC09_POWER |            | 0xAA  | RW |
| 0x20 | DAC_POWER4          | [7:0] | DAC16_        | DAC16_POWER DAC15_POWER |             |            |             | DAC14_POWER DAC13_POWER |             |            | 0xAA  | RW |