Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 3-Axis, $\pm 1g/\pm 2g/\pm 4g/\pm 8g$ Digital Accelerometer Data Sheet ADXL350 ## **FEATURES** Excellent zero-g bias accuracy and stability with minimum/maximum specifications Ultralow power: as low as 45 $\mu A$ in measurement mode and 0.1 $\mu A$ in standby mode at $V_S = 2.5 \, V$ (typical) Power consumption scales automatically with bandwidth User-selectable resolution **Fixed 10-bit resolution** Full resolution, where resolution increases with g range, up to 13-bit resolution at $\pm 8 g$ (maintains 2 mg/LSB scale factor in all g ranges) Embedded, 32-level FIFO buffer minimizes host processor load Tap/double tap detection and free-fall detection Activity/inactivity monitoring Supply voltage range: 2.0 V to 3.6 V I/O voltage range: 1.7 V to V<sub>s</sub> SPI (3- and 4-wire) and I<sup>2</sup>C digital interfaces Flexible interrupt modes mappable to either interrupt pin Measurement ranges selectable via serial command Bandwidth selectable via serial command Wide temperature range (-40°C to +85°C) 10,000 g shock survival Pb-free/RoHS compliant Small and thin: $4 \text{ mm} \times 3 \text{ mm} \times 1.2 \text{ mm}$ cavity LGA package ### **APPLICATIONS** Portable consumer devices High performance medical and industrial applications ## **GENERAL DESCRIPTION** The high performance ADXL350 is a small, thin, low power, 3-axis accelerometer with high resolution (13-bit) and selectable measurement ranges up to $\pm 8\,g$ . The ADXL350 offers industry-leading noise and temperature performance for application robustness with minimal calibration. Digital output data is formatted as 16-bit twos complement and is accessible through either a SPI (3- or 4-wire) or I<sup>2</sup>C digital interface. The ADXL350 is well suited for high performance portable applications. It measures the static acceleration of gravity in tilt-sensing applications, as well as dynamic acceleration resulting from motion or shock. Its high resolution (2 mg/LSB) enables measurement of inclination changes of less than 1.0°. Several special sensing functions are provided. Activity and inactivity sensing detect the presence or lack of motion and if the acceleration on any axis exceeds a user-set level. Tap sensing detects single and double taps. Free-fall sensing detects if the device is falling. These functions can be mapped to one of two interrupt output pins. Low power modes enable intelligent motion-based power management with threshold sensing and active acceleration measurement at extremely low power dissipation. The ADXL350 is supplied in a small, thin, $3 \text{ mm} \times 4 \text{ mm} \times 1.2 \text{ mm}$ , 16-lead cavity laminate package. ## **FUNCTIONAL BLOCK DIAGRAM** Rev. 0 Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. # ADXL350\* PRODUCT PAGE QUICK LINKS Last Content Update: 02/23/2017 ## COMPARABLE PARTS 🖳 View a parametric search of comparable parts. ## **EVALUATION KITS** - · ADXL350Z Breakout Board - Real Time Eval System for Digital Output Sensor ## **DOCUMENTATION** ## **Data Sheet** ADXL350: 3-Axis, ±1g/±2g/±4g/±8g Digital Accelerometer Data Sheet ## REFERENCE MATERIALS 🖳 ### **Press** First MEMS Accelerometer with MIN/MAX Offset Sensitivity to Temperature Enables Predictable and Quantifiable Performance ## **DESIGN RESOURCES** - ADXL350 Material Declaration - PCN-PDN Information - · Quality And Reliability - Symbols and Footprints ## **DISCUSSIONS** View all ADXL350 EngineerZone Discussions. ## SAMPLE AND BUY Visit the product page to see pricing options. ## **TECHNICAL SUPPORT** Submit a technical question or find your regional support number. ## DOCUMENT FEEDBACK 🖳 Submit feedback for this data sheet. # **TABLE OF CONTENTS** | Features | 1 | |---------------------------------------------|----| | Applications | 1 | | General Description | 1 | | Functional Block Diagram | 1 | | Revision History | 2 | | Specifications | 3 | | Absolute Maximum Ratings | 4 | | Thermal Resistance | 4 | | Package Information | 4 | | ESD Caution | 4 | | Pin Configuration and Function Descriptions | 5 | | Typical Performance Characteristics | 6 | | Theory of Operation | 14 | | Power Sequencing | 14 | | Power Savings | 15 | | Serial Communications | 16 | | SPI | 16 | | I <sup>2</sup> C | 19 | | interrupts | 21 | |----------------------------------------|----| | FIFO | 21 | | Self-Test | 22 | | Register Map | 23 | | Register Definitions | 24 | | Applications Information | 28 | | Power Supply Decoupling | 28 | | Mechanical Considerations for Mounting | 28 | | Tap Detection | 28 | | Threshold | 29 | | Link Mode | 29 | | Sleep Mode vs. Low Power Mode | 29 | | Offset Calibration | 29 | | Using Self-Test | 30 | | Axes of Acceleration Sensitivity | 32 | | Layout and Design Recommendations | 33 | | Outline Dimensions | 34 | | Ordering Guide | 34 | ## **REVISION HISTORY** 9/12—Revision 0: Initial Version ## **SPECIFICATIONS** $T_A = 25$ °C, $V_S = 2.5$ V, $V_{DD\,I/O} = 2.5$ V, acceleration = 0 g, and $C_{IO} = 0.1$ $\mu$ F, unless otherwise noted. All minimum and maximum specifications are guaranteed. Typical specifications are not guaranteed. Table 1. | Parameter | Test Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------|-------------------------------------------|-------|----------------|-------|----------------| | SENSOR INPUT | Each axis | | | | | | Measurement Range | User selectable | | ±1, ±2, ±4, ±8 | | g | | Nonlinearity | Percentage of full scale | | ±0.5 | | % | | Inter-Axis Alignment Error | | | ±0.1 | | Degrees | | Cross-Axis Sensitivity <sup>1</sup> | | | ±3 | | % | | OUTPUT RESOLUTION | Each axis | | | | | | All g Ranges | 10-bit resolution | | 10 | | Bits | | ±1 g Range | Full resolution | | 10 | | Bits | | ±2 g Range | Full resolution | | 11 | | Bits | | ±4 g Range | Full resolution | | 12 | | Bits | | ±8 g Range | Full resolution | | 13 | | Bits | | SENSITIVITY | Each axis | | | | | | Sensitivity at X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub> | Any <i>g</i> -range, full resolution | 473.6 | 512 | 550.4 | LSB/g | | Scale Factor at X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub> | Any <i>g</i> -range, full resolution | 1.80 | 1.95 | 2.10 | mg/LSB | | Sensitivity at X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub> | ±1 <i>g</i> , 10-bit resolution | 473.6 | 512 | 550.4 | LSB/g | | Scale Factor at X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub> | $\pm 1 q$ , 10-bit resolution | 1.80 | 1.95 | 2.10 | mg/LSB | | Sensitivity at X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub> | $\pm 2 q$ , 10-bit resolution | 236.8 | 256 | 275.2 | LSB/g | | Scale Factor at X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub> | $\pm 2 g$ , 10-bit resolution | 3.61 | 3.91 | 4.21 | mg/LSB | | Sensitivity at X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub> | ±4 q, 10-bit resolution | 118.4 | 128 | 137.6 | LSB/g | | Scale Factor at X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub> | ±4 q, 10-bit resolution | 7.22 | 7.81 | 8.40 | mg/LSB | | Sensitivity at X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub> | $\pm 8 q$ , 10-bit resolution | 59.2 | 64 | 68.8 | LSB/g | | Scale Factor at X <sub>OUT</sub> , Y <sub>OUT</sub> , Z <sub>OUT</sub> | ±8 g, 10-bit resolution | 5. | | 16.80 | mg/LSB | | Sensitivity Change Due to Temperature | | | ±0.01 | | %/°C | | 0 g BIAS LEVEL | Each axis | | | | 70, 0 | | $0 g$ Output for $X_{OUT}$ , $Y_{OUT}$ | 242.74.73 | -150 | ±50 | +150 | Mg | | 0 g Output for Z <sub>OUT</sub> | | -250 | ±75 | +250 | Mg | | 0 g Offset vs. Temperature (X Axis and Y Axis) <sup>2</sup> | | -0.31 | ±0.17 | +0.31 | m <i>q/</i> °C | | 0 q Offset vs. Temperature $(Z Axis)^2$ | | -0.49 | ±0.24 | +0.49 | mg/°C | | NOISE PERFORMANCE | | 0.15 | ±0.2 i | 10.15 | mg/ C | | Noise (X-Axis and Y-Axis) | 100 Hz data rate, full resolution | | 1.1 | | LSB rms | | Noise (X-Axis and 1-Axis) Noise (Z-Axis) | 100 Hz data rate, full resolution | | 1.7 | | LSB rms | | OUTPUT DATA RATE AND BANDWIDTH | User selectable | | 1.7 | | LODIIIIS | | | User selectable | 6.25 | | 2200 | 1 | | Measurement Rate <sup>3</sup> | Data water 100 Hz 20 V 4 V 4 2 C V | 6.25 | | 3200 | Hz | | SELF-TEST <sup>4</sup> | Data rate ≥ 100 Hz, 2.0 V ≤ $V_S$ ≤ 3.6 V | 0.2 | | 2.1 | | | Output Change in X-Axis | | 0.2 | | 2.1 | g | | Output Change in Y-Axis | | -2.1 | | -0.2 | g | | Output Change in Z-Axis | | 0.3 | | 3.4 | g | | POWER SUPPLY | | 2.0 | 2.5 | | 1,, | | Operating Voltage Range (V <sub>s</sub> ) | | 2.0 | 2.5 | 3.6 | V | | Interface Voltage Range (V <sub>DD I/O</sub> ) | | 1.7 | 1.8 | $V_s$ | V | | Supply Current | Data rate > 100 Hz | | 166 | | μA | | | Data rate < 10 Hz | | 45 | | μA | | Standby Mode Leakage Current | | | 0.1 | 2 | μΑ | | Turn-On Time⁵ | Data rate = 3200 Hz | | 1.4 | | ms | | OPERATING TEMPERATURE RANGE | | -40 | | +85 | °C | <sup>&</sup>lt;sup>1</sup> Cross-axis sensitivity is defined as coupling between any two axes. <sup>&</sup>lt;sup>2</sup> Offset vs. temperature minimum/maximum specifications are guaranteed by characterization and represent a mean ±3o distribution. <sup>&</sup>lt;sup>3</sup> Bandwidth is half the output data rate. <sup>&</sup>lt;sup>4</sup> Self-test change is defined as the output (g) when the SELF\_TEST bit = 1 (in the DATA\_FORMAT register) minus the output (g) when the SELF\_TEST bit = 0 (in the DATA\_FORMAT register). Due to device filtering, the output reaches its final value after $4 \times \tau$ when enabling or disabling self-test, where $\tau = 1/(data rate)$ . <sup>&</sup>lt;sup>5</sup> Turn-on and wake-up times are determined by the user-defined bandwidth. At a 100 Hz data rate, the turn-on and wake-up times are each approximately 11.1 ms. For other data rates, the turn-on and wake-up times are each approximately $\tau + 1.1$ in milliseconds, where $\tau = 1/(data rate)$ . ## **ABSOLUTE MAXIMUM RATINGS** Table 2. | Parameter | Rating | |---------------------------------------------------|-----------------------------------------------------------------------------------| | Acceleration | | | Any Axis, Unpowered | 10,000 <i>g</i> | | Any Axis, Powered | 10,000 <i>g</i> | | $V_{s}$ | -0.3 V to +3.6 V | | $V_{DDI/O}$ | -0.3 V to +3.6 V | | Digital Pins | $-0.3 \text{ V to V}_{\text{DD I/O}} + 0.3 \text{ V or}$ 3.6 V, whichever is less | | All Other Pins | -0.3 V to +3.6 V | | Output Short-Circuit Duration (Any Pin to Ground) | Indefinite | | Temperature Range | | | Powered | -40°C to +105°C | | Storage | -40°C to +105°C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## THERMAL RESISTANCE **Table 3. Package Characteristics** | Package Type | $\theta_{JA}$ | θ <sub>JC</sub> | Device Weight | |---------------------|---------------|-----------------|---------------| | 16-Terminal LGA_CAV | 150°C/W | 85°C/W | 20 mg | ## **PACKAGE INFORMATION** The information in Figure 2 and Table 4 provide details about the package branding for the ADXL350. For a complete listing of product availability, see the Ordering Guide section. Figure 2. Product Information on Package (Top View) **Table 4. Package Branding Information** | , | | | | |--------------|-----------------------------|--|--| | Branding Key | Field Description | | | | XL350B | Part identifier for ADXL350 | | | | yw | Date code | | | | VVVV | Factory lot code | | | ## **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration **Table 5. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|---------------------|----------------------------------------------------------------------------------------------------------| | 1 | V <sub>DD I/O</sub> | Digital Interface Supply Voltage. | | 2 | NC | Not Internally Connected. | | 3 | NC | Not Internally Connected. | | 4 | SCL/SCLK | Serial Communications Clock. | | 5 | NC | Not Internally Connected. | | 6 | SDA/SDI/SDIO | Serial Data (I <sup>2</sup> C)/Serial Data Input (SPI 4-Wire)/Serial Data Input and Output (SPI 3-Wire). | | 7 | SDO/ALT ADDRESS | Serial Data Output/Alternate I <sup>2</sup> C Address Select. | | 8 | CS | Chip Select. | | 9 | INT2 | Interrupt 2 Output. | | 10 | RESERVED | Reserved. This pin must be connected to ground or left open. | | 11 | INT1 | Interrupt 1 Output. | | 12 | RESERVED | Reserved. This pin must be connected to ground. | | 13 | GND | This pin must be connected to ground. | | 14 | $V_s$ | Supply Voltage. | | 15 | RESERVED | Reserved. This pin must be connected to $V_s$ or left open. | | 16 | GND | This pin must be connected to ground. | ## TYPICAL PERFORMANCE CHARACTERISTICS N = 460 for all typical performance characteristics plots, unless otherwise noted. Figure 4. X-Axis Zero g Offset at 25°C, $V_S = 2.5 \text{ V}$ Figure 5. Y-Axis Zero g Offset at $25^{\circ}$ C, $V_s = 2.5 \text{ V}$ Figure 6. Z-Axis Zero g Offset at 25°C, $V_S = 2.5 \text{ V}$ Figure 7. X-Axis Zero g Offset at 25°C, $V_S = 3.0 \text{ V}$ Figure 8. Y-Axis Zero g Offset at 25°C, $V_S = 3.0 \text{ V}$ Figure 9. Z-Axis Zero g Offset at 25°C, $V_S = 3.0 \text{ V}$ Figure 10. X-Axis Zero g Offset Temperature Coefficient, $V_S = 2.5 \text{ V}$ Figure 11. Y-Axis Zero g Offset Temperature Coefficient, $V_S = 2.5 \text{ V}$ Figure 12. Z-Axis Zero g Offset Temperature Coefficient, $V_S = 2.5 \text{ V}$ Figure 13. X-Axis Zero g Offset vs. Temperature— 16 Parts Soldered to PCB, $V_S = 2.5 \text{ V}$ Figure 14. Y-Axis Zero g Offset vs. Temperature— 16 Parts Soldered to PCB, $V_S = 2.5 \text{ V}$ Figure 15. Z-Axis Zero g Offset vs. Temperature— 16 Parts Soldered to PCB, $V_s = 2.5 \text{ V}$ Figure 16. X-Axis Zero g Offset Temperature Coefficient, $V_S = 3.0 \text{ V}$ Figure 17. Y-Axis Zero g Offset Temperature Coefficient, $V_S = 3.0 \text{ V}$ Figure 18. Z-Axis Zero g Offset Temperature Coefficient, $V_S = 3.0 \text{ V}$ Figure 19. X-Axis Zero g Offset vs. Temperature— 16 Parts Soldered to PCB, $V_S = 3.0 \text{ V}$ Figure 20. Y-Axis Zero g Offset vs. Temperature— 16 Parts Soldered to PCB, $V_s = 3.0 \text{ V}$ Figure 21. Z-Axis Zero g Offset vs. Temperature— 16 Parts Soldered to PCB, $V_S = 3.0 \text{ V}$ Figure 22. X-Axis Sensitivity at 25°C, $V_S = 2.5 V$ , Full Resolution Figure 23. Y-Axis Sensitivity at 25°C, $V_S = 2.5 V$ , Full Resolution Figure 24. Z-Axis Sensitivity at 25°C, $V_s = 2.5 \text{ V}$ , Full Resolution Figure 25. X-Axis Sensitivity Temperature Coefficient, $V_s = 2.5 \text{ V}$ Figure 26. Y-Axis Sensitivity Temperature Coefficient, $V_S = 2.5 \text{ V}$ Figure 27. Z-Axis Sensitivity Temperature Coefficient, $V_s = 2.5 \text{ V}$ Figure 28. X-Axis Sensitivity, $V_s = 3.0 \text{ V}$ , Full Resolution Figure 29. Y-Axis Sensitivity, $V_S = 3.0 \text{ V}$ , Full Resolution Figure 30. Z-Axis Sensitivity, $V_S = 3.0 \text{ V}$ , Full Resolution Figure 31. X-Axis Sensitivity Temperature Coefficient, $V_s = 3.0 \text{ V}$ Figure 32. Y-Axis Sensitivity Temperature Coefficient, $V_S = 3.0 \text{ V}$ Figure 33. Z-Axis Sensitivity Temperature Coefficient, $V_s = 3.0 \text{ V}$ Figure 34. X-Axis Sensitivity vs. Temperature— 16 Parts Soldered to PCB, $V_S = 2.5 V$ , Full Resolution Figure 35. Y-Axis Sensitivity vs. Temperature— 16 Parts Soldered to PCB, $V_S = 2.5 V$ , Full Resolution Figure 36. Z-Axis Sensitivity vs. Temperature— 16 Parts Soldered to PCB, $V_S = 2.5 V$ , Full Resolution Figure 37. X-Axis Sensitivity vs. Temperature— 16 Parts Soldered to PCB, $V_S = 3.0 V$ , Full Resolution Figure 38. Y-Axis Sensitivity vs. Temperature— 16 Parts Soldered to PCB, $V_S = 3.0 V$ , Full Resolution Figure 39. Z-Axis Sensitivity vs. Temperature— 16 Parts Soldered to PCB, $V_S = 3.0 V$ , Full Resolution Figure 40. X-Axis Self-Test Response at $25^{\circ}$ C, $V_s = 2.5 \text{ V}$ Figure 41. Y-Axis Self-Test Response at 25°C, $V_S = 2.5 \text{ V}$ Figure 42. Z-Axis Self-Test Response at $25^{\circ}$ C, $V_S = 2.5 \text{ V}$ Figure 43. X-Axis Self-Test Response at 25°C, $V_S = 3.0 \text{ V}$ Figure 44. Y-Axis Self-Test Response at $25^{\circ}$ C, $V_S = 3.0 \text{ V}$ Figure 45. Z-Axis Self-Test Response at $25^{\circ}$ C, $V_{s} = 3.0 \text{ V}$ Figure 46. Current Consumption at 25 °C, 100 Hz Output Data Rate, $V_{\rm S}$ = 2.5 V, 31 Parts Figure 47. Current Consumption vs. Output Data Rate at $25^{\circ}$ C $V_S = 2.5 V$ , 10 Parts Figure 48. Supply Current vs. Supply Voltage, $V_S$ at 25°C, 10 Parts ## THEORY OF OPERATION The ADXL350 is a complete 3-axis acceleration measurement system with a selectable measurement range of $\pm 1$ g, $\pm 2$ g, $\pm 4$ g, or $\pm 8$ g. It measures both dynamic acceleration resulting from motion or shock and static acceleration, such as gravity, which allows the device to be used as a tilt sensor. The sensor is a polysilicon surface-micromachined structure built on top of a silicon wafer. Polysilicon springs suspend the structure over the surface of the wafer and provide a resistance against acceleration forces. Deflection of the structure is measured using differential capacitors that consist of independent fixed plates and plates attached to the moving mass. Acceleration deflects the beam and unbalances the differential capacitor, resulting in a sensor output whose amplitude is proportional to acceleration. Phase-sensitive demodulation is used to determine the magnitude and polarity of the acceleration. ## **POWER SEQUENCING** Power can be applied to $V_S$ or $V_{\rm DD\,I/O}$ in any sequence without damaging the ADXL350. All possible power-on modes are summarized in Table 6. The interface voltage level is set with the interface supply voltage, $V_{\rm DD\,I/O}$ , which must be present to ensure that the ADXL350 does not create a conflict on the communication bus. For single-supply operation, $V_{\rm DD\,I/O}$ can be the same as the main supply, $V_{\rm S}$ . In a dual-supply application, however, $V_{\rm DD\,I/O}$ can differ from $V_{\rm S}$ to accommodate the desired interface voltage, as long as $V_{\rm S}$ is greater than $V_{\rm DD\,I/O}$ . After $V_s$ is applied, the device enters standby mode, where power consumption is minimized and the device waits for $V_{\rm DD\,I/O}$ to be applied and for the command to enter measurement mode to be received. (This command can be initiated by setting the measure bit in the POWER\_CTL register (Address 0x2D).) In addition, any register can be written to or read from to configure the part while the device is in standby mode. It is recommended to configure the device in standby mode and then to enable measurement mode. Clearing the measure bit returns the device to the standby mode. **Table 6. Power Sequencing** | Condition | V <sub>s</sub> | V <sub>DDI/O</sub> | Description | |------------------------|----------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power Off | Off | Off | The device is completely off, but there is the potential for a communication bus conflict. | | Bus Disabled | On | Off | The device is on in standby mode, but communication is unavailable and creates a conflict on the communication bus. The duration of this state should be minimized during power-up to prevent a conflict. | | Bus Enabled | Off | On | No functions are available, but the device does not create a conflict on the communication bus. | | Standby or Measurement | On | On | At power-up, the device is in standby mode, awaiting a command to enter measurement mode, and all sensor functions are off. After the device is instructed to enter measurement mode, all sensor functions are available. | ## **POWER SAVINGS** ### **Power Modes** The ADXL350 automatically modulates its power consumption in proportion to its output data rate, as outlined in Table 7. If additional power savings is desired, a lower power mode is available. In this mode, the internal sampling rate is reduced, allowing for power savings in the 12.5 Hz to 400 Hz data rate range but at the expense of slightly greater noise. To enter lower power mode, set the LOW\_POWER bit (Bit 4) in the BW\_RATE register (Address 0x2C). The current consumption in low power mode is shown in Table 8 for cases where there is an advantage for using low power mode. The current consumption values shown in Table 7 and Table 8 are for a $\rm V_{\rm S}$ of 2.5 V. Current scales linearly with $\rm V_{\rm S}$ . Table 7. Current Consumption vs. Data Rate $(T_A = 25^{\circ}C, V_S = 2.5 \text{ V}, V_{DDVO} = 1.8 \text{ V})$ | (1 <sub>A</sub> 25 6, 1 <sub>§</sub> | 2.6 1, 1 <sub>DD I/O</sub> 2.6 1 | <u> </u> | | |--------------------------------------|----------------------------------|-----------|----------------------| | Output Data<br>Rate (Hz) | Bandwidth (Hz) | Rate Code | Ι <sub>DD</sub> (μΑ) | | 3200 | 1600 | 1111 | 145 | | 1600 | 800 | 1110 | 100 | | 800 | 400 | 1101 | 145 | | 400 | 200 | 1100 | 145 | | 200 | 100 | 1011 | 145 | | 100 | 50 | 1010 | 145 | | 50 | 25 | 1001 | 100 | | 25 | 12.5 | 1000 | 65 | | 12.5 | 6.25 | 0111 | 55 | | 6.25 | 3.125 | 0110 | 40 | Table 8. Current Consumption vs. Data Rate, Low Power Mode ( $T_A = 25^{\circ}\text{C}$ , $V_S = 2.5 \text{ V}$ , $V_{DDI/O} = 1.8 \text{ V}$ ) | · 11 | · 0 · DD1/0 | | | |--------------------------|----------------|-----------|----------------------| | Output Data<br>Rate (Hz) | Bandwidth (Hz) | Rate Code | I <sub>DD</sub> (μA) | | 400 | 200 | 1100 | 100 | | 200 | 100 | 1011 | 65 | | 100 | 50 | 1010 | 55 | | 50 | 25 | 1001 | 50 | | 25 | 12.5 | 1000 | 40 | | 12.5 | 6.25 | 0111 | 40 | | | | | | ## **Auto Sleep Mode** Additional power can be saved if the ADXL350 automatically switches to sleep mode during periods of inactivity. To enable this feature, set the THRESH\_INACT register (Address 0x25) and the TIME\_INACT register (Address 0x26) each to a value that signifies inactivity (the appropriate value depends on the application), and then set the AUTO\_SLEEP bit and the link bit in the POWER\_CTL register (Address 0x2D). Current consumption at the sub-8 Hz data rates used in this mode is typically 40 $\mu A$ for a $V_{s}$ of 2.5 V. ## **Standby Mode** For even lower power operation, standby mode can be used. In standby mode, current consumption is reduced to 0.1 $\mu$ A (typical). In this mode, no measurements are made. Standby mode is entered by clearing the measure bit (Bit 3) in the POWER\_CTL register (Address 0x2D). Placing the device into standby mode preserves the contents of FIFO. ## SERIAL COMMUNICATIONS $I^2C$ and SPI digital communications are possible and regardless, the $\underline{ADXL350}$ always operates as a slave. $\underline{I^2C}$ mode is enabled if the $\overline{CS}$ pin is tied high to $V_{DD\,I/O}$ . The $\overline{CS}$ pin should always be tied high to $V_{DD\,I/O}$ or be driven by an external controller because there is no default mode if the $\overline{CS}$ pin is left unconnected. Not taking this precaution may result in an inability to communicate with the part. In SPI mode, the $\overline{CS}$ pin is controlled by the bus master. In both SPI and I<sup>2</sup>C modes of operation, data transmitted from the ADXL350 to the master device should be ignored during writes to the ADXL350. ### SPI For SPI, either 3- or 4-wire configuration is possible, as shown in the connection diagrams in Figure 49 and Figure 50. Clearing the SPI bit in the DATA\_FORMAT register (Address 0x31) selects 4-wire mode, whereas setting the SPI bit selects 3-wire mode. The maximum SPI clock speed is 5 MHz with 100 pF maximum loading, and the timing scheme follows clock polarity (CPOL) = 1 and clock phase (CPHA) = 1. $\overline{\text{CS}}$ is the serial port enable line and is controlled by the SPI master. This line must go low at the start of a transmission and high at the end of a transmission, as shown in Figure 52. SCLK is the serial port clock and is supplied by the SPI master. It is stopped high when $\overline{\text{CS}}$ is high during a period of no transmission. SDI and SDO are the serial data input and output, respectively. Data should be sampled at the rising edge of SCLK. Figure 49. 3-Wire SPI Connection Diagram Figure 50. 4-Wire SPI Connection Diagram To read or write multiple bytes in a single transmission, the multiple-byte bit, located after the R/W bit in the first byte transfer (MB in Figure 52 to Figure 54), must be set. After the register addressing and the first byte of data, each subsequent set of clock pulses (eight clock pulses) causes the ADXL350 to point to the next register for a read or write. This shifting continues until the clock pulses cease and $\overline{CS}$ is deasserted. To perform reads or writes on different, nonsequential registers, $\overline{CS}$ must be deasserted between transmissions and the new register must be addressed separately. The timing diagram for 3-wire SPI reads or writes is shown in Figure 54. The 4-wire equivalents for SPI writes and reads are shown in Figure 52 and Figure 53, respectively. ## **Preventing Bus Traffic Errors** The ADXL350 CS pin is used both for initiating SPI transacttions, and for enabling I<sup>2</sup>C mode. When the ADXL350 is used on an SPI bus with multiple devices, its $\overline{CS}$ pin is held high while the master communicates with the other devices. There may be conditions where an SPI command transmitted to another device looks like a valid I<sup>2</sup>C command. In this case, the ADXL350 would interpret this as an attempt to communicate in I<sup>2</sup>C mode, and could interfere with other bus traffic. Unless bus traffic can be adequately controlled to assure such a condition never occurs, it is recommended to add a logic gate in front of the SDI pin as shown in Figure 51. This OR gate will hold the SDA line high when $\overline{CS}$ is high to prevent SPI bus traffic at the ADXL350 from appearing as an I<sup>2</sup>C start command. Figure 51. Recommended SPI Connection Diagram when Using Multiple SPI Devices on a Single Bus Table 9. SPI Digital Input/Output Voltage | | | | Limit <sup>1</sup> | | |----------------------------------------------|--------------------------------------------------|------------------------|-------------------------|------| | Parameter | Test Conditions | Min | Max | Unit | | Digital Input | | | | | | Low Level Input Voltage $(V_{IL})$ | | | $0.3 \times V_{DD I/O}$ | V | | High Level Input Voltage (V <sub>IH</sub> ) | | $0.7 \times V_{DDI/O}$ | | V | | Low Level Input Current (I <sub>IL</sub> ) | $V_{IN} = V_{DDI/O}$ | | 0.1 | μΑ | | High Level Input Current (I <sub>H</sub> ) | $V_{IN} = 0 V$ | -0.1 | | μΑ | | Digital Output | | | | | | Low Level Output Voltage (V <sub>OL</sub> ) | $I_{OL} = 10 \text{ mA}$ | | $0.2 \times V_{DD I/O}$ | V | | High Level Output Voltage (V <sub>OH</sub> ) | $I_{OH} = -4 \text{ mA}$ | $0.8 \times V_{DDI/O}$ | | V | | Low Level Output Current (I <sub>OL</sub> ) | $V_{OL} = V_{OL, max}$ | 10 | | mA | | High Level Output Current (I <sub>OH</sub> ) | $V_{OH} = V_{OH, min}$ | | -4 | mA | | Pin Capacitance | $f_{IN} = 1 \text{ MHz}, V_{IN} = 2.5 \text{ V}$ | | 8 | рF | <sup>&</sup>lt;sup>1</sup> Limits based on characterization results, not production tested. Table 10. SPI Timing $(T_A = 25^{\circ}C, V_S = 2.5 \text{ V}, V_{DD \text{ I/O}} = 1.8 \text{ V})^1$ | | | Limit <sup>2, 3</sup> | | | |---------------------|-----------------------|-----------------------|------|-------------------------------------------------------------------------------| | Parameter | Min | Max | Unit | Description | | f <sub>SCLK</sub> | | 5 | MHz | SPI clock frequency | | t <sub>SCLK</sub> | 200 | | ns | 1/(SPI clock frequency) mark-space ratio for the SCLK input is 40/60 to 60/40 | | t <sub>DELAY</sub> | 10 | | ns | CS falling edge to SCLK falling edge | | t <sub>QUIET</sub> | 10 | | ns | SCLK rising edge to $\overline{\text{CS}}$ rising edge | | t <sub>DIS</sub> | | 100 | ns | CS rising edge to SDO disabled | | t <sub>CS,DIS</sub> | 250 | | ns | CS deassertion between SPI communications | | $t_s$ | $0.4 \times t_{SCLK}$ | | ns | SCLK low pulse width (space) | | t <sub>M</sub> | $0.4 \times t_{SCLK}$ | : | ns | SCLK high pulse width (mark) | | $t_{SDO}$ | | 95 | ns | SCLK falling edge to SDO transition | | t <sub>SETUP</sub> | 10 | | ns | SDI valid before SCLK rising edge | | t <sub>HOLD</sub> | 10 | | ns | SDI valid after SCLK rising edge | $<sup>^1</sup>$ The $\overline{\text{CS}}$ , SCLK, SDI, and SDO pins are not internally pulled up or down; they must be driven for proper operation. $^2$ Limits are based on characterization results, characterized with $f_{\text{SCLK}} = 5$ MHz and bus load capacitance of 100 pF; not production tested. $^3$ The timing values are measured corresponding to the input thresholds ( $V_{\text{IL}}$ and $V_{\text{IH}}$ ) given in Table 9. Figure 52. SPI 4-Wire Write Figure 53. SPI 4-Wire Read NOTES 1. $t_{\rm SDO}$ is only present during reads. Figure 54. SPI 3-Wire Read/Write ## I<sup>2</sup>C With $\overline{CS}$ tied high to $V_{DD I/O}$ , the ADXL350 is in $I^2C$ mode, requiring a simple 2-wire connection as shown in Figure 55. The ADXL350 conforms to the UM10204 I<sup>2</sup>C-Bus Specification and User Manual, Rev. 03-19 June 2007, available from NXP Semiconductor. It supports standard (100 kHz) and fast (400 kHz) data transfer modes if the timing parameters given in Table 12 and Figure 57 are met. Single-byte or multiple-byte reads/writes are supported, as shown in Figure 56. With the SDO/ALT ADDRESS pin (Pin 7) high, the 7-bit I<sup>2</sup>C address for the device is 0x1D, followed by the R/W bit. This translates to 0x3A for a write and 0x3B for a read. An alternate I<sup>2</sup>C address of 0x53 (followed by the R/W bit) can be chosen by grounding the SDO/ALT ADDRESS pin (Pin 7). This translates to 0xA6 for a write and 0xA7 for a read. If other devices are connected to the same I<sup>2</sup>C bus, the nominal operating voltage level of these other devices cannot exceed V<sub>DDI/O</sub> by more than 0.3 V. External pull-up resistors, R<sub>P</sub>, are necessary for proper I<sup>2</sup>C operation. Refer to the UM10204 I<sup>2</sup>C-Bus Specification and User Manual, Rev. 03-19 June 2007, when selecting pull-up resistor values to ensure proper operation. Table 11. I<sup>2</sup>C Digital Input/Output Voltage | 0 1 1 | | | |---------------------------------------------|---------------------------------------------------|-------| | Parameter | Limit <sup>1</sup> | Unit | | Digital Input Voltage | | | | Low Level Input Voltage (V <sub>IL</sub> ) | $0.25 \times V_{DDI/O}$ | V max | | High Level Input Voltage (V <sub>IH</sub> ) | $0.25 \times V_{DD I/O}$ $0.75 \times V_{DD I/O}$ | V min | | Digital Output Voltage | | | | Low Level Output Voltage $(V_{OL})^2$ | $0.2 \times V_{DD I/O}$ | V max | <sup>&</sup>lt;sup>1</sup> Limits are based on characterization results; not production tested. $<sup>^2</sup>$ The limit given is only for $V_{DDVO}\!<\!2$ V. When $V_{DDVO}\!>\!2$ V, the limit is 0.4 V maximum. Figure 55. I<sup>2</sup>C Connection Diagram (Address 0x53) | SINGLE-B | SINGLE-BYTE WRITE | | | | | | | | | | | | | | | | |--------------------|-------------------|-----------------------|-----|------------------|-----|--------------------|---------------|--------|------|---|------|-----|------|-------|------|-----------| | MASTER | START | SLAVE ADDRESS + WRITE | | REGISTER ADDRESS | | | DATA | | STOP | | | | | | | | | SLAVE | | | ACK | | ACK | | | ACK | | | | | | | | | | | | | | | | | | | | | | | | | | | | MULTIPLE | -BYTE WR | ITE | | | | | | | | | | | | | | | | MASTER | START | SLAVE ADDRESS + WRITE | | REGISTER ADDRESS | | | DATA | | | | DATA | | STOP | | | | | SLAVE | | | ACK | | ACK | | | ACK | | | | ACK | | | | | | | | | | | | | | • | | | | | | | | | | SINGLE-B | YTE READ | | | | | | | | | | | | | | | | | MASTER | START | SLAVE ADDRESS + WRITE | | REGISTER ADDRESS | | START <sup>1</sup> | SLAVE ADDRESS | + READ | | | | | NAC | KSTOP | | | | SLAVE | | | ACK | | ACK | | | | ACK | П | DATA | | | | 1 | | | | | | | | | | | | | | | | | | | | | MULTIPLE-BYTE READ | | | | | | | | | | | | | | | | | | MASTER | START | SLAVE ADDRESS + WRITE | | REGISTER ADDRESS | | START <sup>1</sup> | SLAVE ADDRESS | + READ | | | | | ACK | | | NACK STOP | | SLAVE | | | ACK | | ACK | | | | ACK | П | DATA | | | | DATA | | 1. THIS START IS EITHER A RESTART OR A STOP FOLLOWED BY A START. 2. THE SHADED AREAS REPRESENT WHEN THE DEVICE IS LISTENING. Figure 56. I<sup>2</sup>C Device Addressing Table 12. $I^2C$ Timing ( $T_A = 25^{\circ}C$ , $V_S = 2.5 \text{ V}$ , $V_{DD \text{ I/O}} = 1.8 \text{ V}$ ) | Limit <sup>1, 2</sup> | | | | | |--------------------------------------|---------------------|------|------|-------------------------------------------------------------------------------------| | Parameter | Min | Max | Unit | Description | | f <sub>SCL</sub> | | 400 | kHz | SCL clock frequency | | t <sub>1</sub> | 2.5 | | μs | SCL cycle time | | t <sub>2</sub> | 0.6 | | μs | t <sub>HIGH</sub> , SCL high time | | t <sub>3</sub> | 1.3 | | μs | t <sub>LOW</sub> , SCL low time | | t <sub>4</sub> | 0.6 | | μs | t <sub>HD, STA</sub> , start/repeated start condition hold time | | t <sub>5</sub> | 350 | | ns | t <sub>SU, DAT</sub> , data setup time | | t <sub>6</sub> <sup>3, 4, 5, 6</sup> | 0 | 0.65 | μs | t <sub>HD, DAT</sub> , data hold time | | t <sub>7</sub> | 0.6 | | μs | t <sub>SU, STA</sub> , setup time for repeated start | | t <sub>8</sub> | 0.6 | | μs | t <sub>SU, STO</sub> , stop condition setup time | | $t_9$ | 1.3 | | μs | t <sub>BUF</sub> , bus-free time between a stop condition and a start condition | | t <sub>10</sub> | | 300 | ns | t <sub>R</sub> , rise time of both SCL and SDA when receiving | | | 0 | | ns | $t_{\mbox{\tiny R}}$ , rise time of both SCL and SDA when receiving or transmitting | | t <sub>11</sub> | | 250 | ns | t <sub>F</sub> , fall time of SDA when receiving | | | | 300 | ns | t <sub>F</sub> , fall time of both SCL and SDA when transmitting | | | $20 + 0.1 C_b^{7}$ | | ns | t <sub>F</sub> , fall time of both SCL and SDA when transmitting or receiveing | | C <sub>b</sub> | | 400 | pF | Capacitive load for each bus line | $<sup>^{1}</sup>$ Limits are based on characterization results, with $f_{SCL} = 400$ kHz and a 3 mA sink current; not production tested. <sup>&</sup>lt;sup>7</sup>C<sub>b</sub> is the total capacitance of one bus line in picofarads. Figure 57. I<sup>2</sup>C Timing Diagram <sup>&</sup>lt;sup>2</sup> All values are referred to the $V_{\rm H}$ and the $V_{\rm L}$ levels given in Table 11. <sup>&</sup>lt;sup>3</sup> t<sub>s</sub> is the data hold time that is measured from the falling edge of SCL. It applies to data in transmission and acknowledge times. <sup>&</sup>lt;sup>4</sup> A transmitting device must internally provide an output hold time of at least 300 ns for the SDA signal (with respect to V<sub>IH(min)</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. $<sup>^{5}</sup>$ The maximum $t_{6}$ value must be met only if the device does not stretch the low period ( $t_{3}$ ) of the SCL signal. <sup>&</sup>lt;sup>6</sup>The maximum value for $t_6$ is a function of the clock low time ( $t_3$ ), the clock rise time ( $t_{10}$ ), and the minimum data setup time ( $t_{5(min)}$ ). This value is calculated as $t_{6(max)} = t_3 - t_{10} - t_{5(min)}$ . ### **INTERRUPTS** The ADXL350 provides two output pins for driving interrupts: INT1 and INT2. Each interrupt function is described in detail in this section. All functions can be used simultaneously, with the only limiting feature being that some functions may need to share interrupt pins. Interrupts are enabled by setting the appropriate bit in the INT\_ENABLE register (Address 0x2E) and are mapped to either the INT1 or INT2 pin based on the contents of the INT\_MAP register (Address 0x2F). It is recommended that interrupt bits be configured with the interrupts disabled, preventing interrupts from being accidentally triggered during configuration. This can be done by writing a value of 0x00 to the INT\_ENABLE register. Clearing interrupts is performed either by reading the data registers (Address 0x32 to Address 0x37) until the interrupt condition is no longer valid for the data-related interrupts or by reading the INT\_SOURCE register (Address 0x30) for the remaining interrupts. This section describes the interrupts that can be set in the INT\_ENABLE register and monitored in the INT\_SOURCE register. ### DATA READY The DATA\_READY bit is set when new data is available and is cleared when no new data is available. ### SINGLE TAP The SINGLE\_TAP bit is set when a single acceleration event that is greater than the value in the THRESH\_TAP register (Address 0x1D) occurs for less time than is specified in the DUR register (Address 0x21). ## **DOUBLE TAP** The DOUBLE\_TAP bit is set when two acceleration events that are greater than the value in the THRESH\_TAP register (Address 0x1D) occur for less time than is specified in the DUR register (Address 0x21), with the second tap starting after the time specified by the latent register (Address 0x22) but within the time specified in the window register (Address 0x23). See the Tap Detection section for more details. ## Activity The activity bit is set when acceleration greater than the value stored in the THRESH\_ACT register (Address 0x24) is experienced. ## Inactivity The inactivity bit is set when acceleration of less than the value stored in the THRESH\_INACT register (Address 0x25) is experienced for more time than is specified in the TIME\_INACT register (Address 0x26). The maximum value for TIME\_INACT is 255 sec. ## FREE FALL The FREE\_FALL bit is set when acceleration of less than the value stored in the THRESH\_FF register (Address 0x28) is experienced for more time than is specified in the TIME\_FF register (Address 0x29). The FREE\_FALL interrupt differs from the inactivity interrupt as follows: all axes always participate, the timer period is much smaller (1.28 sec maximum), and the mode of operation is always dc-coupled. ### Watermark The watermark bit is set when the number of samples in FIFO equals the value stored in the samples bits (Register FIFO\_CTL, Address 0x38). The watermark bit is cleared automatically when FIFO is read, and the content returns to a value below the value stored in the samples bits. ### Overrun The overrun bit is set when new data replaces unread data. The precise operation of the overrun function depends on the FIFO mode. In bypass mode, the overrun bit is set when new data replaces unread data in the DATAX, DATAY, and DATAZ registers (Address 0x32 to Address 0x37). In all other modes, the overrun bit is set when FIFO is filled. The overrun bit is automatically cleared when the contents of FIFO are read. ## **FIFO** The ADXL350 contains patent pending technology for an embedded 32-level FIFO that can be used to minimize host processor burden. This buffer has four modes: bypass, FIFO, stream, and trigger (see Table 20). Each mode is selected by the settings of the FIFO\_MODE bits in the FIFO\_CTL register (Address 0x38). ## **Bypass Mode** In bypass mode, FIFO is not operational and, therefore, remains empty. ### FIFO Mode In FIFO mode, data from measurements of the x-, y-, and z-axes are stored in FIFO. When the number of samples in FIFO equals the level specified in the samples bits of the FIFO\_CTL register (Address 0x38), the watermark interrupt is set. FIFO continues accumulating samples until it is full (32 samples from measurements of the x-, y-, and z-axes) and then stops collecting data. After FIFO stops collecting data, the device continues to operate; therefore, features such as tap detection can be used after FIFO is full. The watermark interrupt continues to occur until the number of samples in FIFO is less than the value stored in the samples bits of the FIFO\_CTL register. ## Stream Mode In stream mode, data from measurements of the x-, y-, and z-axes are stored in FIFO. When the number of samples in FIFO equals the level specified in the samples bits of the FIFO\_CTL register (Address 0x38), the watermark interrupt is set. FIFO continues accumulating samples and holds the latest 32 samples from measurements of the x-, y-, and z-axes, discarding older data as new data arrives. The watermark interrupt continues occurring until the number of samples in FIFO is less than the value stored in the samples bits of the FIFO\_CTL register. ## Trigger Mode In trigger mode, FIFO accumulates samples, holding the latest 32 samples from measurements of the x-, y-, and z-axes. After a trigger event occurs and an interrupt is sent to the INT1 or INT2 pin (determined by the trigger bit in the FIFO\_CTL register), FIFO keeps the last n samples (where n is the value specified by the samples bits in the FIFO\_CTL register) and then operates in FIFO mode, collecting new samples only when FIFO is not full. A delay of at least 5 $\mu s$ should be present between the trigger event occurring and the start of reading data from the FIFO to allow the FIFO to discard and retain the necessary samples. Additional trigger events cannot be recognized until the trigger mode is reset. To reset the trigger mode, set the device to bypass mode and then set the device back to trigger mode. Note that the FIFO data should be read first because placing the device into bypass mode clears FIFO. ## Retrieving Data from FIFO The FIFO data is read through the DATAX, DATAY, and DATAZ registers (Address 0x32 to Address 0x37). When the FIFO is in FIFO, stream, or trigger mode, reads to the DATAX, DATAY, and DATAZ registers read data stored in the FIFO. Each time data is read from the FIFO, the oldest x-, y-, and z-axes data are placed into the DATAX, DATAY, and DATAZ registers. If a single-byte read operation is performed, the remaining bytes of data for the current FIFO sample are lost. Therefore, all axes of interest should be read in a burst (or multiple-byte) read operation. To ensure that the FIFO has completely popped (that is, that new data has completely moved into the DATAX, DATAY, and DATAZ registers), there must be at least 5 $\mu s$ between the end of reading the data registers and the start of a new read of the FIFO or a read of the FIFO\_STATUS register (Address 0x39). The end of reading a data register is signified by the transition from Register 0x37 to Register 0x38 or by the $\overline{\mbox{CS}}$ pin going high. For SPI operation at 1.6 MHz or less, the register addressing portion of the transmission is a sufficient delay to ensure that the FIFO has completely popped. For SPI operation greater than 1.6 MHz, it is necessary to deassert the $\overline{\text{CS}}$ pin to ensure a total delay of 5 $\mu$ s; otherwise, the delay will not be sufficient. The total delay necessary for 5 MHz operation is at most 3.4 $\mu$ s. This is not a concern when using I²C mode because the communication rate is low enough to ensure a sufficient delay between FIFO reads. ## **SELF-TEST** The ADXL350 incorporates a self-test feature that effectively tests its mechanical and electronic systems simultaneously. When the self-test function is enabled (via the SELF\_TEST bit in the DATA\_FORMAT register, Address 0x31), an electrostatic force is exerted on the mechanical sensor. This electrostatic force moves the mechanical sensing element in the same manner as acceleration, and it is additive to the acceleration experienced by the device. This added electrostatic force results in an output change in the x-, y-, and z-axes. Because the electrostatic force is proportional to $V_{\rm S}^{\,2}$ , the output change varies with $V_{\rm S}$ . The self-test feature of the ADXL350 also exhibits a bimodal behavior that depends on which phase of the clock self-test is enabled. However, the limits shown in Table 1 and Table 13 to Table 16 are valid for all potential self-test values across the entire allowable voltage range. Use of the self-test feature at data rates less than 100 Hz may yield values outside these limits. Therefore, the part should be placed into a data rate of 100 Hz or greater when using self-test. Table 13. Self-Test Output in LSB for $\pm 1$ g, 10-bit Resolution or any g-Range, Full Resolution | Axis | Min | Max | Unit | | | | | |------|-------|------|------|--|--|--|--| | X | 100 | 1180 | LSB | | | | | | Υ | -1180 | -100 | LSB | | | | | | Z | 150 | 1850 | LSB | | | | | Table 14. Self-Test Output in LSB for $\pm 2$ g, 10-Bit Resolution | Axis | Min | Max | Unit | |------|------|-----|------| | Х | 50 | 590 | LSB | | Υ | -590 | -50 | LSB | | Z | 75 | 925 | LSB | Table 15. Self-Test Output in LSB for $\pm 4 g$ , 10-Bit Resolution | | | U- | | |------|------|-----|------| | Axis | Min | Max | Unit | | Χ | 25 | 295 | LSB | | Υ | -295 | -25 | LSB | | Z | 38 | 463 | LSB | Table 16. Self-Test Output in LSB for ±8 g, 10-Bit Resolution | | - · · · · · · · · · · · · · · · · · · · | | | |------|-----------------------------------------|-----|------| | Axis | Min | Max | Unit | | Χ | 12 | 148 | LSB | | Υ | -148 | -12 | LSB | | Z | 19 | 232 | LSB | # **REGISTER MAP** Table 17. Register Map | Address | | | | | | |---------------|---------|----------------|------|-------------|------------------------------------------------------------| | Hex | Dec | Name | Туре | Reset Value | Description | | 0x00 | 0 | DEVID | R | 11100101 | Device ID. | | 0x01 to 0x01C | 1 to 28 | Reserved | | | Reserved. Do not access. | | 0x1D | 29 | THRESH_TAP | R/W | 00000000 | Tap threshold. | | 0x1E | 30 | OFSX | R/W | 00000000 | X-axis offset. | | 0x1F | 31 | OFSY | R/W | 00000000 | Y-axis offset. | | 0x20 | 32 | OFSZ | R/W | 00000000 | Z-axis offset. | | 0x21 | 33 | DUR | R/W | 00000000 | Tap duration. | | 0x22 | 34 | Latent | R/W | 00000000 | Tap latency. | | 0x23 | 35 | Window | R/W | 00000000 | Tap window. | | 0x24 | 36 | THRESH_ACT | R/W | 00000000 | Activity threshold. | | 0x25 | 37 | THRESH_INACT | R/W | 00000000 | Inactivity threshold. | | 0x26 | 38 | TIME_INACT | R/W | 00000000 | Inactivity time. | | 0x27 | 39 | ACT_INACT_CTL | R/W | 00000000 | Axis enable control for activity and inactivity detection. | | 0x28 | 40 | THRESH_FF | R/W | 00000000 | Free-fall threshold. | | 0x29 | 41 | TIME_FF | R/W | 00000000 | Free-fall time. | | 0x2A | 42 | TAP_AXES | R/W | 00000000 | Axis control for tap/double tap. | | 0x2B | 43 | ACT_TAP_STATUS | R | 00000000 | Source of tap/double tap. | | 0x2C | 44 | BW_RATE | R/W | 00001010 | Data rate and power mode control. | | 0x2D | 45 | POWER_CTL | R/W | 00000000 | Power-saving features control. | | 0x2E | 46 | INT_ENABLE | R/W | 00000000 | Interrupt enable control. | | 0x2F | 47 | INT_MAP | R/W | 00000000 | Interrupt mapping control. | | 0x30 | 48 | INT_SOURCE | R | 00000010 | Source of interrupts. | | 0x31 | 49 | DATA_FORMAT | R/W | 00000000 | Data format control. | | 0x32 | 50 | DATAX0 | R | 00000000 | X-Axis Data 0. | | 0x33 | 51 | DATAX1 | R | 00000000 | X-Axis Data 1. | | 0x34 | 52 | DATAY0 | R | 00000000 | Y-Axis Data 0. | | 0x35 | 53 | DATAY1 | R | 00000000 | Y-Axis Data 1. | | 0x36 | 54 | DATAZ0 | R | 00000000 | Z-Axis Data 0. | | 0x37 | 55 | DATAZ1 | R | 00000000 | Z-Axis Data 1. | | 0x38 | 56 | FIFO_CTL | R/W | 00000000 | FIFO control. | | 0x39 | 57 | FIFO_STATUS | R | 00000000 | FIFO status. | ### **REGISTER DEFINITIONS** Register 0x00—DEVID (Read Only) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----| | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | The DEVID register holds a fixed device ID code of 0xE5 (345 octal). ## Register 0x1D—THRESH\_TAP (Read/Write) The THRESH\_TAP register is eight bits and holds the threshold value for tap interrupts. The data format is unsigned, so the magnitude of the tap event is compared with the value in THRESH\_TAP. The scale factor is 31.2 mg/LSB (that is, 0xFF = +8 g). A value of 0 may result in undesirable behavior if tap/double tap interrupts are enabled. # Register 0x1E, Register 0x1F, Register 0x20—OFSX, OFSY, OFSZ (Read/Write) The OFSX, OFSY, and OFSZ registers are each eight bits and offer user-set offset adjustments in twos complement format with a scale factor of 7.8 mg/LSB (that is, 0x7F = +1 g). ## Register 0x21—DUR (Read/Write) The DUR register is eight bits and contains an unsigned time value representing the maximum time that an event must be above the THRESH\_TAP threshold to qualify as a tap event. The scale factor is 625 $\mu s/LSB$ . A value of 0 disables the tap/double tap functions. ## Register 0x22—Latent (Read/Write) The latent register is eight bits and contains an unsigned time value representing the wait time from the detection of a tap event to the start of the time window (defined by the window register) during which a possible second tap event can be detected. The scale factor is 1.25 ms/LSB. A value of 0 disables the double tap function. ## Register 0x23—Window (Read/Write) The window register is eight bits and contains an unsigned time value representing the amount of time after the expiration of the latency time (determined by the latent register) during which a second valid tap can begin. The scale factor is 1.25 ms/LSB. A value of 0 disables the double tap function. ### Register 0x24—THRESH ACT (Read/Write) The THRESH\_ACT register is eight bits and holds the threshold value for detecting activity. The data format is unsigned, so the magnitude of the activity event is compared with the value in the THRESH\_ACT register. The scale factor is 31.2 mg/LSB. A value of 0 may result in undesirable behavior if the activity interrupt is enabled. ## Register 0x25—THRESH\_INACT (Read/Write) The THRESH\_INACT register is eight bits and holds the threshold value for detecting inactivity. The data format is unsigned, so the magnitude of the inactivity event is compared with the value in the THRESH\_INACT register. The scale factor is 31.2 mg/LSB. A value of 0 mg may result in undesirable behavior if the inactivity interrupt is enabled. ## Register 0x26—TIME\_INACT (Read/Write) The TIME\_INACT register is eight bits and contains an unsigned time value representing the amount of time that acceleration must be less than the value in the THRESH\_INACT register for inactivity to be declared. The scale factor is 1 sec/LSB. Unlike the other interrupt functions, which use unfiltered data (see the Threshold section), the inactivity function uses filtered output data. At least one output sample must be generated for the inactivity interrupt to be triggered. This results in the function appearing unresponsive if the TIME\_INACT register is set to a value less than the time constant of the output data rate. A value of 0 results in an interrupt when the output data is less than the value in the THRESH\_INACT register. ## Register 0x27—ACT\_INACT\_CTL (Read/Write) | D7 | D6 | D5 | D4 | |-------------|----------------|----------------|----------------| | ACT ac/dc | ACT_X enable | ACT_Y enable | ACT_Z enable | | D3 | D2 | D1 | D0 | | INACT ac/dc | INACT_X enable | INACT_Y enable | INACT_Z enable | ### ACT AC/DC and INACT AC/DC Bits A setting of 0 selects dc-coupled operation, and a setting of 1 enables ac-coupled operation. In dc-coupled operation, the current acceleration magnitude is compared directly with THRESH\_ACT and THRESH\_INACT to determine whether activity or inactivity is detected. In ac-coupled operation for activity detection, the acceleration value at the start of activity detection is taken as a reference value. New samples of acceleration are then compared to this reference value, and if the magnitude of the difference exceeds the THRESH\_ACT value, the device triggers an activity interrupt. Similarly, in ac-coupled operation for inactivity detection, a reference value is used for comparison and is updated whenever the device exceeds the inactivity threshold. After the reference value is selected, the device compares the magnitude of the difference between the reference value and the current acceleration with THRESH\_INACT. If the difference is less than the value in THRESH\_INACT for the time in TIME\_INACT, the device is considered inactive and the inactivity interrupt is triggered. ## ACT\_x Enable Bits and INACT\_x Enable Bits A setting of 1 enables x-, y-, or z-axis participation in detecting activity or inactivity. A setting of 0 excludes the selected axis from participation. If all axes are excluded, the function is disabled. ## Register 0x28—THRESH\_FF (Read/Write) The THRESH\_FF register is eight bits and holds the threshold value, in unsigned format, for free-fall detection. The root-sumsquare (RSS) value of all axes is calculated and compared with the value in THRESH\_FF to determine if a free-fall event occurred. The scale factor is 31.2 mg/LSB. Note that a value of 0 mg may