Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China #### Is Now Part of ## ON Semiconductor® # To learn more about ON Semiconductor, please visit our website at www.onsemi.com Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>. ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer June 2016 # FAN9673 Three-Channel Interleaved CCM PFC Controller #### **Features** - Continuous Conduction Mode Control - Three-Channel PFC Control (Maximum) - Average Current-Mode Control - PFC Slave Channel Management Function - Programmable Operation Frequency Range: 18 kHz~40 kHz or 55 kHz~75 kHz - Programmable PFC Output Voltage - Two Current Limit Functions - TriFault Detect™ Protects Against Feedback Loop Failure - Sag Protection - Programmable Soft-Start - Under-Voltage Lockout (UVLO) - Differential Current Sensing - Available in 32-Pin LQFP Package ## **Applications** - High Power AC-DC Power Supply - DC Motor Power Supply - White Goods; e.g. Air Conditioner Power Supply - Server and Telecom Power Supply - UPS - Industrial Welding and Power Supply ## Description The FAN9673 is an interleaved three-channel Continuous Conduction Mode (CCM) Power Factor Correction (PFC) controller IC intended for PFC preregulators. Incorporating circuits for the implementation of leading edge, average current, and "boost"-type power factor correction; the FAN9673 enables the design of a power supply that fully complies with the IEC1000-3-2 specification. Interleaved operation provides substantial reduction in the input and output ripple currents and the conducted EMI filtering becomes easier and cost effective. An innovative channel management function allows the power level of the slave channels to be loaded and unloaded smoothly according to the setting voltage on the CM pin, improving the PFC converter's load transient response. The FAN9673 also incorporates a variety of protection functions, including: peak current limiting, input voltage brown out protection, and TriFault Detect™ function. ## **Ordering Information** | Part Number | Operating Temperature Range | Package | Packing Method | |-------------|-----------------------------|------------------------------------------|----------------| | FAN9673Q | -40°C to 105°C | 32LD, LQFP, JEDEC MS-026, Variation BBA, | Tray | | FAN9673QX | -40°C to 105°C | 7 mm Square | Tape & Reel | ## **Typical Application** \* About D<sub>BP</sub> please reference System Design Precautions Figure 1. Typical Application Diagram for Three-Channel PFC Converter ## **Block Diagram** \* FR: Full Range AC Input, AC85V~264V HV: High Voltage Range AC Input, AC180~264V Figure 2. Functional Block Diagram ## **Pin Configuration / Marking Information** F - Fairchild Logo Z - Plant Code X – 1-Digit Year Code Y – 1-Digit Week Code TT – 2-Digit Die Run Code T – Package Type (Q:LQFP) M - Manufacture Flow Code Figure 3. Pin Layout (Top View) #### **Pin Definitions** | Pin# | Name | Description | | | | | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | BIBO | Brown In /Out Level Setting. This pin is used for brown in /out setting. | | | | | | 2 | PVO | <b>Programmable Output Voltage</b> . DC voltage from a microcontroller (MCU) can be applied to this pin to program the output voltage level. The operation range is 3.5 V $\sim$ 0.5 V. If V <sub>PVO</sub> < 0.5 V, the PVO function is disabled. | | | | | | 3 | ILIMIT | <b>Current Command Clamp Setting</b> . Average current mode is to control average value of inductor current by a current command. Connecting a resistor and a capacitor to this pin can determine a limit value of the current command. | | | | | | 4 | GC | <b>Setting of Gain Modulator</b> . A resistor, connected from this pin to ground, is used to adjust the output level of the gain modulator. A small capacitor connected from this pin to GND is recommended for noise filtering. | | | | | | 5 | RI | <b>Oscillator Setting.</b> There are two oscillator frequency ranges: 18 k $\sim$ 40 kHz and 50 k $\sim$ 75 kHz. A resistor connected from RI to ground determines the switching frequency. A resistor value between 10.6 k $\sim$ 44.4 k $\Omega$ is recommended. | | | | | | 6 | RLPK | <b>Ratio of V</b> <sub>LPK</sub> and V <sub>IN</sub> . Connect a resistor and a capacitor to this pin to adjust the ratio of V <sub>IN</sub> peak to V <sub>LPK</sub> . Typical value is 12.4 k $\Omega$ (1:100 of V <sub>LPK</sub> and V <sub>IN</sub> peak). The accuracy of V <sub>LPK</sub> is primarily determined by the tolerance of R <sub>RLPK</sub> at this pin. | | | | | | 7 | ILIMIT2 | <b>Peak Current Limit Setting</b> . Connect a resistor and a capacitor to this pin to set the over-current limit threshold and to protect power devices from damage due to inductor saturation. This pin sets the over-current threshold for cycle-by-cycle current limit. | | | | | | 8 | LPK | <b>Peak of Line Voltage</b> . This pin can be used to provide information about the peak amplitude of the line voltage to an MCU. | | | | | | 9 | RDY | <b>Output Ready Signal</b> . When the feedback voltage on FBPFC reaches 2.4 V, the RDY pin outputs a high $V_{RDY}$ signal to inform the MCU that the downstream power stage can start normal operation. If AC brownout is detected, the $V_{RDY}$ signal is LOW to signal to the MCU it is not ready. | | | | | ## Pin Definitions (Continued) | Pin# | Name | Description | |------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | IEA1 | Output 1 of PFC Current Amplifier. The signal from this pin is compared with an internal sawtooth to determine the pulse width for PFC gate drive 1. | | 11 | IEA2 | Output 2 of PFC Current Amplifier. The signal from this pin is compared with an internal sawtooth to determine the pulse width for PFC gate drive 2. | | 12 | IEA3 | Output 3 of PFC Current Amplifier. The signal from this pin is compared with an internal sawtooth to determine the pulse width for PFC gate drive 3. | | 13 | CM1 | <b>Channel 1 Management Setting</b> . This pin is used to configure the characteristic of PFC enable / disable. "PFC Enabling" pull voltage on this pin is LOW (=0 V) to enable and HIGH (>4 V) to disable the whole PFC system. | | 14 | CM2 | <b>Channel 2 Management Setting</b> . There are two control methods for channel 2. The first uses an external signal to enable / disable channel 2 ( $V_{CM2} = 0 \text{ V} / V_{CM2} > 4 \text{ V}$ ). The second is linear increase / decrease loading of channel 2 when power level, $V_{VEA}$ , triggers the setting level of $V_{CM2}$ . | | 15 | СМЗ | <b>Channel 3 Management Setting</b> . There are two control methods for channel 3. The first uses an external signal to enable / disable channel 3 ( $V_{CM2} = 0 \text{ V} / V_{CM2} > 4 \text{ V}$ ). The second is linear increase / decrease loading of channel 3 when power level, $V_{VEA}$ , triggers the setting level of $V_{CM3}$ . | | 16 | VIR | Input Voltage Range Setting. A capacitor and a resistor are connected in parallel from this pin to GND. When $V_{VIR} > 3.5$ V, the PFC controller only works for the high-voltage input range (180 $V_{AC} \sim 264$ $V_{AC}$ ) and $R_{IAC}$ must be 12 M $\Omega$ . When $V_{VIR} < 1.5$ V, the PFC controller works for the full line voltage range (90 $V_{AC} \sim 264$ $V_{AC}$ ) and $R_{IAC}$ must be 6 M $\Omega$ . Voltage 1.5 V to 3.5 V is not allowed. | | 17 | LS | <b>Setting for Current Predict Function</b> . A resistor, connected from this pin to ground, is used to adjust the compensation of the linear predict function (LPT). A small capacitor connected from this pin to GND is recommended for noise filtering. | | 18 | CS3- | Negative PFC Current Sense3 Input | | 19 | CS3+ | Positive PFC Current Sense3 Input | | 20 | CS2- | Negative PFC Current Sense2 Input | | 21 | CS2+ | Positive PFC Current Sense2 Input | | 22 | CS1- | Negative PFC Current Sense1 Input | | 23 | CS1+ | Positive PFC Current Sense1 Input | | 24 | GND | Ground | | 25 | OPFC3 | <b>PFC Gate Drive 3</b> . The totem-pole output drive for the PWM MOSFET or IGBT. This pin has an internal 15 V clamp to protect the external power switch. | | 26 | OPFC2 | <b>PFC Gate Drive 2</b> . The totem-pole output drive for the PWM MOSFET or IGBT. This pin has an internal 15 V clamp to protect the external power switch. | | 27 | OPFC1 | <b>PFC Gate Drive 1</b> . The totem-pole output drive for the PWM MOSFET or IGBT. This pin has an internal 15 V clamp to protect the external power switch. | | 28 | VDD | <b>External Bias Supply for the IC</b> . The typical turn-on and turn-off threshold voltages are 12.8 V and 10.8 V, respectively. | | 29 | FBPFC | <b>Voltage Feedback Input for PFC</b> . Inverting input of the PFC error amplifier. This pin is connected to the PFC output through a resistor divider network. | | 30 | VEA | Output of PFC Voltage Amplifier. The error amplifier output for the PFC voltage feedback loop. A compensation network is connected between this pin and ground. | | 31 | SS | <b>Soft-Start</b> . Connect a capacitor to this pin to set the soft-start time. Pull this pin to ground to disable the gate drive outputs OPFC1, OPFC2, and OPFC3. | | 32 | IAC | Input AC Current. During normal operation, this input provides a current reference for the multiplier. The recommended maximum current on IAC, $I_{AC}$ , is 100 $\mu A$ . | #### **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Pa | rameter | Min. | Max. | Unit | |-----------------------|------------------------------------------|------------------------------------------------------------------------------|------|------------------------|------| | $V_{DD}$ | DC Supply Voltage | | | 30 | V | | V <sub>OPFC</sub> | Voltage on OPFC1, OPFC2, OPFC3 | 3 Pins | -0.3 | V <sub>DD</sub> +0.3 V | V | | V <sub>L</sub> | | FBPFC, VEA, CS1+, CS2+, CS3+, CS1-,<br>T, ILIMIT2, RI, PVO, GC, LS, VIR Pins | -0.3 | 7.0 | V | | V <sub>IEA</sub> | Voltage on IEA1, IEA2, IEA3, SS Pir | าร | 0 | 8 | V | | I <sub>IAC</sub> | Input AC Current | | | 1 | mA | | I <sub>PFC-OPFC</sub> | Peak PFC OPFC Current, Source or | r Sink | | 0.5 | Α | | P <sub>D</sub> | Power Dissipation, T <sub>A</sub> < 50°C | 1/1 | | 1640 | mW | | R <sub>⊙ j-a</sub> | Thermal Resistance (Junction-to-Air | r) | | 77 | °C/W | | TJ | Operating Junction Temperature | | -40 | 150 | °C | | T <sub>STG</sub> | Storage Temperature Range | | -55 | 150 | °C | | TL | Lead temperature (Soldering) | | | 260 | °C | | ESD | Electrostatic Discharge Capability | Human Body Model,<br>ANSI/ESDA/JEDEC JS-001-2012 | | 4 | kV | | | 7 | Charged Device Model, JESD22-C101 | | 2 | | ## **Recommended Operating Conditions** The recommended operating conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------------|-------------------------|------|------|------|------| | $V_{DD\text{-}OP}$ | Operating Voltage | | 15 | | V | | L <sub>MISMATCH</sub> | Boost Inductor Mismatch | -5 | | +5 | % | #### Notes: - 1. All voltage values, except differential voltage, are given with respect to GND pin. - 2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Unless otherwise noted, $V_{DD} = 15 \text{ V}$ and $T_J = -40 \sim 105 ^{\circ}\text{C}$ . | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |----------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|----------|------------------------------------------------| | VDD Sectio | n | • | | | • | | | I <sub>DD ST</sub> | Startup Current | $V_{DD} = V_{TH-ON} - 0.1 \text{ V}$ | | 30 | 80 | μΑ | | I <sub>DD-OP</sub> | Operating Current | $V_{DD}$ = 14 V; Output Not Switching, $R_{RI}$ = 25 k $\Omega$ | 4 | 6 | 7 | mA | | $V_{\text{TH-ON}}$ | Turn-On Threshold Voltage | V <sub>DD</sub> Rising | | 12.8 | | V | | $\Delta V_{TH}$ | UVLO Hysteresis | | 2 | | 3 | ٧ | | $V_{\text{DD-OVP}}$ | V <sub>DD</sub> OVP Threshold | OPFC1~3 Disabled, IEA1~3 and SS Pull LOW | 23 | 24 | 25 | ٧ | | $\Delta V_{DD\text{-}OVP}$ | V <sub>DD</sub> OVP Hysteresis | | | 1 | | ٧ | | t <sub>D-OVP</sub> | V <sub>DD</sub> OVP Debounce Time | | | | 80 | μs | | Oscillator <sup>(3)</sup> | | | | | | <u>, </u> | | $V_{RI}$ | Voltage on RI | $R_{RI} = 25 \text{ k}\Omega$ | 1.15 | 1.20 | 1.25 | V | | fosc1 | PFC Frequency of R <sub>RI</sub> is 25 kΩ | $R_{RI} = 25 \text{ k}\Omega$ | 30 | 32 | 34 | kHz | | f <sub>OSC2</sub> | PFC Frequency of R <sub>RI</sub> is 62 kΩ | $R_{RI} = 12.5 \text{ k}\Omega$ | 58 | 62 | 66 | kHz | | $f_{DV}$ | Voltage Stability | $13~V \leq V_{DD} \leq 22~V$ | | | 2 | % | | f <sub>DT</sub> | Temperature Stability | | | | 2 | % | | $\Delta V_{IEA-SAW32}$ | V <sub>IEA-SAW</sub> of PFC Frequency 32 kHz | $R_{RI} = 25 \text{ k}\Omega$ | | 5 | | V | | $\Delta V_{IEA-SAW64}$ | V <sub>IEA-SAW</sub> of PFC Frequency 64 kHz | $R_{RI} = 12.5 \text{ k}\Omega$ | | 5.15 | | V | | D <sub>PFC-MAX</sub> | Maximum Duty Cycle | $V_{IEA} > 7 \text{ V}$ | 94 | 97 | | % | | D <sub>PFC-MIN</sub> | Minimum Duty Cycle | V <sub>IEA</sub> < 1 V | | | 0 | % | | f <sub>RANGE1</sub> | Frequency Range 1 <sup>(3,6)</sup> | | 18 | | 40 | kHz | | f <sub>RANGE2</sub> | Frequency Range 2 <sup>(3,6)</sup> | | 55 | | 75 | kHz | | t <sub>DEAD-MIN</sub> | Minimum Dead Time | $R_{RI} = 10.7 \text{ k}\Omega$ | | 600 | | ns | | VIR | | | - // | | <u> </u> | | | $V_{\text{VIR-H}}$ | Setting Level for High Voltage Input Range | $R_{VIR} = 500 \text{ k}\Omega \text{ (V}_{VIR} = 5 \text{ V)}$ | 3.5 | | | V | | $V_{\text{VIR-L}}$ | Setting Level for Low Voltage<br>Input Range or Full Voltage Input<br>Range | V <sub>VIR</sub> = 0 V | | | 1.5 | V | | I <sub>VIR</sub> | Source Current of VIR Pin | | 7 | 10 | 13 | μA | | PFC Soft-St | art | | | 37 | | | | I <sub>SS</sub> | Constant Current Output for Soft-<br>Start | System Brown-in | | 22 | 1 | μΑ | | V <sub>SS</sub> | Maximum Voltage on SS | | 6.8 | | | V | | I <sub>SS- Discharge</sub> | Discharge Current of SS Pin | Brownout, SAG, CM1>4 V, R <sub>RI</sub><br>Open / Short, OTP | | 60 | | μΑ | | Low-Power | Detect Comparator | | | • | • | | | $V_{VEA-OFF}$ | VEA Voltage Off | When V <sub>VEA-OFF</sub> < 0.3 V, V <sub>OPFC1-3</sub><br>Turns Off & V <sub>IEA</sub> 1~3 Pulls LOW | | 0.3 | | ٧ | Unless otherwise noted, $V_{DD}=15\ V$ and $T_{J}=-40{\sim}105{\circ}C.$ | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-----------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Voltage Err | or Amplifier | | | | | | | $V_{REF}$ | Reference Voltage | PVO = GND, T <sub>J</sub> = 25°C | 2.45 | 2.50 | 2.55 | V | | Av | Open-Loop Gain <sup>(3)</sup> | | 42 | 65 | | dB | | Gm∨ | Transconductance | $V_{NONINV} - V_{INV} = 0.5 \text{ V}, T_J = 25^{\circ}\text{C}$ | | 100 | | µmho | | I <sub>FBPFC-L</sub> | Maximum Source Current | V <sub>FBPFC</sub> = 2 V, V <sub>VEA</sub> = 3 V | 40 | 50 | | μA | | I <sub>FBPFC-H</sub> | Maximum Sink Current | $V_{FBPFC} = 3 \text{ V}, V_{VEA} = 3 \text{ V}$ | | -50 | -40 | μA | | I <sub>BS</sub> | Input Bias Current Range | | -1 | | 1 | μA | | I <sub>FBPFC-FL</sub> | Pull HIGH Current for FBPFC | FBPFC Floating | | 500 | | nA | | $V_{VEA-H}$ | Output High Voltage on V <sub>VEA</sub> | V <sub>FBPFC</sub> = 2 V | 5.7 | 6.0 | | V | | $V_{VEA-L}$ | Output Low Voltage on V <sub>VEA</sub> | V <sub>FBPFC</sub> = 3 V | 2=0 | 0 | 0.15 | V | | I <sub>VEA-DIS</sub> | Discharge Current | Brownout, R <sub>RI</sub> Open /Short, OTP, SAG | | 10 | | μA | | Current Err | or Amplifier 1~3 | | | | | | | $G_{mi}$ | Transconductance | $\begin{split} V_{NONINV} &= V_{INV}, \ V_{IEA} = 4 \ V, \\ V_{ILIMIT} &> 0.6 V, \ T_J = 25 ^{\circ} C \end{split}$ | | 88 | | µmh | | V <sub>OFFSET</sub> | Input Offset Voltage | $\begin{split} &V_{VEA} = 0.45 \ V, \ R_{IAC} {=} 12 \ M\Omega, \\ &V_{IAC} = 311 \ V, \ V_{FBPFC} = 2 \ V, \\ &V_{VIR} = 5 \ V, \ T_{J} = 25^{\circ}C \end{split}$ | | 0 | | mV | | V <sub>IEA-H</sub> | Output High Voltage | | 6.8 | 7.0 | | V | | V <sub>IEA-L</sub> | Output Low Voltage | | | 0 | 0.4 | ٧ | | IL | Source Current | $V_{NONINV}$ - $V_{INV}$ , = +0.6 V,<br>$V_{IEA}$ = 1 V, $V_{ILIMIT}$ >0.6 V | 35 | 50 | | μΑ | | I <sub>H</sub> | Sink Current | $V_{NONINV} - V_{INV}$ , = -0.6 V,<br>$V_{IEA} = 6.5$ V, $V_{ILIMIT} > 0.6$ V | | -50 | -35 | μΑ | | Aı | Open-Loop Gain <sup>(3)</sup> | | 40 | 50 | | dB | | I <sub>IEA-LOW</sub> | IEA Pin Pull LOW Capability<br>Protection | V <sub>IEA</sub> >= 5 V | 500 | | | μΑ | | Brown In /C | Out | | | • | | | | $V_{BIBO-FL}$ | Low Threshold of BO at Full<br>Range AC Input | $V_{VIR} < 1.5 \text{ V}, R_{IAC} = 6 \text{ M}\Omega$ | 1.00 | 1.05 | 1.10 | ٧ | | $\Delta V_{\text{BIBO-F}}$ | Hysteresis | $V_{BIBO} > V_{BIBO\text{-FL}} + \Delta V_{BIBO\text{-F}}$ , System Brown-in, Start SS | | 850 | | mV | | $V_{BIBO-HL}$ | Low Threshold of BO at High<br>Voltage Single Range AC Input | $V_{VIR} > 3.5 \text{ V}, \text{ R}_{IAC} = 12 \text{ M}\Omega$ | 1.00 | 1.05 | 1.10 | V | | $\Delta V_{\text{BIBO-H}}$ | Hysteresis | $V_{\text{BIBO}} > V_{\text{BIBO-HH}} + \Delta V_{\text{BIBO-H}}$ , System Brown-in, Start SS | | 700 | /E | mV | | t <sub>UVP</sub> | Under-Voltage Protection Delay | | | 450 | | ms | | TriFault De | tect™ | | | | | | | $V_{PFC-UVP}$ | PFC Feedback Under-Voltage Pro | otection | 0.4 | 0.5 | 0.6 | ٧ | | $V_{PFC\text{-}OVP}$ | Over-Voltage Protection | | 2.70 | 2.75 | 2.80 | ٧ | | $\Delta V_{\text{PFC-OVP}}$ | PFC OVP Hysteresis | | 200 | 250 | 300 | mV | | t <sub>FBPFC-OPEN</sub> | FBPFC Open Delay <sup>(3)</sup> | V <sub>FBPFC</sub> = V <sub>PFC-UVP</sub> to FBPFC Open,<br>470 pF from FBPFC to GND | | 2 | | ms | | t <sub>FBPFC-UVP</sub> | Under-Voltage Protection Debour | nce Time | | 50 | | μs | Unless otherwise noted, $V_{DD} = 15~V$ and $T_J = -40 \sim 105 ^{\circ} C$ . | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |---------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------| | PFC I <sub>LIMIT2</sub> ( | CS1 /CS2 /CS3) | | | | | | | V <sub>ILIMIT2-CS1</sub> | Peak Current Limit Voltage | CS1> $V_{ILIMIT2}$ , OPFC1 Disables<br>Cycle by Cycle Limit, $V_{IEA}1\sim3$ Pull<br>LOW, $R_{ILIMIT2}=30$ k $\Omega$ , $R_{RI}=25$ k $\Omega$ | | 1.48 | | V | | V <sub>ILIMIT2-CS2</sub> | Peak Current Limit Voltage | CS2 > $V_{ILIMIT2}$ , OPFC2 Disables<br>Cycle by Cycle Limit, $V_{IEA}1\sim3$ Pull<br>LOW, $R_{ILIMIT2} = 30$ k $\Omega$ , $R_{RI} = 25$ k $\Omega$ | | 1.48 | | V | | V <sub>ILIMIT2-CS3</sub> | Peak Current Limit Voltage | CS3 > $V_{ILIMIT2}$ , OPFC3 Disables<br>Cycle by Cycle Limit, $V_{IEA}1\sim3$ Pull<br>LOW, $R_{ILIMIT2}=30$ k $\Omega$ , $R_{RI}=25$ k $\Omega$ | | 1.48 | | ٧ | | I <sub>ILIMIT2</sub> | Output Current for Peak Current<br>Limit Setting | $R_{RI}=25~k\Omega,~V_{RI}/R_{RI},~T_{J}=25^{\circ}C$ | | 49.5 | | μA | | t <sub>PFC-Bnk1</sub> | Leading-Edge Blanking Time of ILIMIT of Channel 1 | V <sub>DD</sub> = 15 V, OPFC Drops to 9 V | | 250 | | ns | | tPFC-Bnk2 | Leading-Edge Blanking Time of ILIMIT of Channel 2 | V <sub>DD</sub> = 15 V, OPFC Drops to 9 V | | 250 | | ns | | tPFC-Bnk3 | Leading-Edge Blanking Time of ILIMIT of Channel 3 | V <sub>DD</sub> = 15 V, OPFC Drops to 9 V | | 250 | | ns | | t <sub>PD1</sub> | Propagation Delay to Output of Channel 1 | | | 200 | 400 | ns | | t <sub>PD2</sub> | Propagation Delay to Output of Channel 2 | | | 200 | 400 | ns | | t <sub>PD3</sub> | Propagation Delay to Output of Channel 3 | | | 200 | 400 | ns | | V <sub>LIMIT-OPEN</sub> | LIMIT Open Voltage | OPFC1~3 Disabled and IEA1~3 Pull LOW | 3.8 | 4.0 | 4.2 | V | | I <sub>LIMIT</sub> (Comn | nand Limit) | | | | | | | $V_{\text{ILIMIT-R}}$ | Input Range | | 0.2 | | 8.0 | V | | $V_{ILIMIT}$ | Over-Power Limit Voltage | $\begin{aligned} R_{ILIMIT} &= 42 \text{ K}\Omega, \ R_{RI} = 25 \text{ k}\Omega, \ V_{ILIMIT} \\ &= R_{ILIMIT} * I_{ILIMIT}/4 \end{aligned}$ | | 0.504 | | ٧ | | I <sub>ILIMIT</sub> | Source Current of ILIMIT Pin | $R_{RI} = 25 \text{ k}\Omega, V_{RI}/R_{RI}$ | | 49 | | μΑ | | SAG Protec | ction Section | | | | | , | | $V_{SAG}$ | SAG Voltage of BIBO | 1.V <sub>BIBO</sub> < V <sub>SAG</sub> & V <sub>RDY</sub> HIGH<br>33 ms, or 2.V <sub>BIBO</sub> < V <sub>SAG</sub> & V <sub>RDY</sub><br>Low, Brownout, | | 0.85 | | V | | t <sub>SAG-DT</sub> | SAG Debounce Time | V <sub>BIBO</sub> < V <sub>SAG</sub> & V <sub>RDY</sub> HIGH | | 33 | | ms | | Gain Comp | ensation Section | | | | | | | I <sub>GC-L1</sub> | Mirror Current of I <sub>AC</sub> at Full Range AC Input | $\begin{aligned} V_{VIR} &= 0 \ V, \ V_{IAC} = 127.28 \ V, \\ R_{IAC} &= 6 \ M\Omega, \end{aligned}$ | | 20.71 | | μA | | I <sub>GC-L2</sub> | Mirror Current of I <sub>AC</sub> at Full Range AC Input | $\begin{aligned} V_{VIR} &= 0 \ V, \ V_{IAC} &= 311.13 \ V, \\ R_{IAC} &= 6 \ M\Omega, \end{aligned}$ | | 51.86 | | μA | | I <sub>GC-HV</sub> | Mirror Current of I <sub>AC</sub> at High<br>Voltage Single AC Input | $\begin{aligned} V_{VIR} = 5 \ V, \ V_{IAC} = 311.13 \ V, \\ R_{IAC} = 12 \ M\Omega. \end{aligned}$ | | 51.86 | | μA | | I <sub>GC-OPEN</sub> | Pull HIGH Current for GC Open | | | 100 | | nA | | V <sub>GC-OPEN</sub> | GC Open Voltage | V <sub>GC</sub> > V <sub>GC-OPEN</sub> V <sub>IEA</sub> ,<br>OPFC1, 2, 3 Blanking | 2.85 | 3.00 | 3.15 | ٧ | Unless otherwise noted, $V_{DD} = 15~V$ and $T_J = -40 \sim 105 ^{\circ} C$ . | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |----------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|------|------| | LPK <sup>(7)</sup> | | | · | | | | | $V_{LPK-H1}$ | V <sub>LPK</sub> on High Voltage Input Range | $ \begin{array}{l} V_{IAC} = 311 \ V, \ R_{IAC} = 1 \ 2M\Omega, \ V_{VIR} > \\ 3.5 \ V, \ R_{LPK} = 12.4 \ k\Omega, \ T_{J} = 25^{\circ}C \end{array} $ | | 3.168 | | V | | V <sub>LPK-H2</sub> | V <sub>LPK</sub> on High Voltage Input Range | $\begin{aligned} &V_{IAC} = 373 \ V, \ R_{IAC} = 12 \ M\Omega, \ V_{VIR} > \\ &3.5 \ V, \ R_{LPK} = 12.4 \ k\Omega, \ T_{J} = 25^{\circ}C \end{aligned}$ | | 3.80 | | ٧ | | $V_{LPK-L1}$ | V <sub>LPK</sub> on Full Range AC Input | $ \begin{array}{l} V_{IAC} = 127 \; V, \; R_{IAC} = 6 \; M\Omega, \; V_{VIR} < \\ 1.5 \; V, \; R_{LPK} = 12.4 \; k\Omega, \; T_{J} = 25 ^{\circ}C \end{array} $ | | 1.29 | | V | | V <sub>LPK-L2</sub> | V <sub>LPK</sub> on Full Range AC Input | $\begin{array}{l} V_{IAC} = 373 \ V, \ R_{IAC} = 6 \ M\Omega, \ V_{VIR} < \\ 1.5 \ V, \ R_{LPK} = 12.4 \ k\Omega, \ T_{J} = 25^{\circ}C \end{array}$ | | 3.80 | | V | | $V_{AC\text{-}OFF}$ | AC OFF Threshold Voltage | $R_{IAC} = 12 \text{ M}\Omega, V_{VIR} > 3.5 \text{V},$<br>After $t_{AC\text{-}OFF}$ $V_{IEA}$ Pull LOW | | 32 | | ٧ | | V <sub>AC-ON</sub> | AC ON Threshold Voltage | $R_{IAC} = 12 \text{ M}\Omega, V_{VIR} > 3.5 \text{ V}$ | | V <sub>AC-OFF</sub><br>+26 | | V | | RLPK | | | | | | | | I <sub>RLPK-OPEN</sub> | Pull HIGH Current for RLPK Open | | | 100 | | nA | | V <sub>RLPK-OPEN</sub> | RLPK Open Voltage | RLPK Open | 2.28 | 2.40 | 2.52 | V | | PVO | 7 | | | | | | | $V_{PVO}$ | Input Range | | 0.3 | | 3.5 | V | | V <sub>PVO DIS</sub> | PVO Disable Voltage | PVO< V <sub>PVO DIS</sub> Disable | | 0.2 | | ٧ | | V <sub>PVO-CLAMPH</sub> | PVO Limit Voltage | FBPFC Connected to VEA,<br>V <sub>PVO</sub> = 4 V | 1 | 1.6 | | ٧ | | V <sub>FBPFC1</sub> | FBPFC Voltage 1 | FBPFC Connected to VEA,<br>V <sub>PVO</sub> = 0.3 V | | 2.425 | | V | | V <sub>FBPFC2</sub> | FBPFC Voltage 2 | FBPFC Connected to VEA,<br>V <sub>PVO</sub> = 3.5 V | | 1.625 | | V | | I <sub>PVO-Discharge</sub> | PVO Discharge Current | PVO Open | | 1 | | μA | | OTP | | | | | • | 7 | | T <sub>OTP-ON</sub> | Over-Temperature Protection <sup>(3)</sup> | | | 140 | | °C | | $\Delta T_{OTP}$ | Hysteresis <sup>(3)</sup> | | | 30 | | °C | | CM1 Section | n | | / | | | | | I <sub>CM1</sub> | CM1 Output Current | | | 55 | | μA | | V <sub>CM1-disable</sub> | PFC Disable Voltage | OPFC1~3 Disabled and IEA1~3<br>Pull LOW and SS Pull LOW;<br>I <sub>CM1</sub> • R <sub>CM1</sub> > 4 V | | 4 | | ٧ | | θ1 | Phase of OPFC1 | When I <sub>CM1</sub> ∗ R <sub>CM1</sub> < 4 V or Short | | 0 | | 0 | | θ2 | Phase of OPFC2 | When I <sub>CM1</sub> ∗ R <sub>CM1</sub> < 4 V or Short | 110 | 120 | 130 | 0 | | θ3 | Phase of OPFC3 | When I <sub>CM1</sub> ∗ R <sub>CM1</sub> < 4 V or Short | 230 | 240 | 250 | 0 | | CM2 Section | n | | | | MI | 14 | | I <sub>CM2</sub> | CM2 Output Current | | | 55 | | μA | | V <sub>CM2-disable</sub> | Channel2 Disable Voltage | OPFC2 Disables and IEA2 Pulls<br>LOW; I <sub>CM2</sub> * R <sub>CM2</sub> > 4 V or CM2<br>Floating | | 4 | | V | | V <sub>CM2-range</sub> | Set VEA Unload Voltage | | 0 | | 3.8 | V | | θ1 | Phase of OPFC1 | I <sub>CM2</sub> * R <sub>CM2</sub> > 4 V or CM2 Floating | | 0 | | 0 | | θ3 | Phase of OPFC3 | I <sub>CM2</sub> * R <sub>CM2</sub> > 4 V or CM2 Floating | 170 | 180 | 190 | 0 | Unless otherwise noted, $V_{DD}$ = 15 V and $T_J$ = -40~105°C. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-----------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|-------|------| | CM3 Section | n | | | • | • | • | | I <sub>CM3</sub> | CM3 Output Current | | | 55 | | μΑ | | V <sub>CM3-disable</sub> | Channel3 Disable Voltage | OPFC3 Disables and IEA3 Pulls<br>LOW when I <sub>CM3</sub> * R <sub>CM3</sub> > 4 V or<br>CM3 Floating | | 4 | | ٧ | | V <sub>CM3-range</sub> | Set VEA Unload Voltage | | 0 | | 3.8 | ٧ | | θ1 | Phase of OPFC1 | When I <sub>CM3</sub> * R <sub>CM3</sub> > 4 V or CM3 Floating | | 0 | | 0 | | θ2 | Phase of OPFC2 | When I <sub>CM3</sub> * R <sub>CM3</sub> > 4 V or CM3 Floating | 170 | 180 | 190 | 0 | | RDY Section | n | | | | , | | | $V_{FB-RD}$ | Level of V <sub>FBPFC</sub> to Pull RDY HIGH | $V_{PVO} = 0 \text{ V, Brown-in, } V_{FBPFC} > V_{FB-RD}$ | 2.3 | 2.4 | 2.5 | ٧ | | $\Delta V_{FB-RD-L}$ | Hysteresis | V <sub>PVO</sub> = 0 V, V <sub>IR</sub> < 1.5 V | | 1.15 | | V | | $\Delta V_{\text{FB-RD-H}}$ | Hysteresis | $V_{PVO} = 0 \text{ V}, V_{IR} > 3.5 \text{ V}$ | | 0.85 | N. | V | | Z <sub>RDY</sub> | Pull High Input Impedance | $T_J = 25^{\circ}C$ | | 100 | | kΩ | | $V_{RDY\text{-High}}$ | HIGH Voltage of RDY | | 4.8 | 5.0 | | V | | V <sub>RDY-Low</sub> | LOW Voltage of RDY | Pull High Current = 1 mA | | | 0.5 | V | | PFC Output | Driver1~3 | | | | • | | | V <sub>GATE-CLAMP</sub> | Gate Output Clamping Voltage | V <sub>DD</sub> = 22 V | 13 | 15 | 17 | V | | V <sub>GATE-L</sub> | Gate Low Voltage | V <sub>DD</sub> = 15 V; I <sub>O</sub> = 100 mA | | | 1.5 | V | | V <sub>GATE-H</sub> | Gate High Voltage | $V_{DD} = 13 \text{ V}; I_{O} = 100 \text{ mA}$ | 8 | | | V | | t <sub>r</sub> | Gate Rising Time | $V_{DD} = 15 \text{ V}; C_L=4.7 \text{ nF}; O/P = 2 \text{ V}$ to 9 V | | 70 | | ns | | t <sub>f</sub> | Gate Falling Time | $V_{DD} = 15 \text{ V}; C_L=4.7 \text{ nF}; O/P = 9 \text{ V}$ to 2 V | | 60 | , | ns | | LPT Section | | | | | | | | R <sub>LS</sub> | Range of Inductance Setting | | 12 | | 87 | kΩ | | V <sub>LS-MIN</sub> | Voltage Difference between V <sub>FBPFC</sub> and V <sub>ACD</sub> on LS Pin | $V_{\text{FBPFC}} - V_{\text{ACD}} \ge 0 \text{ V}$ | | 50 | | mV | | Gain Modula | ator | | | | | | | I <sub>AC</sub> | Input for AC Current <sup>(3,6)</sup> | Multiplier Linear Range | 0 | | 65 | μA | | BW | Bandwidth <sup>(3,6)</sup> | I <sub>AC</sub> = 40 μA | | 2 | N. II | kHz | Unless otherwise noted, $V_{DD} = 15 \text{ V}$ and $T_J = -40 \sim 105 ^{\circ}\text{C}$ . | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-----------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------| | | Voltage of R <sub>M</sub> (Output Current of Gain Modulator * R <sub>M</sub> ) | $\begin{array}{l} V_{IAC} = 106.07 \; V, \; R_{IAC} = 6 \; M\Omega, \\ V_{FBPFC} = 2.25 \; V, \; V_{BIBO} = 2 \; V, \; V_{CM2}, \\ V_{CM3} > 4.5 \; V \; (V_{AC} = 75 \; V), \; T_{J} = \\ 25 ^{\circ}C \end{array}$ | | 0.490 | | | | | | $\begin{array}{l} V_{IAC} = 120.21 \ V, \ R_{IAC} = 6 \ M\Omega, \\ V_{FBPFC} = 2.25 \ V, \ V_{BIBO} = 2 \ V, \ V_{CM2}, \\ V_{CM3} > 4.5 \ V \ (V_{AC} = 85 \ V), \\ T_{J} = 25^{\circ}C \end{array}$ | | 0.430 | | | | V <sub>RM</sub> | | $\begin{array}{l} V_{IAC} = 155.56 \; V, \; R_{IAC} = 6 \; M\Omega, \\ V_{FBPFC} = 2.25 \; V, \; V_{BIBO} = 2 \; V, \; V_{CM2}, \\ V_{CM3} > 4.5 \; V \; (V_{AC} = 110 \; V), \\ T_{J} = 25 ^{\circ} C \end{array}$ | | 0.327 | | V | | | | $\begin{array}{l} V_{IAC} = 311.13 \ V, \ R_{IAC} = 12 \ M\Omega, \\ V_{FBPFC} = 2.25 \ V, \ V_{BIBO} = 2 \ V, \ V_{CM2}, \\ V_{CM3} > 4.5 \ V, \ V_{VIR} > 3.5 \ V \ (V_{AC} = 220 \ V), \ T_J = 25^{\circ}C \end{array}$ | | 0.320 | | | | | | $\begin{array}{l} V_{IAC} = 373.35 \ V, \ R_{IAC} = 12 \ M\Omega, \\ V_{FBPFC} = 2.25 \ V, \ V_{BIBO} = 2 \ V, \ V_{CM2}, \\ V_{CM3} > 4.5 \ V, \ V_{VIR} > 3.5 \ V \ (V_{AC} = 264 \ V), \ T_J = 25^{\circ}C \end{array}$ | | 0.260 | | | | $R_{M}$ | Resistor of Gain Modulator Output | $R_{M} = V_{RM}/I_{MO}$ | | 7.5 | | kΩ | #### Notes: - 3. This parameter, although guaranteed by design, is not 100% production tested. - 4. The setting range of resistance at the RI pin is between 53.3 k $\Omega$ and 10.7 k $\Omega$ . - The R<sub>LS</sub> and R<sub>GC</sub> setting suggestion follows the calculation result from Fairchild documents: AN-4164, AN-4165, FEBFAN9673\_B01H1500A, FEBFAN9673\_B01H2500A, and design tools. - 6. Frequency of AC input should be <75 Hz. - 7. LPK specification is guaranteed at state of PFC working. - 8. Pull the CM pin low to ground to enable an individual channel for voltage of CM pin less than 0.2 V. #### **Theory of Operation** #### 1. Continuous Conduction Mode (CCM) The boost converter, shown in Figure 4, is the most popular topology for power factor correction in AC-DC power supplies. This popularity can be attributed to the continuous input current waveform provided by the boost inductor and the boost converter's input voltage range including 0 V. These fundamental properties make close-to-unity power factor easier to achieve. Figure 4. Basic PFC Boost Converter The boost converter can operate in Continuous Conduction Mode (CCM) or in Boundary Conduction Mode (BCM). These two descriptive names refer to the current flowing in the energy storage inductor of the boost power stage. Figure 5. CCM vs. BCM Control As the names indicate, the current in Continuous Conduction Mode (CCM) is continuous in the inductor. In Boundary Conduction Mode (BCM), the new switching period is initiated when the inductor current returns to zero. There are many fundamental differences in CCM and BCM operations and the respective designs of the boost converter. The FAN9673 is design for CCM control, as Figure 5 shows, this method reduces inductor current ripple because the start current of each cycle is not 0 A typically. The ripple is controlled by the operation frequency and inductance design. This characteristic can decrease the maximum peak current of the power semiconductor device. #### 2. Gain Modulator (IAC, LPK, VEA) The FAN9673 employs two control loops for power factor correction: a current control loop and a voltage control loop. The current control loop shapes inductor current, as shown in Figure 6, through a current command, $I_{MO}$ , from the gain modulator. Figure 6. CCM PFC Operation Waveforms The gain modulator is the block that provides the reference to control PFC output power. The current of the gain modulator, $I_{mo}$ , is a function of $V_{VEA}$ , $I_{IAC}$ , and LPK; as shown in the Figure 7. These are the three inputs to the gain modulator: I<sub>IAC</sub> A current representing the instantaneous input voltage (amplitude and wave shape) to the PFC. The rectified AC input sine wave is converted to a proportional current via a resistor and is fed into the gain modulator on I<sub>AC</sub>. Sampling current I<sub>IAC</sub> minimizes ground noise, important in highpower, switching-power conversion environment. The gain modulator responds linearly to this current. V<sub>LPK</sub> Voltage proportional to the peak voltage of the bridge rectifier when the PFC is working. The signal is the output of peak-detect circuit and its input is from the IAC pin. This factor of the gain modulator is input-voltage feed-forward control. This voltage information is not valid when the PFC is not working. $V_{\text{VEA}}$ The output of the voltage error amplifier, $V_{\text{VEA}}$ . The gain modulator responds linearly to variations in this voltage. The output of the gain modulator is a current signal, $I_{MO}$ , calculated by Equation (1): $$I_{MO} = K \times \frac{I_{IAC} \times V_{VEA}}{V_{LPK}^{2}} \tag{1}$$ The current signal, $I_{MO}$ , is in the form of a full-wave rectified sinusoid at twice the line frequency. The gain modulator forms the reference for the current error loop and ultimately controls the instantaneous current drawn from the power line. #### 3. Current Balance Current matching of different channel is important topic of interleaved control. There have several main point is need to careful at FAN9673 of this topic. The current control of each channel is based on sense signal $V_{\text{CS}}$ to track the current command of the multiplier, as Figure 8 shows. Figure 8. Average Current Mode Control The main factors to system balance are layout and device tolerance. The tolerance of the shunt resistor for the current sense is especially important. If the feedback signal, $V_{CS}$ , has large deviation due to the tolerance of the sense resistor; the current of the channels is unbalanced. A high precision resistor is necessary. High-power applications require the system current be large, so the distance of layout trace between the current sense resistors and the controller or power ground (negative of output capacitor) to IC ground is important, as Figure 9 shows. The longer trace and large current make the offset voltage and ground bounce differ significantly for different channels. Decreasing the deviation can balance the different channels. Follow the layout guidance of application notes AN-4164 and AN-4165. Figure 9. Current Balance Factors #### 4. Interleaving The FAN9673 controller is used to control three-channel boost converters connected in parallel. The controller operates in average-current mode and Continuous Conduction Mode (CCM). Each channel affords one-third the power when the system operates close to full load or when channel management is disabled. Parallel power processing increases the number of power components, but the current rating of independent channels is reduced, allowing power semiconductors with lower current ratings to be applied. With interleaved control, the output current ripple is evenly distributed on channels and sequentially rippled on the output capacitor. Output current ripple is average share to difference sequence to output capacitor, which can extend the life of the capacitor. The switches of the three boost converters can operate at three-channel / 120° out-of-phase or two-channel / 180° out-of-phase (one channel disable at light load). The interleaving controller can reduce the total ripple current of input. The FAN9673 offers two types of channel management method selectable by the user. #### 5. Channel Management 2/3: CM Control The CM pin is used for channel management. The relationship of CM and the gain of the slave channel is shown in Figure 10. The level of CM determines the power level ( $V_{VEA}$ ) for reducing the output power for the slave PFC. The FAN9673 starts to reduce the current command (IMO\*RM) for channel 2/3 by Gain2/3 when the $V_{VEA}$ level is lower than its CM level, as Figure 11 and Figure 12 show. The output power of the slave channel is reduced in response to the reduction in current command. Typical $G_{ain2/3}$ is 1~0. Example: when CM2 is set at 3 V and $V_{VEA}$ is less than the CM2 voltage, the channel management block reduces the command for channel 2 as: Figure 10. Channel Management / Gain Slave Channel Relationship Figure 11. V<sub>VEA</sub> and Gain2 Relationship Figure 12. V<sub>VEA</sub> and V<sub>CM</sub> Relationship in Channel Management Operation Table 1 explains the phase and gain change of each channel when the PFC operates at various loads. The loading decreases the gain to the slave until it is disabled. The phase of Channel Management (CM) mode doesn't change when channel 3 is disabled. The behavior is shown in Figure 13. Figure 13. Phase and Gain Change of CM Control | Table 1. | Phase and | Gain Change | of CM | Control | |----------|-----------|-------------|-------|---------| | | | | | | | CM (Channel Management) | Phase | | | | |-------------------------------------|--------------|-----------------------------------------------------------------|---------------------------------------|--| | | Channel 1 | Channel 2 | Channel 3 | | | Heavy Load (All Channel 100% Works) | 0° (Gain1=1) | 120° (Gain2=1) | 240° (0 <gain3<1)< td=""></gain3<1)<> | | | Mid. Load (Channel3 Disable) | 0° (Gain1=1) | 120° (0 <gain2<1)< td=""><td>Disable (Gain3=0)</td></gain2<1)<> | Disable (Gain3=0) | | | Light Load (Only Channel1 Left) | 0° (Gain1=1) | Disable (Gain2=0) | Disable (Gain3=0) | | #### 6. Channel Management 2: External Control To disable the Channel Management (CM) function and control the channels with an external signal from the MCU, the configuration is shown in Figure 14. If $_{\text{CM}}$ > 4 V, the channel is disabled. To enable the channel, make $V_{\text{CM}} = 0$ V, as Figure 15 shows. The CM pin of the slave should be connected with a switch $S_2$ to ground. When $V_{VEA} < V_{P2\text{-}OFF\text{-}L}$ , the slave PFC turns off. If $V_{VEA} > V_{P2\text{-}OFF\text{-}H}$ , the slave PFC turns on. One pin of MCU must read the $V_{VEA}$ signal to determine when to turn on / off the slave. ( $V_{P2\text{-}OFF\text{-}L}$ and $V_{P2\text{-}OFF\text{-}H}$ are hysteresis levels required in MCU software.) When $S_2$ turns on, CM disables and the slave works normally, as shown in Figure 16. Figure 14. Channel Management by MCU Figure 15. Channel Management by MCU Figure 16. Channel Management by External Signal from MCU The phase of each channel controlled by external signal control changes when the loading changes, as illustrated in Table 2 and Figure 17. When the MCU disables channel 3 at mid-load, the phase of channel 2 shifts to 180° from 120°. The gain of each channel under this control mode must be 100% or 0%. CM mode makes the gain operation between 1~0. Figure 17. Phase Change under External Signal Control Table 2. Phase Change of External Signal Control | External Signal Control | Phase (Disable Channel: $V_{CM} > 4 V$ , Enable Channel: $V_{CM} = 0 V$ ) | | | | |-----------------------------------|---------------------------------------------------------------------------|----------------------------------|----------------------------------|--| | | Channel 1 | Channel 2 | Channel 3 | | | Heavy Load (All Channels Enabled) | 0° | 120° | 240° | | | Mid. Load (Channel3 Disabled) | 0° | 180° | Disable (V <sub>CM3</sub> > 4 V) | | | Light Load (Channel2/3 Disabled) | 0° | Disable (V <sub>CM2</sub> > 4 V) | Disable (V <sub>CM3</sub> > 4 V) | | | Disable All System | V <sub>CM1</sub> > 4 V, All Channels Disabled | | | | #### **Functional Description** #### Internal Oscillator (RI) The internal oscillator frequency is determined by external resistor, R<sub>RI</sub>, on the RI pin. The frequency of the oscillator is given by: $$f_{OSC} = \frac{8 \times 10^8}{R_{re}} \tag{3}$$ #### **Current-Control Loop of Boost Stage** As shown in Figure 18, the two control loops for power factor correction are a current-control loop and a voltage-control loop. Based on the reference signal obtained at the IAC pin, the relationship of current $$I_L \cdot R_{CS} = I_{MO} \cdot R_M \cdot G_{LU} = I_{IAC} \cdot G \cdot G_{LU} \cdot R_M \qquad (4)$$ The current sense, IL\*RCS, is controlled by the current command from the multiplier; I<sub>MO</sub>\*R<sub>M</sub>. I<sub>MO</sub> is the relationship of three input factors: IAC, VEA, and LPK. Gain2 is a gain between 0~1 from the channel management block for the slave channel. #### Voltage-Control Loop of Boost Stage The voltage-control loop regulates PFC output voltage by using the internal error amplifier, G<sub>mv</sub>, such that the voltage on FBPFC is the same as the internal reference voltage of 2.5 V. This stabilizes PFC output voltage and decreases the 120 Hz ripple of PFC output voltage. PFC Over-Voltage Protection (OVP) protects the power circuit from damage from an excessive voltage at a sudden load change. When the voltage on FBPFC exceeds 2.75 V, the PFC output driver shuts down. **Gain Modulation Block** Figure 18. #### TriFault Detect™ Technology To improve power supply reliability, reduce system component count, and simplify compliance to UL 1950 safety standards; the FAN9673 includes TriFault Detect™ technology. This feature monitors FBPFC for certain PFC fault conditions. In the case of a feedback path failure, the output of the PFC can exceed operating limits. Should FBPFC go too low, too high, or open; TriFault Detect senses the error and terminates the PFC output drive. TriFault Detect is an entirely internal circuit. It requires no external components to perform its function. #### PFC Over-Voltage Protection (OVP) FAN9673 has an auto-restart OVP function. When the feedback level, $V_{\text{FBPFC}}$ , of the PFC reaches 2.75 V (reference level is 2.5 V), the PFC gate signal stops until the output voltage decreases and V<sub>FBPFC</sub> returns to 2.5 V, when the PFC restarts regulation. #### **Linear Predict Function (GC & LC)** The linear predict function is used to emulate the behavior of inductor current when the MOSFET is off. The resistors of the GC and LS pins (R<sub>GC</sub> and R<sub>LS</sub>) are used to adjust the DC gain and compensation, respectively. The resistors are determined by: $$R_{LS} = \frac{L_{PFC}}{1.5 \times 10^{-9} \times R_{CS} \times \left(\frac{R_{FB1} + R_{FB2} + R_{FB3}}{R_{FB3}}\right)}$$ (5) $$R_{GC} = \frac{6 \times 10^{6}}{\left(\frac{R_{FB1} + R_{FB2} + R_{FB3}}{R_{EB3}}\right)}$$ (6) $$R_{GC} = \frac{6 \times 10^{\circ}}{\left(\frac{R_{FB1} + R_{FB2} + R_{FB3}}{R_{FB3}}\right)} \tag{6}$$ #### PFC Brown In /Out (BIBO) An internal AC Under-Voltage Protection (UVP) comparator monitors the AC input information from V<sub>IN</sub>. as Figure 19 shows. The OPFC is disabled when the $V_{BIBO}$ is less than 1.05 V for 410 ms. If $V_{BIBO}$ is larger than 1.9 V / 1.75 V, $V_{BIBO}$ is over 1.9 V / 1.75 V, and the PFC stage is enabled. The VIR pin is used to set the AC input range according to Table 3. **BIBO Setting of Various AC Input** | Input<br>Range | AC (V) | R <sub>VIR</sub><br>Setting | R <sub>IAC</sub><br>Setting | BIBO<br>Level (V) | |----------------|---------|-----------------------------|-----------------------------|-------------------| | Full-Range | 85~ 264 | 10 kΩ | 6 ΜΩ | 85 / 75 | | HV-Single | 180~264 | 470 kΩ | 12 ΜΩ | 170 / 160 | Figure 19. V<sub>BIBO</sub> According to the PFC Operation #### **Differential Current Sensing (CS+, CS-)** The FAN9673 has three groups of differential current-sensing pins. The CSn+ and CSn- sets of pins are the inputs of the internal differential amplifier. Switching noise problems in interleaved PFC control is more critical than on a single channel, especially for current sensing. The FAN9673 uses a differential amplifier to eliminate switching noise from other channels. This makes the PFC more stable in higher-power applications and eliminates switching noise from other channels. As Figure 20 shows, ground bounce can be decreased by a differential sense function. Figure 20. Differential Current Sense #### **PFC Gate Driver** For high-power applications, the switch device of the system requires high driver current. The totem-pole circuit shown in Figure 21 is recommended. Figure 21. Gate Drive Circuit #### **Current-Limit Protection** The FAN9673 includes three "cases" of current-limit protection to manage OCP and inductor saturation: $V_{\text{VEA}},\ I_{\text{LIMT}},\ \text{and}\ I_{\text{LIMIT2}}.$ The current-limit thresholds, $V_{\text{ILIMIT1}}$ and $V_{\text{ILIMIT2}},\ \text{are controlled}$ by the selection of the resistor for the application. **Power** (normal state): In the normal case, current / power should be controlled by command $V_M$ from the gain modulator. When $V_{VEA}$ rises to 6 V, the output power and current of the system are at peak. The power and current can't increase further. **Current Limit 1** (abnormal state): The current command from the gain modulator is $k^*l_{AC}^*V_{VEA}/V_{LPK}^2$ . When in abnormal state (e.g. an AC cycle miss and return in a short period), the $V_{LPK}$ has a delay before returning to the original level. This delay significantly increases the current command. If the command is greater than the limit clamp level, $V_{ILIMIT}$ , it works as shown in Figure 22 and Figure 23. The peak current of this state can be used as the maximum current designed for each channel such that inductor current is not saturated. Figure 22. Current Command Limit by ILIMIT **Current Limit 2** (saturation state): Use 80%~90% of the maximum current of the switch device to serve as the saturation protection. This current protection is a cycle-by-cycle limit. Figure 23. ILIMIT and ILIMIT2 Setting #### **Programmable PFC Output Voltage (PVO)** Decreasing the PFC output voltage can improve efficiency of the PFC stage. The PVO pin is used to modulate output voltage, as Figure 24 shows. This function is controlled by an external voltage signal on PVO pin from MCU or other source. $V_{PVO}$ should be over 0.5 V and the relationship for $V_{PVO}$ and $V_{\text{FBPFC}}$ is given by: $$V_{FBPFC} = 2.5V - \left\lceil \frac{V_{PVO}}{4} \right\rceil \tag{7}$$ Example: If PVO input is 1 V; $R_{FB1}+R_{FB2}=3.7~M\Omega$ , $R_{FB3}=23.7~k\Omega$ , $V_{FBPFB}=2.25~V$ , and PFC $V_O=354~V$ . Figure 24. Programmable PFC Output Voltage #### RDYF and AC Line Off / AC "Sag" The ready (RDY) function is used to signal the MCU that the controller is ready and the power stage can start to operate. When the feedback voltage on FBPFC rises to 2.4 V, the $V_{RDY}$ signal pulls HIGH to indicate to the MCU that the next power stage can start, as shown in Figure 25. If the AC line is OFF (or AC signal drops for a long time), the FAN9673 enters brown out and $V_{RDY}$ pulls LOW to indicate to the MCU that the power stage should stop, as shown in Figure 26. When the AC signal drops for only a short time (i.e. $1 \sim 1.5$ AC cycles) and the IC does not brown out, the FAN9673 recovers the $V_{PFC}$ (same as $V_{FBFFC}$ ) when the AC signal is restored to normal, as shown in Figure 27. AC "sag" means the AC drops to a low level, such as 110 V / 220 V $\rightarrow$ 40 V. AC "missing" means the AC drops to 0 V. If AC drops, the PFC attempts to transfer energy to V<sub>0</sub> before V<sub>0</sub> drops to the 50% level. If AC is 0 V, the PFC can't transfer energy. If the level reaches 50%; the PFC stops, resets, and waits for AC to return. Figure 26. AC Drops for Long Time Figure 27. AC Drops Briefly #### Soft-Start Soft-start is combined with RDY pin operation, as Figure 26 and Figure 27 show. During startup, the RDY pin remains LOW until the PFC output voltage reaches 96% of its nominal value. When the supply voltage of the downstream converter is controlled by the RDY pin, the PFC stage starts with no load because the downstream converter does not operate until the PFC output voltage reaches the required level for the design. Usually, the error amplifier output, $V_{EA}$ , is saturated to HIGH during startup because the actual output voltage is less than the target value. $V_{EA}$ remains saturated to HIGH until the PFC output voltage reaches its target value. Once the PFC output reaches its target value, the error amplifier comes out of saturation. However, it takes several line cycles for $V_{EA}$ to drop to its proper value for output regulation, which delivers more power to the load than required, causing output voltage overshoot. To prevent output voltage overshoot during startup caused by the saturation of error amplifier, the FAN9673 clamps the error amplifier output voltage $(V_{EA})$ by the $V_{SS}$ value until PFC output reaches 96% of its nominal value. #### **Input Voltage Peak Detection** The input AC peak voltage is sensed at the IAC pin. The RMS value of input voltage is used for feed-forward control in the gain modulator circuit and output to the LPK pin for MCU use. Since the RMS value of the AC input voltage is directly proportional to its peak, it is sufficient to find the peak instead of the more-complicated and slower method of integrating the input voltage over a half line cycle. The internal circuit of the IAC pin works with peak detection of the input AC waveform, as shown in Figure 28. One of the important benefits of this approach is that the peak indicates the correct RMS value even at no load. At no load, the HF filter capacitor at the input side of the boost converter is not discharged around the zero-crossing of the line waveform. Another notable benefit is that, during line transients when the peak exceeds the previously measured value, the input-voltage feed-forward circuit can react immediately, without waiting for a valid integral value at the end of the half-line period. Lack of zero-crossing detection can lead to false integrator detection, while peak detection works properly during light-load operation. Figure 28. Waveform of LPK Function The relationship of $V_{IN.PK}$ to $V_{LPK}$ is shown in Figure 29. The peak detection circuits recognizes the $V_{IN}$ information from $I_{AC}$ . RLPK sets the ratio of $V_{IN}$ to $V_{LPK}$ via a resistor $R_{RLPK}$ as described in Equation (8). The target value of $V_{LPK}$ is one percent (1%) of $V_{IN\_pk}$ . The maximum $V_{LPK}$ cannot exceed 3.8 V when system operation is at maximum AC input. As in the below design example, assume the maximum $V_{\text{IN.PK}}$ at 373 V (264 $V_{\text{AC}}),$ the relationship of $V_{\text{IN.PK}}/$ $V_{\text{LPK}}$ is 100, and $V_{\text{LPK}}=3.73$ V < 3.8 V. $$V_{LPK} = \frac{V_{IN.PK}}{100} \times \frac{R_{RLPK}}{12.4k} \tag{8}$$ Figure 29. Relationship of $V_{IN.PK}$ to $V_{LPK}$ ## **Typical Performance Characteristics** Typical characteristics are provided at $T_A = 25^{\circ}\text{C}$ and $V_{DD} = 15 \text{ V}$ unless otherwise noted. Figure 30. I<sub>DD-OP</sub> vs. Temperature Figure 32. fosc vs. Temperature Figure 33. V<sub>RI</sub> vs. Temperature Figure 34. V<sub>BIBO-FL</sub> vs. Temperature Figure 35. V<sub>BIBO-FH</sub> vs. Temperature Figure 36. V<sub>BIBO-HL</sub> vs. Temperature Figure 37. V<sub>BIBO-HH</sub> vs. Temperature ## **Typical Performance Characteristics** Typical characteristics are provided at $T_A = 25^{\circ}$ C and $V_{DD} = 15$ V unless otherwise noted. Figure 40. V<sub>OFFSET</sub> vs. Temperature Figure 41. Gm<sub>I</sub> vs. Temperature Figure 42. V<sub>PFC-OVP</sub> vs. Temperature Figure 43. V<sub>REF</sub> vs. Temperature Figure 44. IILIMIT vs. Temperature Figure 45. V<sub>ILIMIT</sub> vs. Temperature ## **Typical Performance Characteristics** Typical characteristics are provided at $T_A = 25^{\circ}$ C and $V_{DD} = 15$ V unless otherwise noted. Figure 46. I<sub>ILIMIT2</sub> vs. Temperature Figure 47. V<sub>ILIMIT2-CS1</sub> vs. Temperature Figure 48. t<sub>PFC-BNK</sub> vs. Temperature Figure 49. V<sub>RLPK-OPEN</sub> vs. Temperature Figure 50. V<sub>LPK-H1</sub> vs. Temperature Figure 51. $V_{LPK-H2}$ vs. Temperature ## **Typical Application Circuit** | Application | <b>Output Power</b> | Input Voltage | Output Voltage / Output Current | |---------------------------------|---------------------|-------------------------|---------------------------------| | Single-Stage, Three-Channel PFC | 5000 W | 180~264 V <sub>AC</sub> | 393 V / 12.72 A | #### **Features** - 180 V<sub>AC</sub> ~264 V, Three-Channel PFC Using FAN9673 - Switch-Charge Technique of Gain Modulator for Better PF and Lower THD - 40 kHz Low Switching Frequency Operation with IGBT - Protections: Over-Voltage Protection (OVP), Under-Voltage Protection (UVP), and Over-Current Protection (I<sub>LIMIT</sub>), Inductor Saturation Protection (I<sub>LIMIT</sub>2) Figure 52. Schematic of Design Example