

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# Is Now Part of



# ON Semiconductor®

To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo



January 2003

# **FDG6318PZ**

# **Dual P-Channel, Digital FET**

## **General Description**

These dual P-Channel logic level enhancement mode MOSFET are produced using Fairchild Semiconductor's especially tailored to minimize on-state resistance. This device has been designed especially for bipolar digital transistors and small signal MOSFETS

## **Applications**

· Battery management

#### **Features**

- -0.5A, -20V.  $r_{DS(ON)} = 780 \text{m}\Omega \text{ (Max)} @ V_{GS} = -4.5 \text{ V}$  $r_{DS(ON)} = 1200 \text{m}\Omega \text{ (Max)} @ V_{GS} = -2.5 \text{ V}$
- · Very low level gate drive requirements allowing direct operation in 3V circuits (V<sub>GS(TH)</sub> < 1.5V).
- Gate-Source Zener for ESD ruggedness (>1.4kV Human Body Model).
- · Compact industry standard SC-70-6 surface mount package.





6 or 3 5 or 2 4 or 1

The pinouts are symmetrical; pin1 and pin 4 are interchangeable.

# **MOSFET Maximum Ratings** $T_A=25$ °C unless otherwise noted

| Symbol                            | Parameter                                                                       | Ratings    | Units |
|-----------------------------------|---------------------------------------------------------------------------------|------------|-------|
| $V_{\rm DSS}$                     | Drain to Source Voltage                                                         | -20        | V     |
| V <sub>GS</sub>                   | Gate to Source Voltage                                                          | ±12        | V     |
|                                   | Drain Current                                                                   |            |       |
|                                   | Continuous ( $T_C = 25^{\circ}C$ , $V_{GS} = -4.5V$ )                           | -0.5       | Α     |
| ID                                | Continuous ( $T_C = 100^{\circ}$ C, $V_{GS} = -2.5$ V)                          | -0.3       | Α     |
|                                   | Pulsed                                                                          | Figure 4   |       |
| P <sub>D</sub>                    | Power dissipation                                                               | 0.3        | W     |
|                                   | Derate above 25°C                                                               | 2.4        | mW/°C |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature                                               | -55 to 150 | °C    |
| ESD                               | Electrostatic Discharge Rating MIL-STD-883D<br>Human Body Model (100pF / 1500Ω) | 1.4        | kV    |

## **Thermal Characteristics**

| $R_{\theta,IA}$ | Thermal Resistance Junction to Ambient (N | lote 1) | 415 | °C/W |
|-----------------|-------------------------------------------|---------|-----|------|
|                 |                                           |         |     |      |

# **Package Marking and Ordering Information**

| Device Marking | Device    | Package | Reel Size | Tape Width | Quantity |
|----------------|-----------|---------|-----------|------------|----------|
| .68            | FDG6318PZ | SC70-6  | 7"        | 8 mm       | 3000     |

| Symbol                     | Parameter                                    | Test Condit                                                         | ions                   | Min   | Тур  | Max  | Units    |
|----------------------------|----------------------------------------------|---------------------------------------------------------------------|------------------------|-------|------|------|----------|
| Off Cha                    | racteristics                                 |                                                                     |                        |       |      |      |          |
| B <sub>VDSS</sub>          | Drain to Source Breakdown Voltage            | $I_D = -250 \mu A, V_{GS} = 0$                                      | )V                     | -20   | -    | -    | V        |
| I <sub>DSS</sub>           | Zero Gate Voltage Drain Current              | $V_{GS} = -16V, V_{GS} = 0$                                         | V                      | -     | -    | -3   | μΑ       |
| I <sub>GSS</sub>           | Gate to Source Leakage Current               | $V_{GS} = \pm 12V$ , $V_{GS} =$                                     | VC                     | -     | -    | ±10  | μΑ       |
| On Cha                     | racteristics                                 |                                                                     |                        |       |      |      |          |
| V <sub>GS(TH)</sub>        | Gate to Source Threshold Voltage             | $V_{GS} = V_{DS}, I_{D} = -250$                                     | )μΑ                    | -0.65 | -0.9 | -1.5 | V        |
| r <sub>DS(ON)</sub>        | Desire to Common Cor Bootstones              | $I_D = -0.5A, V_{GS} = -4.$                                         | 5V                     | -     | 580  | 780  | mΩ       |
| . D2(ON)                   | Drain to Source On Resistance                | $I_D = -0.4A, V_{GS} = -2.$                                         | 5V                     | -     | 910  | 1200 |          |
| Dynami<br>C <sub>ISS</sub> | c Characteristics Input Capacitance          |                                                                     |                        |       | 85.4 | _    | pF       |
|                            |                                              | $V_{DS} = -10V, V_{GS} = 0V,$<br>f = 1 MHz                          |                        | -     | 24.9 | -    | pF<br>pF |
| Coss                       | Output Capacitance                           |                                                                     |                        |       | 8.83 | -    |          |
| C <sub>RSS</sub>           | Reverse Transfer Capacitance                 | \/ 0\/ += 4.5\/                                                     |                        |       |      | 1.00 | pF<br>nC |
| $Q_{g(TOT)}$               | Total Gate Charge at -4.5V                   | $V_{GS} = 0V \text{ to } -4.5V$                                     | V <sub>DD</sub> = -10V | -     | 1.08 | 1.62 |          |
| Q <sub>g(-2.5)</sub>       | Total Gate Charge at -2.5V                   | $V_{GS} = 0V \text{ to } -2.5V$                                     | $I_D = -0.5A$          | -     | 0.67 | 1.0  | nC<br>nC |
| Q <sub>gs</sub>            | Gate to Source Gate Charge                   |                                                                     | $I_g = 1.0 \text{mA}$  |       | 0.21 | -    | nC<br>nC |
| $Q_{gd}$                   | Gate to Drain "Miller" Charge                |                                                                     |                        | -     | 0.33 | -    | IIC      |
| Switchi                    | ng Characteristics (V <sub>GS</sub> = -4.5V) |                                                                     |                        |       |      |      |          |
| t <sub>ON</sub>            | Turn-On Time                                 |                                                                     |                        | -     | -    | 35   | ns       |
| t <sub>d(ON)</sub>         | Turn-On Delay Time                           | $V_{DD} = -10V, I_{D} = -0.5A$ $V_{GS} = -4.5V, R_{GS} = 120\Omega$ |                        | -     | 10   | -    | ns       |
| t <sub>r</sub>             | Rise Time                                    |                                                                     |                        | -     | 13   | -    | ns       |
| d(OFF)                     | Turn-Off Delay Time                          |                                                                     |                        | -     | 40   | -    | ns       |
| f                          | Fall Time                                    |                                                                     |                        | -     | 24   | -    | ns       |
| t <sub>OFF</sub>           | Turn-Off Time                                |                                                                     |                        | -     | _    | 96   | ns       |

## **Drain-Source Diode Characteristics**

| V <sub>SD</sub> | Source to Drain Diode Voltage | $I_{SD} = -0.5A$                             | - | -0.9 | -1.2 | V  |
|-----------------|-------------------------------|----------------------------------------------|---|------|------|----|
| t <sub>rr</sub> | Reverse Recovery Time         | $I_{SD} = -0.5A$ , $dI_{SD}/dt = 100A/\mu s$ | - | -    | 22   | ns |
| $Q_{RR}$        | Reverse Recovered Charge      | $I_{SD} = -0.5A$ , $dI_{SD}/dt = 100A/\mu s$ | - | -    | 16   | nC |

### Notes

<sup>1.</sup> R<sub>0,JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the center drain pad. R<sub>0,JC</sub> is guaranteed by design while R<sub>0,CA</sub> is determined by user's board design. R<sub>0,JA</sub> = 415 °C/W when mounted on a 1inch<sup>2</sup> copper pad.







Figure 1. Normalized Power Dissipation vs Ambient Temperature

Figure 2. Maximum Continuous Drain Current vs Case Temperature



Figure 3. Normalized Maximum Transient Thermal Impedance



Figure 4. Peak Current Capability

©2003 Fairchild Semiconductor Corporation FDG6318PZ Rev. B





Figure 5. Forward Bias Safe Operating Area



Figure 6. Transfer Characteristics



Figure 7. Saturation Characteristics



Figure 8. Drain to Source On Resistance vs Gate Voltage and Drain Current



Figure 9. Normalized Drain to Source On Resistance vs Junction Temperature



Figure 10. Normalized Gate Threshold Voltage vs Junction Temperature

FDG6318PZ Rev. B

# $\textbf{Typical Characteristic} \; (\texttt{Continued}) \; \texttt{T}_{\texttt{A}} = 25 \text{°C unless otherwise noted}$





Figure 11. Normalized Drain to Source Breakdown Voltage vs Junction Temperature

Figure 12. Capacitance vs Drain to Source Voltage



Figure 13. Gate Charge Waveforms for Constant Gate Currents



©2003 Fairchild Semiconductor Corporation

#### SABER Electrical Model REV January 2003 template fdg6318pz n2,n1,n3 electrical n2,n1,n3 var i iscl dp..model dbodymod = (isl = 7.7e-11, nl=1.277, rs = 1e-3, trs1 = 2.8e-1, trs2 = 3e-4, xti=0, cjo = 3.9e-11, ikf=0.5, tt = 33e-9, m = 0.50) dp..model dbreakmod = (rs = 5.3e-1, trs1 = 5.5e-3, trs2 = -9.0e-5) dp..model dplcapmod = (cjo = 0.5e-10, isl=10e-30, nl=10, m=0.55) m..model mmedmod = (type=\_p, vto = -1.17, kp=0.6, is=1e-30, tox=1) m..model mstrongmod = $(type=_p, vto = -1.45, kp = 1.5, is = 1e-30, tox = 1)$ m..model mweakmod = (type=\_p, vto = -0.99, kp = 0.05, is = 1e-30, tox = 1, rs=0.1) sw\_vcsp..model s1amod = (ron = 1e-5, roff = 0.1, von = 0.5, voff = 0.2) sw\_vcsp..model s1bmod = (ron = 1e-5, roff = 0.1, von = 0.2, voff = 0.5) sw\_vcsp..model s2amod = (ron = 1e-5, roff = 0.1, von = 0.4, voff = -0.1) sw\_vcsp..model s2bmod = (ron = 1e-5, roff = 0.1, von = -0.1, voff = 0.4) I DRAIN DRAIN c.ca n12 n8 = 0.6e-10(2) c.cb n15 n14 = 1.1e-10c.cin n6 n8 = 0.75e-10RLDRAIN RSLC1 51 RSLC2 dp.dbody n5 n7 = model=dbodymod dp.dbreak n7 n11 = model=dbreakmod (A) ISCL EBREAK dp.dplcap n10 n6 = model=dplcapmod 50 DPLCAP **RDRAIN** DBODY i.it n8 n17 = 1 11 **EVTHRES** I.ldrain n2 n5 = 1e-9<del>! (19</del>) **EVTEM WEAK** LGATE I.lgate n1 n9 = 0.47e-9GATE 1 0-I.Isource n3 n7 = 0.47e-9MMED -DBREAK MSTRO RLGATE m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u LSOURCE CIN RSOURCI SOURCE m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u RLSOURCE res.rbreak n17 n18 = 1. tc1 = 5.5e-4. tc2 = -1e-7 S1A S2A RBREAK res.rdrain n50 n16 = 280e-3, tc1 = 2.8e-3, tc2 = 4.9e-6 12 13 8 14 13 18 res.rgate n9 n20 = 12.4 S1B S2B res.rldrain n2 n5 = 10RVTEMP CB res.rlgate n1 n9 = 4.719 CA 14 res.rlsource n3 n7 = 4.7 VBAT res.rslc1 n5 n51= 1e-6, tc1 = 3.7e-3, tc2 =7.8e-65 EGS EDS res.rslc2 n5 n50 = 1e3res.rsource n8 n7 = 190e-3, tc1 = 3e-3, tc2 = 5.2e-6 22 res.rvtemp n18 n19 = 1, tc1 = -5.5e-4, tc2 = -1e-9**RVTHRES** res.rvthres n22 n8 = 1, tc1 = 9e-4, tc2 = 3e-7 spe.ebreak n5 n11 n17 n18 = -23.3 $\frac{1}{100}$ spe.eds n14 n8 n5 n8 = 1 spe.egs n13 n8 n6 n8 = 1 spe.esg n5 n10 n6 n8 = 1spe.evtemp n20 n6 n18 n22 = 1 spe.evthres n6 n21 n19 n8 = 1 sw vcsp.s1a n6 n12 n13 n8 = model=s1amod sw\_vcsp.s1b n13 n12 n13 n8 = model=s1bmod sw\_vcsp.s2a n6 n15 n14 n13 = model=s2amod sw vcsp.s2b n13 n15 n14 n13 = model=s2bmod v.vbat n22 n19 = dc=1 i (n51->n50) +=iscl (v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))\*((abs(v(n5,n51)\*1e6/20))\*\*2.5))

©2003 Fairchild Semiconductor Corporation FDG6318PZ Rev. B

# SPICE Thermal Model REV January 2003 FDG6318PZ\_JA Junction Ambient Copper Area= 1sq.in CTHERM1 Junction c2 0.17e-4

CTHERM2 c2 c3 2.7e-4 CTHERM3 c3 c4 5.5e-4 CTHERM4 c4 c5 1.4e-3 CTHERM5 c5 c6 2.2e-3 CTHERM6 c6 c7 2.6e-3 CTHERM7 c7 c8 6.6e-3 CTHERM8 c8 Ambient 0.29

RTHERM1 Junction c2 11.2 RTHERM2 c2 c3 11.5 RTHERM3 c3 c4 12.5 RTHERM4 c4 c5 27 RTHERM5 c5 c6 81 RTHERM6 c6 c7 88 RTHERM7 c7 c8 92 RTHERM8 c8 Ambient 93

## SABER Thermal Model

SABER thermal model FDG6318PZ Copper Area= 1sq.in template thermal\_model th tl thermal cth, tl ctherm.ctherm1 th c2 = 0.17e-4ctherm.ctherm2 c2 c3 = 2.7e-4ctherm.ctherm3 c3 c4 = 5.5e-4ctherm.ctherm4 c4 c5 = 1.4e-3ctherm.ctherm5 c5 c6 = 2.2e-3ctherm.ctherm6 c6 c7 = 2.6e-3ctherm.ctherm7 c7 c8 = 6.6e-3ctherm.ctherm8 c8 tl = 0.29 rtherm.rtherm1 th c2 = 11.2rtherm.rtherm2 c2 c3 = 11.5rtherm.rtherm3 c3 c4 = 12.5rtherm.rtherm4 c4 c5 = 27rtherm.rtherm5 c5 c6 = 81

rtherm.rtherm6 c6 c7 = 88 rtherm.rtherm7 c7 c8 = 92 rtherm.rtherm8 c8 tl = 93



## **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| Bottomless™ FAST® LittleFET™  CoolFET™ FASTr™ MicroFET™  CROSSVOLT™ FRFET™ MicroPak™  DOME™ GlobalOptoisolator™ MICROWIRE  EcoSPARK™ GTO™ MSX™  E²CMOS™ HiSeC™ MSXPro™  EnSigna™ I²C™ OCX™  Across the board. Around the world.™  The Power Franchise™ OPTOLOGIC  Programmable Active Droop™ OPTOPLANA | QFET™ SuperSOT™-8 QS™ SyncFET™ QT Optoelectronics™ TinyLogic® Quiet Series™ TruTranslation RapidConfigure™ UHC™ RapidConnect™ UltraFET® C® SILENT SWITCHER® VCX™ |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

## As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

# PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative