# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconduc



August 2015

## Dual N & P-Channel PowerTrench<sup>®</sup> MOSFET N-Channel: 150 V, 2.4 A, 155 m $\Omega$ P-Channel: -150 V, -0.9 A, 1200 m $\Omega$

#### Features

Q1: N-Channel

- Max  $r_{DS(on)}$  = 155 m $\Omega$  at V<sub>GS</sub> = 10 V, I<sub>D</sub> = 2.4 A
- Max  $r_{DS(on)}$  = 212 m $\Omega$  at  $V_{GS}$  = 6 V,  $I_D$  = 2 A

Q2: P-Channel

- Max  $r_{DS(on)}$  = 1200 m $\Omega$  at V<sub>GS</sub> = -10 V, I<sub>D</sub> = -0.9 A
- Max  $r_{DS(on)}$  = 1400 m $\Omega$  at  $V_{GS}$  = -6 V,  $I_D$  = -0.8 A
- Optimised for active clamp forward converters
- RoHS Compliant

### **General Description**

These dual N and P-Channel enhancement mode Power MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench<sup>®</sup> process that has been especially tailored to minimize on-state resistance and yet maintain superior switching performance. Shrinking the area needed for implementation of active clamp topology; enabling best in class power density.

#### **Applications**

- DC-DC Converter
- Active Clamp



Power 33

#### MOSFET Maximum Ratings T<sub>A</sub> = 25 °C unless otherwise noted.

| Symbol                            | Parameter Drain to Source Voltage                |                         |          |                   | Q2                 | Units    |  |  |  |
|-----------------------------------|--------------------------------------------------|-------------------------|----------|-------------------|--------------------|----------|--|--|--|
| V <sub>DS</sub>                   |                                                  |                         |          |                   | -150               | V        |  |  |  |
| V <sub>GS</sub>                   | Gate to Source Voltage                           |                         |          | ±20               | ±25                | V        |  |  |  |
|                                   | Drain Current -Continuous                        | T <sub>C</sub> = 25 °C  | (Note 5) | 6.3               | -2.0               |          |  |  |  |
|                                   | -Continuous                                      | T <sub>C</sub> = 100 °C | (Note 5) | 3.9               | -1.2               | <b>_</b> |  |  |  |
| ID                                | -Continuous T <sub>A</sub> = 25 °C               |                         |          | 2.4 <sup>1a</sup> | -0.9 <sup>1b</sup> | A        |  |  |  |
|                                   | -Pulsed                                          |                         | (Note 4) | 33                | -8.8               | 1        |  |  |  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                    |                         | (Note 3) | 24                | 6                  | mJ       |  |  |  |
|                                   | Power Dissipation for Single Operation           | T <sub>A</sub> = 25 °C  |          | 1.9 <sup>1a</sup> | 1.9 <sup>1b</sup>  | 14/      |  |  |  |
| P <sub>D</sub>                    | Power Dissipation for Single Operation           | T <sub>A</sub> = 25 °C  |          | 0.8 <sup>1c</sup> | 0.8 <sup>1d</sup>  | W        |  |  |  |
|                                   | Power Dissipation for Single Operation           | T <sub>C</sub> = 25 °C  |          | 14                | 10                 |          |  |  |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                         | -55 to   | +150              | °C                 |          |  |  |  |

#### **Thermal Characteristics**

| $R_{\thetaJA}$      | Thermal Resistance, Junction-to-Ambient | 65 <sup>1a</sup>  | 65 <sup>1b</sup>  |      |
|---------------------|-----------------------------------------|-------------------|-------------------|------|
| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction-to-Ambient | 155 <sup>1c</sup> | 155 <sup>1d</sup> | °C/W |
| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction-to-Case    | 8.9               | 12.5              |      |

#### Package Marking and Ordering Information

| ſ | Device Marking | Device     | Package  | Reel Size | Tape Width | Quantity   |
|---|----------------|------------|----------|-----------|------------|------------|
| Ī | FDMC8097AC     | FDMC8097AC | Power 33 | 13 "      | 12 mm      | 3000 units |

FDMC8097AC Dual N & P-Channel PowerTrench<sup>®</sup> MOSFET

| FDMC8097                                 |
|------------------------------------------|
| AC Dual N                                |
| al N & P                                 |
| <sup>9</sup> -Channel                    |
| N & P-Channel PowerTrench <sup>®</sup> N |
| h <sup>®</sup> MOSFET                    |

| Symbol                                  | Parameter                                                   | Test Conditions                                                                                                                                                                                               | Туре     | Min.        | Тур.                | Max.                 | Units    |
|-----------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|---------------------|----------------------|----------|
| Off Chara                               | octeristics                                                 |                                                                                                                                                                                                               |          |             |                     |                      |          |
| 3V <sub>DSS</sub>                       | Drain to Source Breakdown Voltage                           | I <sub>D</sub> = 250 μA, V <sub>GS</sub> = 0 V<br>I <sub>D</sub> = -250 μA, V <sub>GS</sub> = 0 V                                                                                                             | Q1<br>Q2 | 150<br>-150 |                     |                      | V        |
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub>   | Breakdown Voltage Temperature<br>Coefficient                | $I_D$ = 250 $\mu$ A, referenced to 25 °C<br>$I_D$ = -250 $\mu$ A, referenced to 25 °C                                                                                                                         | Q1<br>Q2 |             | 98<br>122           |                      | mV/°C    |
| DSS                                     | Zero Gate Voltage Drain Current                             | $V_{DS} = 120 V, V_{GS} = 0 V$<br>$V_{DS} = -120 V, V_{GS} = 0 V$                                                                                                                                             | Q1<br>Q2 |             |                     | 1<br>-1              | μA       |
| GSS                                     | Gate to Source Leakage Current                              | $V_{GS} = \pm 20 V, V_{DS} = 0 V$<br>$V_{GS} = \pm 25 V, V_{DS} = 0 V$                                                                                                                                        | Q1<br>Q2 |             |                     | ±100<br>±100         | nA<br>nA |
| On Chara                                | cteristics                                                  |                                                                                                                                                                                                               |          |             |                     |                      |          |
| / <sub>GS(th)</sub>                     | Gate to Source Threshold Voltage                            | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> = 250 μA<br>V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> = -250 μA                                                                                   | Q1<br>Q2 | 2.0<br>-2.0 | 3.1<br>-3.0         | 4.0<br>-4.0          | V        |
| ΔV <sub>GS(th)</sub><br>ΔT <sub>J</sub> | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu$ A, referenced to 25 °C<br>$I_D = -250 \ \mu$ A, referenced to 25 °C                                                                                                                         | Q1<br>Q2 |             | -9<br>-6            |                      | mV/°C    |
| r <sub>DS(on)</sub>                     | Static Drain to Source On Resistance                        | $V_{GS} = 10 \text{ V}, \text{ I}_{D} = 2.4 \text{ A}$<br>$V_{GS} = 6 \text{ V}, \text{ I}_{D} = 2 \text{ A}$<br>$V_{GS} = 10 \text{ V}, \text{ I}_{D} = 2.4 \text{ A}, \text{ T}_{J} = 125 ^{\circ}\text{C}$ | Q1       |             | 124<br>155<br>245   | 155<br>212<br>306    | - mΩ     |
| D3(01)                                  |                                                             | $V_{GS} = -10 V, I_D = -0.9 A V_{GS} = -6 V, I_D = -0.8 A V_{GS} = -10 V, I_D = -0.9 A, T_J = 125 °C$                                                                                                         | Q2       |             | 930<br>1030<br>1682 | 1200<br>1400<br>2171 |          |
| FS                                      | Forward Transconductance                                    | $V_{DD} = 10 \text{ V}, I_D = 2.4 \text{ A}$<br>$V_{DD} = -10 \text{ V}, I_D = -0.9 \text{ A}$                                                                                                                | Q1<br>Q2 |             | 6.4<br>0.75         |                      | S        |
| Dynamic                                 | Characteristics                                             |                                                                                                                                                                                                               |          |             |                     |                      |          |
| S <sub>iss</sub>                        | Input Capacitance                                           | Q1<br>V <sub>DS</sub> = 75 V, V <sub>GS</sub> = 0 V, f = 1 MHZ                                                                                                                                                | Q1<br>Q2 |             | 279<br>162          | 395<br>230           | pF       |
| C <sub>oss</sub>                        | Output Capacitance                                          | $v_{DS} = 75$ V, $v_{GS} = 0$ V, $f = 1$ MHZ<br>Q2<br>$v_{DS} = -75$ V, $v_{GS} = 0$ V, $f = 1$ MHZ                                                                                                           | Q1<br>Q2 |             | 26<br>13            | 40<br>25             | pF       |
| C <sub>rss</sub>                        | Reverse Transfer Capacitance                                |                                                                                                                                                                                                               | Q1<br>Q2 |             | 1.4<br>0.6          | 5<br>5               | pF       |
| ۶ <sub>g</sub>                          | Gate Resistance                                             |                                                                                                                                                                                                               | Q1<br>Q2 | 0.1<br>0.1  | 0.6<br>3.3          | 1.5<br>8.3           | Ω        |
| Switching                               | g Characteristics                                           |                                                                                                                                                                                                               |          |             |                     |                      |          |
| d(on)                                   | Turn-On Delay Time                                          | Q1                                                                                                                                                                                                            | Q1<br>Q2 |             | 5.4<br>5.2          | 11<br>11             | ns       |
| r                                       | Rise Time                                                   | $V_{DD}$ = 75 V, I <sub>D</sub> = 2.4 A,<br>V <sub>GS</sub> = 10 V, R <sub>GEN</sub> = 6 Ω                                                                                                                    | Q1<br>Q2 |             | 1.3<br>1.6          | 10<br>10             | ns       |
| d(off)                                  | Turn-Off Delay Time                                         | Q2<br>V <sub>DD</sub> = -75 V, I <sub>D</sub> = -0.9 A,                                                                                                                                                       | Q1<br>Q2 |             | 9.1<br>7.4          | 18<br>15             | ns       |
| f                                       | Fall Time                                                   | $V_{\text{DD}} = -75$ V, $I_{\text{D}} = -0.9$ A,<br>$V_{\text{GS}} = -10$ V, $R_{\text{GEN}} = 6$ $\Omega$                                                                                                   | Q1<br>Q2 |             | 2.2<br>6.3          | 10<br>13             | ns       |
| Q <sub>g(TOT)</sub>                     | Total Gate Charge                                           | $V_{GS} = 0 V to 10 V$<br>$V_{GS} = 0 V to -10 V$<br>$V_{DD} = 75 V$ ,                                                                                                                                        | Q1<br>Q2 |             | 4.4<br>2.8          | 6.2<br>4.0           | nC       |
| ⊋ <sub>g(TOT)</sub>                     | Total Gate Charge                                           | $V_{GS} = 0 V to 6 V$<br>$V_{GS} = 0 V to -6 V$<br>$I_D = 2.4 A$                                                                                                                                              | Q1<br>Q2 |             | 2.9<br>1.8          | 4.1<br>2.6           | nC       |
| 2 <sub>gs</sub>                         | Gate to Source Charge                                       | Q2<br>V = -75 V                                                                                                                                                                                               | Q1<br>Q2 |             | 1.3<br>0.8          |                      | nC       |
| Q <sub>gd</sub>                         | Gate to Drain "Miller" Charge                               | - V <sub>DD</sub> = -75 V<br>I <sub>D</sub> = -0.9 A                                                                                                                                                          | Q1<br>Q2 |             | 1.0<br>0.7          |                      | nC       |

2

| Symbol          | Parameter                          | Test Conditions                                             |                      | Туре     | Min. | Тур.        | Max.        | Units |
|-----------------|------------------------------------|-------------------------------------------------------------|----------------------|----------|------|-------------|-------------|-------|
| Drain-Sou       | Irce Diode Characteristics         |                                                             |                      |          |      |             |             |       |
| V <sub>SD</sub> | Source-Drain Diode Forward Voltage | $V_{GS} = 0 V, I_S = 2.4 A$<br>$V_{GS} = 0 V, I_S = -0.9 A$ | (Note 2)<br>(Note 2) | Q1<br>Q2 |      | 0.8<br>-0.9 | 1.3<br>-1.3 | V     |
| t <sub>rr</sub> | Reverse Recovery Time              | Q1<br>I <sub>F</sub> = 2.4 A, di/dt = 100 A/s               |                      | Q1<br>Q2 |      | 50<br>44    | 80<br>71    | ns    |
| Q <sub>rr</sub> | Reverse Recovery Charge            | Q2<br>$I_F = -0.9$ A, di/dt = 100 A/s                       |                      | Q1<br>Q2 |      | 43<br>68    | 69<br>109   | nC    |

#### Notes:

1. R<sub>0JA</sub> is determined with the device mounted on a 1in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>0JC</sub> is guaranteed by design while R<sub>0CA</sub> is determined by the user's board design.



- 2. Pulse Test: Pulse Width < 300 µs, Duty cycle < 2.0%.
- 3. Q1:  $E_{AS}$  of 24 mJ is based on starting  $T_J$  = 25 °C, L = 3 mH,  $I_{AS}$  = 4 A,  $V_{DD}$  = 150 V,  $V_{GS}$  = 10 V. 100% test at L = 0.1 mH,  $I_{AS}$  = 14 A. Q2:  $E_{AS}$  of 6 mJ is based on starting  $T_J$  = 25 °C, L = 3 mH,  $I_{AS}$  = -2 A,  $V_{DD}$  = -150 V,  $V_{GS}$  = -10 V. 100% test at L = 0.1 mH,  $I_{AS}$  = -8 A.
- 4. Q1: Pulsed Id please refer to Fig 11 SOA graph for more details.

Q2: Pulsed Id please refer to Fig 24 SOA graph for more details.

5. Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal & electro-mechanical application board design.



©2015 Fairchild Semiconductor Corporation FDMC8097AC Rev.1.0









FDMC8097AC Dual N & P-Channel PowerTrench<sup>®</sup> MOSFET







0.80 MAX

// 0.10 C



### RECOMMENDED LAND PATTERN

NOTES:

· (0.20)

- A DOES NOT FULLY CONFORM TO JEDEC REGISTRATION, MO-229.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994
- D. LAND PATTERN RECOMMENDATION IS BASED ON FSC DESIGN ONLY
- E. DRAWING FILE NAME: MKT-MLP08Xrev2.



ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC