

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









#### Is Now Part of



# ON Semiconductor®

To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo



February 2015

# FSA8069 Audio Jack IC Featuring Impedance and Moisture Detection

#### **Features**

- Detection:
  - Accessory Plug-In
  - Send / End Key Press
  - Impedance Detection
  - Prevents False Detection due to Moisture
- V<sub>DD</sub>: 3.0 V to 4.5 V
- V<sub>IO</sub>: 1.6 V to V<sub>DD</sub>
- THD (MIC): 0.01% Typical
- 15 kV Air Gap ESD
- Detects 7 Steps of Headset Impedance
- Integrates LDO for MIC Bias Circuit
- MIC Switch Removes Audio Jack "Pop" and "Click" Caused by MIC Bias

### **Applications**

- Any Device with 3.5 mm and 2.5 mm Audio Jack
- Cellular Phones, Smart Phones, and Tablets
- MP3, GPS, and PMP

#### **Description**

The FSA8069 is an audio jack detection switch for 3.5 mm and 2.5 mm headsets. The FSA8069 features impedance detection and moisture sensing, which prevents false detection of accessories in the audio jack. An integrated MIC switch allows a processor to configure attached accessories. An LDO provides DC bias to microphone and remote key circuit in accessory. The FSA8069 detects seven headset impedance steps and supports configurable gain in the amplifier according to the type of load. The architecture is designed to allow headphones to be used for listening to music from mobile handsets, personal media players, and portable peripheral devices.



Figure 1. Block Diagram

## **Ordering Information**

| Part Number               | Operating<br>Temperature Range | Top Mark | Package                                             | Packing<br>Method |
|---------------------------|--------------------------------|----------|-----------------------------------------------------|-------------------|
| FSA8069UCX <sup>(1)</sup> | -40°C to 85°C                  | MX       | 12-Ball WLCSP, 1.415 mm x 1.615 mm,<br>0.4 mm Pitch | Tape & Reel       |

#### Notes:

1. Includes backside lamination.

#### **Typical Application Diagram**



Figure 2. System Diagram

#### Notes:

- 2.  $2.2 \text{ k}\Omega$  can generally be used in applications to bias the accessory microphone. Two separate resistors totaling  $2.2 \text{ k}\Omega$  with a large capacitor between them can improve noise rejection performance, as shown in Figure 7.
- A DC-blocking capacitor (typically 1 μF) should be used when the codec requires AC-coupled input only. This capacitor can be removed and be tied to directly without C1 if the MICIN of the codec supports DC-coupled input.
- 4. A pull-down resistor allows the FSA8069 to detect Hi-Z (open cable) type accessories due to J\_DET contact to left when an accessory is inserted.

# **Pin Configuration**



Figure 3. Pin Assignment (Through View)

## **Pin Definitions**

| Name  | Pin#   | Туре            | Description                                                                                                                           |  |  |  |  |  |  |
|-------|--------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| VDD   | A1     | Power           | Device supply (3.0 V to 4.5 V)                                                                                                        |  |  |  |  |  |  |
| VIO   | C3     | Power           | I/O supply (1.6 V to V <sub>DD</sub> )                                                                                                |  |  |  |  |  |  |
| LDO   | B1     | Power           | LDO output (2.8 V)                                                                                                                    |  |  |  |  |  |  |
| J_DET | D3     | Detection Input | Input from the audio jack; plug insert / removal detection pin                                                                        |  |  |  |  |  |  |
| MIC   | D1     | Signal Path     | Microphone switch path that connects to the microphone input of the codec                                                             |  |  |  |  |  |  |
| J_MIC | D2     | Signal Path     | Microphone switch path that connects to the audio jack                                                                                |  |  |  |  |  |  |
| SDA   | В3     | DATA            | I <sup>2</sup> C data                                                                                                                 |  |  |  |  |  |  |
| SCL   | А3     | DATA            | I <sup>2</sup> C clock                                                                                                                |  |  |  |  |  |  |
| INTB  | A2     | Output          | Interrupt output LOW: interrupt is asserted (active) HIGH: interrupt is not asserted                                                  |  |  |  |  |  |  |
| K/P   | B2     | Output          | Indicates state of headset key for a 4-pole jack when a key is being pressed HIGH: Key is being pressed LOW: Key is not being pressed |  |  |  |  |  |  |
| GND   | C1, C2 | Power           | Device ground                                                                                                                         |  |  |  |  |  |  |

#### **Application Information**

#### **Moisture Detection**

Moisture in the audio jack can cause the phone to incorrectly route audio signals to the audio jack rather than the phone speaker or microphone. Users perceive this as a dropped call or muted phone. The FSA8069 protects against this type of false plug insertion notification and asserts a Moisture Change interrupt in Interrupt1 (0x04h) Register.



Figure 4. Moisture Impedance Detection

#### **Music Mode**

When a 4-pole headset is inserted into the audio jack and a music/listening application is used, the MIC bias is normally enabled for headset button press detection (i.e. mute, volume change, etc.). This consumes power due to a constant path from the MIC bias resistor and microphone in the headset to GND. Fairchild has developed a Music Mode to enable the MIC switch periodically to monitor for a pressed button. This results in a power savings for battery-sensitive devices, such as cell phones or MP3 players. The FSA8069 enters Music Mode when the Music Mode Enable bit in CONTROL(02h) is set and a plug is inserted,. Music Mode reduces MIC bias current by approximately 90% with the default Music Mode timing (0Bh) register value.



Figure 5. MIC Bias Leakage Path

#### **Headset Impedance Detection Range**

FSA8069 detects jack insertion and removal by monitoring impedance on the J\_DET pin. The accessory types is updated in the Status (03H) register.

Table 1. Impedance Detection Range

| Accessory Type       | Impedance<br>Step | Target Range<br>[Ω] |
|----------------------|-------------------|---------------------|
| Headset #1           | Step 0            | 0 to 24             |
| Headset #2           | Step 1            | 24 to 42            |
| Headset #3           | Step 2            | 42 to 100           |
| Headset #4           | Step 3            | 100 to 200          |
| Headset #5           | Step 4            | 200 to 450          |
| Headset #6           | Step 5            | 450 to 1,000        |
| Line_In/Out (CarKit) | Step 6            | 1000 to 15,000      |

#### **LDO Operation**

The integrated microphone bias LDO is set to 2.8 V. The LDO can be used to bias a microphone accessory and is enabled / disabled by the  $\rm I^2C$  register bit LDO ENABLE in the COLTROL register(02h)). This LDO requires a 0.22  $\mu F$  to 1  $\mu F$  coupling capacitor on the output. The coupling capacitor should be placed close to the LDO pin.

#### **Headset Key-Press Operation**

The headset key-press comparator threshold is a function of the MIC bias voltage, MIC bias resistor, and the MIC impedance. All of these variables must be considered when calculating the key-press resistor value. Figure 6 is an example of how to calculate the key-press resistor value.



Figure 6. Example Key-Press Resistor Calculations and Values

## Recommended LDO Bias Circuit and MIC Switch PCB Layout

PCB layout can degrade the audio quality and be a contributory factor in audible noise coupling issues, high-frequency noise (ESD/ EMI) issues, and signal losses. To avoid unexpected noise issues and to achieve stable regulator output, all external components should be placed as close to the FSA8069 as possible.

FSA8069 MICBIAS\_2.8V LDO 2.8V, 5mA R1 R2 MIC J MIC Codec MICIN

Figure 7. MIC Bias and MIC Switch Circuit



Decrease the spacing between the traces for MIC and ground signals between the audio jack to increase the inductive coupling of these signals. In effect, this creates a low-frequency band-pass filter that shunts ESD energy to ground before it reaches internal components. Where feasible, lay the MIC trace as a shielded stripline; as shown in Figure 9.



Figure 9. MIC PCB Trace as Shield Strip Line



Figure 8. **Recommended PCB Layout Placement** 

#### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Param                                      | Min.                                                  | Max. | Unit                 |      |
|------------------|--------------------------------------------|-------------------------------------------------------|------|----------------------|------|
| $V_{DD}, V_{IO}$ | Supply Voltage from Battery                |                                                       | -0.5 | 6.0                  | V    |
| V <sub>SW</sub>  | Switch I/O Voltage (MIC, J_MIC)            |                                                       | -0.5 | V <sub>DD</sub> +0.5 | V    |
| $V_{JD}$         | Input Voltage for J_DET Input              |                                                       | -1.5 | V <sub>DD</sub> +0.5 | V    |
| I <sub>IK</sub>  | Input Clamp Diode Current                  |                                                       | -50  |                      | mA   |
| I <sub>SW</sub>  | Switch I/O Current                         |                                                       |      | 50                   | mA   |
| T <sub>STG</sub> | Storage Temperature Range                  | -65                                                   | +150 | °C                   |      |
| TJ               | Maximum Junction Temperature               | 100                                                   |      | +150                 | °C   |
| TL               | Lead Temperature (Soldering, 10 Se         | conds)                                                |      | +260                 | °C   |
|                  | IFC C1000 4 0 Cyreters FCD                 | Air Gap                                               | 15   |                      |      |
|                  | IEC 61000-4-2 System ESD                   | Contact                                               | 8    |                      |      |
| ESD              | Human Body Model,                          | J_DET, J_MIC, V <sub>DD</sub> , V <sub>IO</sub> , GND | 8    |                      | kV   |
| LOD              | ANSI/ESDA/JEDEC JS-001-2012                | All Other Pins                                        | 2    |                      | 1. V |
|                  | Charged Device Model,<br>JEDEC JESD22-C101 | All Pins                                              | 1    |                      |      |

### **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol                  | Parameter                                                           | Min. | Max.     | Unit |
|-------------------------|---------------------------------------------------------------------|------|----------|------|
| $V_{DD}$                | Battery Supply Voltage                                              | 3.0  | 4.5      | V    |
| $V_{IO}$                | Parallel I/O Supply Voltage                                         | 1.6  | $V_{DD}$ | V    |
| $V_{SW}$                | Switch Input Voltage (J_MIC, MIC)                                   | 0    | 3.0      | V    |
| T <sub>A</sub>          | Operating Temperature                                               | -40  | +85      | ºC   |
| J_DET <sub>AudioV</sub> | Audio Voltage Range on J_DET Pin                                    | -1.4 | +1.4     | V    |
| C <sub>OUT</sub>        | LDO Output Capacitance                                              | 220  | 7        | nF   |
| R <sub>J_DET</sub>      | Resistance on Audio Accessory Left Channel to Generate Valid Attach | /    | 15.75    | kΩ   |

#### **DC Electrical Characteristics**

All typical values are at T<sub>A</sub>=25°C,  $C_{IN\_VDD}$ =1.0  $\mu$ F,  $C_{IN\_VIO}$ =0.1  $\mu$ F, and  $C_{OUT\_LDO}$ =0.22  $\mu$ F unless otherwise specified.

| Oursk al                                      | Davamadav                                                                           | V 00                | O a madiki a ma                                                                                 | T <sub>A</sub> = -    | 40 to | +85°C                 | Unit |
|-----------------------------------------------|-------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------|-----------------------|-------|-----------------------|------|
| Symbol                                        | Parameter                                                                           | V <sub>DD</sub> (V) | Conditions                                                                                      | Min.                  | Тур.  | Max.                  |      |
| MIC Switch                                    |                                                                                     |                     |                                                                                                 |                       |       |                       |      |
| R <sub>ON</sub>                               | MIC Switch On Resistance                                                            | 3.8                 | I <sub>OUT</sub> =30 mA,<br>V <sub>IN</sub> =2.2 V                                              |                       | 0.50  |                       | Ω    |
| $R_{\text{FLAT(ON)}}$                         | R <sub>FLAT(ON)</sub> On Resistance Flatness                                        |                     | $I_{OUT}$ =30 mA, $V_{IN}$ =1.6 V to $V_{DD}$                                                   |                       | 0.30  | 1.50                  |      |
| I <sub>OFF</sub>                              | Power-Off Leakage Current<br>Through Switch                                         | 0                   | MIC, J_MIC Ports<br>V <sub>A</sub> =4.3 V                                                       |                       |       | 3                     | μΑ   |
| I <sub>ON</sub>                               | Input Leakage Current MIC,<br>J_MIC switch ON                                       | 3.0 to 4.5          | Inputs V <sub>MIC</sub> ,<br>V <sub>JMIC</sub> =3.0 V, Other<br>Side of Switch<br>Port Floating |                       |       | 1                     | μΑ   |
| l <sub>oz</sub>                               | Off Leakage Current                                                                 | 4.5                 | MIC and J_MIC<br>Port V <sub>IN</sub> =3.0 V                                                    |                       |       | 1                     | μА   |
| Key Press                                     | 7                                                                                   | •                   |                                                                                                 |                       |       |                       | •    |
| $V_{COMP}$                                    | Comparator Threshold for Key<br>Detection                                           | 3.0 to 4.5          | Detection<br>Threshold (0Fh)<br>[3:0]=1001<br>(790 mV)                                          |                       | 0.79  |                       | ٧    |
| J_DET                                         |                                                                                     | •                   |                                                                                                 | •                     |       | •                     |      |
| J_DET <sub>Tolerance</sub>                    | Tolerance between Impedance Detection Steps (see Table 1)                           | 3.0 to 4.5          | Impedance<br>Detection Mode                                                                     |                       | 5%    |                       |      |
| Parallel I/O (                                | KP, INTB)                                                                           |                     | 7                                                                                               | •                     |       | •                     |      |
| V <sub>OH</sub>                               | Output High Voltage                                                                 |                     | Ι <sub>ΟΗ</sub> =-100 μΑ                                                                        | 0.8 × V <sub>IO</sub> |       |                       | V    |
| V <sub>OL</sub>                               | Output Low Voltage                                                                  |                     | I <sub>OL</sub> =+100 μA                                                                        | A                     |       | 0.2 × V <sub>IO</sub> | V    |
| I <sup>2</sup> C Controlle                    | er DC Characteristics Fast Mode (4                                                  | 400 kHz)            |                                                                                                 |                       | •     |                       |      |
| $V_{IL}$                                      | Low-Level Input Voltage                                                             |                     |                                                                                                 |                       |       | 0.3 × V <sub>IO</sub> | V    |
| $V_{IH}$                                      | High-Level Input Voltage                                                            |                     |                                                                                                 | $0.7 \times V_{IO}$   |       |                       | ٧    |
| V <sub>OL1</sub>                              | Low-Level Output Voltage at 3 mA                                                    | Sink                | V <sub>IO</sub> >2 V                                                                            | 0                     |       | 0.4                   | V    |
| V OL1                                         | Current (Open-Drain)                                                                |                     | V <sub>IO</sub> <2 V                                                                            |                       |       | 0.2 × V <sub>IO</sub> | V    |
| li2C                                          | Input Current of I2C_SDA and I2C Input Voltage 0.26 V to 2.34 V                     | S_SCL Pins,         |                                                                                                 | -10                   |       | +10                   | μΑ   |
| Current                                       |                                                                                     |                     |                                                                                                 |                       |       |                       |      |
| I <sub>DD-SLNA</sub>                          | Battery Supply Sleep Mode<br>Current with No Accessory<br>Attached and LDO Disabled | 3.0 to 4.5          | Static Current<br>during Sleep<br>Mode                                                          |                       | 1.5   |                       | μА   |
| I <sub>DD-SLWA</sub>                          | Battery Supply Sleep Mode<br>Current with Accessory Attached                        | 3.0 to 4.5          | Active Current                                                                                  |                       | 30    |                       | μΑ   |
| I <sub>DD_LDO</sub> LDO Quiescent Current 3.0 |                                                                                     | 3.0 to 4.5          | I <sub>LOAD</sub> =0 mA,<br>C <sub>OUT</sub> =0 pF,<br>LDO Enabled                              |                       | 100   |                       | μА   |
| LDO                                           |                                                                                     |                     |                                                                                                 |                       |       |                       |      |
| $V_{OUT}$                                     | Output Voltage (Output=2.8 V)                                                       | 3.0 to 4.5          | I <sub>LOAD</sub> =1 mA                                                                         | 2.77                  | 2.80  | 2.83                  | V    |
| I <sub>OUT</sub>                              | Maximum Output Current                                                              | 3.0 to 4.5          |                                                                                                 | 5                     |       |                       | mA   |

#### **AC Electrical Characteristics**

All typical values are for V<sub>CC</sub>=3.3 V at T<sub>A</sub>=25°C, C<sub>IN\_VDD</sub>=1.0  $\mu$ F, C<sub>IN\_VIO</sub>=0.1  $\mu$ F, and C<sub>OUT\_LDO</sub>=0.22  $\mu$ F unless otherwise specified. Not production tested.

| Symbol                   | Parameter                                                                           | V <sub>DD</sub> (V) | Conditions                                                                         | Typical          | Unit |
|--------------------------|-------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------|------------------|------|
| MIC Switch               |                                                                                     |                     |                                                                                    |                  |      |
| THD                      | Total Harmonic Distortion                                                           | 3.0                 | $R_T$ =600 $\Omega$ , f=20 Hz to 20 kHz, $V_{IN}$ =2.0 V +0.5 $V_{pp}$ Sine        | 0.01             | %    |
| OIRR                     | Off Isolation                                                                       | 3.0                 | f=20 kHz, $R_S$ =600 $\Omega$ , $C_L$ =0 pF, $R_T$ =600 $\Omega$                   | -85              | dB   |
| PSRRsw                   | Power Supply Rejection Ratio (at 217 Hz)                                            | 4.0                 | Power Supply Noise 300 mV <sub>PP</sub> , 87.5% Duty Cycle,                        | -80              | dB   |
| Timing Cha               | racteristics                                                                        |                     |                                                                                    |                  |      |
| tpoll                    | ON Time of MIC Switch for<br>Sensing SEND / END Key Press<br>Oscillator Stable Time | 3.0 to 4.5          | I <sup>2</sup> C Register Adjustable (t <sub>POLL</sub> [3:0])                     | 15<br>(Default)  | ms   |
| t <sub>WAIT</sub>        | Period of MIC Switching for<br>Sensing SEND / END Key Press                         | 3.0 to 4.5          | I <sup>2</sup> C Register Adjustable (t <sub>WAIT</sub> [3:0])                     | 150<br>(Default) | ms   |
| t <sub>DET_IN</sub>      | Debounce Time after J_DET Changes State from HIGH to LOW                            | 3.0 to 4.5          | I <sup>2</sup> C Register Adjustable (t <sub>DET_IN</sub> [3:0])                   | 25<br>(Default)  | ms   |
| t <sub>MIC_SW_OPEN</sub> | Time of MIC Switch Open after<br>J_DET Changes State from LOW<br>to HIGH            | 3.0 to 4.5          |                                                                                    | 30               | μs   |
| tквк                     | Debounce Time for Sensing<br>SEND / END Key Press / Release                         | 3.0 to 4.5          | I <sup>2</sup> C Register Adjustable (tквк[3:0])                                   | 30<br>(Default)  | ms   |
| t <sub>DET_REM</sub>     | Debounce Time from Changing J_DET State from LOW to HIGH to Detect Jack Removal     | 3.0 to 4.5          | I <sup>2</sup> C Register Adjustable (tDET_REM[3:0])                               | 1<br>(Default)   | ms   |
| textra                   | Additional Time to Keep Switch<br>Closed in Music Mode after Key<br>Release         | 3.0 to 4.5          |                                                                                    | 600              | ms   |
| t <sub>REG_DFT</sub>     | Time to Set Registers to Defaults from Falling and Rising V <sub>IO</sub>           | 3.0 to 4.5          | /                                                                                  | 1                | ms   |
| LDO                      |                                                                                     |                     |                                                                                    |                  |      |
| PSRR <sub>LDO</sub>      | Power Supply Rejection Ratio (at 217 Hz)                                            | 4.5                 | Power Supply Noise 300 mV <sub>PP</sub> , 87.5% Duty Cycle, C <sub>OUT</sub> =1 μF | -80              | dB   |

# I<sup>2</sup>C Specifications

| Cymphal             | Devementer                                                        | Fast Mode            |      |      |  |  |
|---------------------|-------------------------------------------------------------------|----------------------|------|------|--|--|
| Symbol              | Parameter                                                         | Min.                 | Max. | Unit |  |  |
| f <sub>SCL</sub>    | I2C_SCL Clock Frequency                                           | 0                    | 400  | kHz  |  |  |
| t <sub>HD;STA</sub> | Hold Time (Repeated) START Condition                              | 0.6                  |      | μs   |  |  |
| t <sub>LOW</sub>    | Low Period of I2C_SCL Clock                                       | 1.3                  |      | μs   |  |  |
| t <sub>HIGH</sub>   | High Period of I2C_SCL Clock                                      | 0.6                  |      | μs   |  |  |
| t <sub>SU;STA</sub> | Set-up Time for Repeated START Condition                          | 0.6                  |      | μs   |  |  |
| t <sub>HD;DAT</sub> | Data Hold Time                                                    | 0                    | 0.9  | μs   |  |  |
| t <sub>SU;DAT</sub> | Data Set-up Time <sup>(6)</sup>                                   | 100                  |      | ns   |  |  |
| t <sub>r</sub>      | Rise Time of I2C_SDA and I2C_SCL Signals <sup>(6)</sup>           | 20+0.1C <sub>b</sub> | 300  | ns   |  |  |
| t <sub>f</sub>      | Fall Time of I2C_SDA and I2C_SCL Signals <sup>(6)</sup>           | 20+0.1C <sub>b</sub> | 300  | ns   |  |  |
| t <sub>SU;STO</sub> | Set-up Time for STOP Condition                                    | 0.6                  |      | μs   |  |  |
| t <sub>BUF</sub>    | Bus-Free Time between STOP and START Conditions                   | 1.3                  |      | μs   |  |  |
| t <sub>SP</sub>     | Pulse Width of Spikes that Must Be Suppressed by the Input Filter | 0                    | 50   | ns   |  |  |

#### Notes:

- 6. A Fast-Mode I<sup>2</sup>C-Bus® device can be used in a Standard-Mode I<sup>2</sup>C-Bus system, but the requirement  $t_{SU;DAT} \ge 250$  ns must be met. This is automatically the case if the device does not stretch the LOW period of the I2C\_SCL signal. If a device does stretch the LOW period of the I2C\_SCL signal, it must output the next data bit to the I2C\_SDA line  $t_{r_{max}} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard Mode I<sup>2</sup>C-Bus specification) before the I2C\_SCL line is released.
- 7. C<sub>b</sub> equals the total capacitance of one bus line in pF. If mixed with high-speed devices, faster fall times are allowed according to the I<sup>2</sup>C specification.



Figure 10. Definition of Timing for Full-Speed Mode Devices on the I2C Bus

#### Table 2. I<sup>2</sup>C Slave Address

| Name          | Size (Bits) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0      |
|---------------|-------------|-------|-------|-------|-------|-------|-------|-------|------------|
| Slave Address | 8           | 0     | 1     | 0     | 0     | 0     | 1     | 1     | Read/Write |

# **Register Map**

| Addr. | Register                | Туре | Reset<br>Values | Bit 7                                       | Bit 6         | Bit 5                       | Bit 4     | Bit 3                                         | Bit 2                                                                   | Bit 1                                                                                                                                 | Bit 0                  |
|-------|-------------------------|------|-----------------|---------------------------------------------|---------------|-----------------------------|-----------|-----------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| 01H   | Device ID               | R    | 0000XXXX        |                                             | Vers          | ion ID                      |           | Reserved*                                     |                                                                         |                                                                                                                                       |                        |
| 02H   | Control                 | R/W  | XXXX0010        | Reserved                                    | Reserved      | Reserved                    | Reserved  | LDO Enable                                    | Key Detection<br>Enable                                                 | Reserved for<br>Future<br>Applications                                                                                                | Music Mode<br>Enable   |
| 03H   | Status                  | R    | XXXX0000        | Reserved                                    | Reserved      | Reserved                    | Reserved  | Impedance<br>Attached<br>Status               | 001: Impeda<br>010: Impeda<br>011: Impeda<br>100: Impeda<br>101: Impeda | nce Type 0 (16 Ω<br>nce Type 1 (32 Ω<br>nce Type 2 (64 Ω<br>nce Type 3 (150<br>nce Type 4 (300<br>nce Type 5 (600<br>nce Type 6 (2 kΩ | Ω)<br>Ω)<br>Ω)<br>Ω)   |
| 04H   | Interrupt 1             | R/C  | XXXXX000        | Reserved                                    | Reserved      | Reserved                    | Reserved  | Reserved                                      | Moisture<br>Change                                                      | Plug removal                                                                                                                          | Plug insertion         |
| 05H   | Interrupt 2             | R/C  | XX000000        | Reserved                                    | Reserved      | Reserved                    | Reserved  | Key Release                                   | Reserved                                                                | Reserved                                                                                                                              | Key Press              |
| 07H   | Interrupt Mask 1        | R/W  | XXXXX000        | Reserved                                    | Reserved      | Reserved*                   | Reserved* | Reserved*                                     | Moisture<br>Change Mask                                                 | Plug Removal<br>Mask                                                                                                                  | Plug Insertion<br>Mask |
| 08H   | Interrupt Mask 2        | R/W  | XX000000        | Reserved                                    | Reserved      | Reserved                    | Reserved  | Key Release<br>Mask                           | Reserved                                                                | Reserved                                                                                                                              | Key Press<br>Mask      |
| 0AH   | J_DET Timing            | R/W  | 00001001        |                                             | Insert        | (t <sub>DET-IN</sub> )      |           |                                               | Removal                                                                 | (t <sub>DET_REM</sub> )                                                                                                               |                        |
| 0BH   | Music Mode<br>Timing    | R/W  | 00101000        | ŀ                                           | Key-Press Pol | ling Time (t <sub>POL</sub> | L)        | Key-Press Waiting Time (t <sub>WAIT</sub> )   |                                                                         |                                                                                                                                       |                        |
| 0CH   | Key Debounce<br>Timing  | R/W  | XXXX0101        | Reserved                                    | Reserved      | Reserved                    | Reserved  | Key-Press Debounce Timing (t <sub>KBK</sub> ) |                                                                         |                                                                                                                                       |                        |
| 0EH   | Reserved                | R/W  | XXXX1000        | Reserved                                    | Reserved      | Reserved                    | Reserved  | Reserved                                      | Reserved                                                                | Reserved                                                                                                                              | Reserved               |
| 0FH   | Detection<br>Thresholds | R/W  | 10011000        | 000 Key Threshold [3:0] Reserved Reserved F |               | Reserved                    | Reserved  |                                               |                                                                         |                                                                                                                                       |                        |
| 10H   | Reset                   | R/W  | XXXXXXX0        | Reserved                                    | Reserved      | Reserved                    | Reserved  | Reserved                                      | Reserved                                                                | Reserved                                                                                                                              | Reset                  |

#### Notes:

- 8. Do not use registers that are blank and reserved.
  9. Write "0" to undefined register bits.
  10. Values read from undefined register bits are not defined and are invalid.

# **Register Definition**

Table 3. Address: 01H Type: Read

|       | DEVICE ID  |      | Default                                         | xxxx0000  |  |
|-------|------------|------|-------------------------------------------------|-----------|--|
| Bit # | Name       | Size | Function                                        |           |  |
| 3:0   | Reserved   | 4    | D                                               | o Not Use |  |
| 7:4   | Version ID | 4    | <b>0000 = Version 0.0</b><br>0001 = Version 0.1 |           |  |

Table 4. Address: 02H Type: Read/Write

|       | CONTROL              |      | Default                                                                                                       | xxxx0010                                         |
|-------|----------------------|------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Bit # | Name                 | Size | 1                                                                                                             | Function                                         |
| 0     | Music Mode Enable    | 1    | 0: Music Mode disabled<br>(MIC switch keep closed of<br>1: Music Mode enabled<br>(MIC switch repeats open all | or opened) nd close if plug inserted completely) |
| 1     | Reserved             | 1    |                                                                                                               | o Not Use<br>re applications, default = 1        |
| 2     | Key Detection Enable | 1    | 0: Key detection disabled 1: Key detection enabled                                                            | (Default)                                        |
| 3     | LDO Enable           | 1    | 0: LDO disabled (Default) 1: LDO enabled                                                                      |                                                  |
| 7:4   | Reserved             | 4    |                                                                                                               | o Not Use                                        |

Table 5. Address: 03H Type: Read

| STATUS          |                                 |       | Default                                                                                                                                                                                                                                                                                                                                                          | xxxx0000 |
|-----------------|---------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Bit # Name Size |                                 | Funct | tion                                                                                                                                                                                                                                                                                                                                                             |          |
| 2:0             | Impedance Status                | 3     | Only valid at Impedance Accessory Attached bit set <b>000:</b> Impedance Type 0 (16 $\Omega$ ) (Default) 001: Impedance Type 1 (32 $\Omega$ ) 010: Impedance Type 2 (64 $\Omega$ ) 011: Impedance Type 3 (150 $\Omega$ ) 100: Impedance Type 4 (300 $\Omega$ ) 101: Impedance Type 5 (600 $\Omega$ ) 110: Impedance Type 6 (2k $\Omega$ ) 111: Moisture detected |          |
| 3               | Impedance<br>Accessory Attached | 1     | O: Accessory not attached (Default)     1: Accessory attached and Impedance Status[2:0] valid                                                                                                                                                                                                                                                                    |          |
| 7:4             | Reserved                        | 4     | Do Not Use                                                                                                                                                                                                                                                                                                                                                       |          |

Table 6. Address: 04H Type: Read/Clear

| INTERRUPT 1 |                 |      | Default                                                              | xx000000      |
|-------------|-----------------|------|----------------------------------------------------------------------|---------------|
| Bit #       | Name            | Size | Function                                                             |               |
| 0           | Plug Insertion  | 1    | 0: Plug Insertion not detected 1: Plug Insertion detected            | ted (Default) |
| 1           | Plug Removal    | 1    | Plug removal not detected (Default)     Plug removal detected        |               |
| 2           | Moisture Change | 1    | O: Moisture status not changed (Default)     Hoisture status changed |               |
| 7:4         | Reserved        | 4    | D                                                                    | o Not Use     |

Table 7. Address: 05H Type: Read/Clear

| INTERRUPT 2 |             | Default | xxxx0xx0                                      |           |
|-------------|-------------|---------|-----------------------------------------------|-----------|
| Bit #       | Name        | Size    | Function                                      |           |
| 0           | Key Press   | 1       | 0: Key not pressed (Defaul<br>1: Key pressed  | (t)       |
| 2:1         | Reserved    | 2       | Do Not Use                                    |           |
| 3           | Key Release | 1       | 0: Key not released (Default) 1: Key released |           |
| 7:4         | Reserved    | 4       | D                                             | o Not Use |

Table 8. Address: 07H Type: Read/Write

|       | ITERRUPT MASK1       |      | Default                                                                           | xxxxx000 |
|-------|----------------------|------|-----------------------------------------------------------------------------------|----------|
| Bit # | Name                 | Size | Function                                                                          |          |
| 0     | Plug Insertion Mask  | 1    | O: Plug insert detection not masked (Default)     1: Plug insert detection masked |          |
| 1     | Plug Removal Mask    | 1    | 0: Plug removal detection not masked (Default) 1: Plug removal detect masked      |          |
| 2     | Moisture Change Mask | 1    | 0: Moisture change not masked (Default) 1: Moisture change masked                 |          |
| 7:3   | Reserved             | 5    | Do Not Use                                                                        |          |

Table 9. Address: 08H Type: Read/Write

| INTERRUPT MASK 2 |                  | Default | 0xxxxxx                                                   |        |
|------------------|------------------|---------|-----------------------------------------------------------|--------|
| Bit #            | Name             | Size    | Function                                                  |        |
| 0                | Key Press Mask   | 1       | 0: Key press not masked (Def<br>1: Key press masked       | fault) |
| 2:1              | Reserved         | 2       | Do Not Use                                                |        |
| 3                | Key Release Mask | 1       | 0: Key release not masked (Default) 1: Key release masked |        |
| 7:4              | Reserved         | 4       | Do Not Use                                                |        |

Table 10. Address: 0AH Type: Read/Write

|       | J_DET TIMING                                           |      | Default                                                                                                                                                                                                                   | 00001001 |
|-------|--------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Bit # | Name                                                   | Size | Function                                                                                                                                                                                                                  |          |
| 3:0   | tdet_Rem[3:0] Plug Removal Debounce Timing             | 4    | 0000: 100 μs 0001: 200 μs 0010: 300 μs 0011: 400 μs 0100: 500 μs 0110: 700 μs 0111: 800 μs 1000: 900 μs 1001: 1200 μs 1101: 1400 μs 1101: 1400 μs 1111: 1400 μs                                                           |          |
| 7:4   | t <sub>DET_IN</sub> [3:0] Plug Insertion Debounce Time | 4    | 0000: 25 ms<br>0001: 50 ms<br>0010: 75 ms<br>0011: 100 ms<br>0100: 125 ms<br>0101: 150 ms<br>0110: 175 ms<br>0111: 200 ms<br>1000: 225 ms<br>1001: 250 ms<br>1011: 300 ms<br>1101: 350 ms<br>1101: 350 ms<br>1111: 400 ms |          |

Table 11. Address: 0BH Type: Read/Write

| MUSIC MODE TIMING |                                                  |      | Default                                                                                                                                                                        | 00101000 |
|-------------------|--------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Bit #             | Name                                             | Size | Fun                                                                                                                                                                            | ction    |
| 3:0               | twart[3:0]  Key Press Waiting Time in Music Mode | 4    | 0000: 5 ms<br>0001: 10 ms<br>0010: 15 ms<br>0011: 20 ms<br>0100: 25 ms<br>0101: 30 ms<br>0110: 50 ms<br>0111: 100 ms<br>1000: 150 ms (Default)<br>1001: 200 ms<br>1010: 250 ms |          |

|       | MUSIC MODE TIMING                                             |      | Default                                                                                                                                                                                                                                 | 00101000 |
|-------|---------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Bit # | Name                                                          | Size |                                                                                                                                                                                                                                         | Function |
|       |                                                               |      | 1011: 300 ms<br>1100: 350 ms<br>1101: 400 ms<br>1110: 450 ms<br>1111: 500 ms                                                                                                                                                            |          |
| 7:4   | t <sub>POLL</sub> [3:0]  Key Press Polling Time in Music Mode | 4    | 0000: 5 ms<br>0001: 10 ms<br>0010: 15 ms (Default)<br>0011: 20 ms<br>0100: 25 ms<br>0101: 30 ms<br>0110: 35 ms<br>0111: 40 ms<br>1000: 45 ms<br>1001: 50 ms<br>1010: 60 ms<br>1011: 70 ms<br>1100: 80 ms<br>1110: 90 ms<br>1111: 150 ms |          |

Table 12. Address: 0CH Type: Read/Write

|       |                                               |      | . ypor moda, mino                                                                                                                                                                                        |            |          |
|-------|-----------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|
|       | MIC DEBOUNCE TIME                             |      | Default                                                                                                                                                                                                  |            | xxxx0101 |
| Bit # | Name                                          | Size |                                                                                                                                                                                                          | Function   |          |
| 3:0   | tквк[3:0]  Key Press/ Release Debounce Timing | 4    | 0000: 5 ms 0001: 10 ms 0010: 15 ms 0011: 20 ms 0100: 25 ms 0101: 30 ms (Default) 0110: 35 ms 0111: 40 ms 1000: 45 ms 1001: 50 ms 1010: 55 ms 1011: 60 ms 1100: 65 ms 1101: 70 ms 1110: 75 ms 1111: 80 ms |            | R        |
| 7:4   | Reserved                                      | 5    |                                                                                                                                                                                                          | Do Not Use |          |

Table 13. Address: 0FH

#### Type: Read/Write

|       | DETECTION THRESHOLD               |      | Default                                                                                                                                                                                                                                                | 1001xxxx   |
|-------|-----------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Bit # | Name                              | Size |                                                                                                                                                                                                                                                        | Function   |
| 3:0   | Reserved                          | 4    |                                                                                                                                                                                                                                                        | Do Not Use |
| 7:4   | <b>Key [3:0]</b><br>Key Threshold | 4    | 0000: 660 mV<br>0001: 680 mV<br>0010: 700 mV<br>0011: 710 mV<br>0100: 730 mV<br>0101: 750 mV<br>0110: 760 mV<br>0111: 770 mV<br>1000: 780 mV<br>1001: 790 mV (Default)<br>1010: 800 mV<br>1100: 830 mV<br>1110: 850 mV<br>1111: 870 mV<br>1111: 890 mV |            |

#### Table 14. Address: 10H

| Type: | Read/ | Write |
|-------|-------|-------|
|       |       |       |

| RESET |                                                              | Default | xxxxxxx0                                    |                                            |
|-------|--------------------------------------------------------------|---------|---------------------------------------------|--------------------------------------------|
| Bit # | Name                                                         | Size    | F                                           | unction                                    |
| 0     | Reset  After reset, this bit is automatically cleared to '0' | 4       | 0: No Change<br>1: Reset Device – Reset all | <sup>2</sup> C register to default values. |
| 7:1   | Reserved                                                     | 7       | D                                           | o Not Use                                  |

# **Package Specific Dimensions**

| D E      |          | X         | Υ         |  |
|----------|----------|-----------|-----------|--|
| 1.615 mm | 1.415 mm | 0.3075 mm | 0.2075 mm |  |

|     | REVISIONS                |         |                   |  |  |  |
|-----|--------------------------|---------|-------------------|--|--|--|
| REV | DESCRIPTION              | DATE    | APP'D / SITE      |  |  |  |
| 1   | Initial drawing release. | 8-19-09 | L. England / FSME |  |  |  |





# RECOMMENDED LAND PATTERN (NSMD PAD TYPE)





#### SIDE VIEWS



**BOTTOM VIEW** 

#### NOTES:

- A. NO JEDEC REGISTRATION APPLIES.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
- D. DATUM C IS DEFINED BY THE SPHERICAL CROWNS OF THE BALLS.
- E. PACKAGE NOMINAL HEIGHT IS 586 MICRONS ±39 MICRONS (547-625 MICRONS).

F. FOR DIMENSIONS D, E, X, AND Y SEE PRODUCT DATASHEET.

G. DRAWING FILENAME: MKT-UC012ACrev1.

| APPROVALS               | DATE    | FAIR                                               |      |                |         |     |  |
|-------------------------|---------|----------------------------------------------------|------|----------------|---------|-----|--|
| L. England              | 8-19-09 | SEMICO                                             |      |                |         |     |  |
| DFTG. CHK.<br>S. Martin | 8-19-09 | 40DALL W/ 00D 0V/ ADDAV                            |      |                |         |     |  |
| ENGR. CHK.              |         | 12BALL WLCSP, 3X4 ARRAY<br>0.4MM PITCH, 250UM BALL |      |                |         |     |  |
|                         |         | U.4WIW FITCH, 2500W BALL                           |      |                |         |     |  |
| PROJECTION INCH [MM]    |         | SCALE                                              | SIZE | DRAWING NUMBER |         | REV |  |
|                         |         | N/A                                                | N/A  | MKT-U          | JC012AC | 1   |  |
|                         |         | DO NOT SCALE DRAWING                               |      | SHEET 1 of 1   |         |     |  |

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and h

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Phone: 421 33 790 2910

Japan Customer Focus Center

Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative