

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









August 1999 Revised April 2000

# **FSTU3257**

# **Quad 2:1 Multiplexer/Demultiplexer Bus Switch** with -2V Undershoot Protection

# **General Description**

The Fairchild Switch FSTU3257 is a quad 2:1 high-speed CMOS TTL-compatible multiplexer/demultiplexer bus switch. The low on resistance of the switch allows inputs to be connected to outputs without adding propagation delay or generating additional ground bounce noise.

When  $\overline{\text{OE}}$  is LOW, the select pin connects the A Port to the selected B Port output. The A and B Ports are "undershoot hardened" with UHC™ protection to support an extended range of 2.0V below ground. Fairchild's integrated Undershoot Hardened Circuit UHC senses undershoot at the I/O and responds by preventing voltage differentials from developing and turning on the switch. When  $\overline{\text{OE}}$  is HIGH, the switch is OPEN and a high-impedance state exists between the two ports.

### **Features**

- Undershoot hardened to -2V (A and B Ports)
- Soft enable turn-on to minimize bus to bus charge sharing during enable
- $\blacksquare$  4 $\Omega$  switch connection between two ports.
- Minimal propagation delay through the switch.
- Low I<sub>CC</sub>.
- Zero bounce in flow-through mode.
- Control inputs compatible with TTL level.
- See Applications Note AN-5008 for details

# **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| FSTU3257M    | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| FSTU3257QSC  | MQA16          | 16-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150 Wide       |
| FSTU3257MTC  | MTC16          | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

UHC™ is a trademark of Fairchild Semiconductor Corporation.

# FSTU3257

# Logic Diagram

# **Connection Diagram**



# **Pin Descriptions**

| Pin Name                       | Description       |
|--------------------------------|-------------------|
| ŌĒ                             | Bus Switch Enable |
| S                              | Select Input      |
| A                              | Bus A             |
| B <sub>1</sub> -B <sub>2</sub> | Bus B             |

# **Truth Table**

| S | OE | Function   |
|---|----|------------|
| Х | Н  | Disconnect |
| L | L  | $A = B_1$  |
| Н | L  | $A = B_2$  |

## **Absolute Maximum Ratings**(Note 1)

 $\begin{tabular}{lll} Supply Voltage (V_{CC}) & -0.5V to +7.0V \\ DC Switch Voltage (V_S) (Note 2) & -2.0V to +7.0V \\ \end{tabular}$ 

DC Input Control Pin Voltage (V<sub>IN</sub>)(Note 3)  $-0.5V \text{ to } +7.0V \quad \text{Input Voltage (V_{IN})}$  DC Input Diode Current (I<sub>IK</sub>)  $V_{IN}$ <0V  $-50\text{mA} \quad \text{Output Voltage (V_{OUT})}$ 

DC Output (I<sub>OUT</sub>) 128mA

DC V<sub>CC</sub>/GND Current (I<sub>CC</sub>/I<sub>GND</sub>) +/- 100mA Storage Temperature Range (T<sub>STG</sub>) -65°C to +150 °C

# Recommended Operating Conditions (Note 4)

Power Supply Operating (V<sub>CC</sub>) 4.0V to 5.5V

Input Voltage (V<sub>IN</sub>) 0V to 5.5V
Output Voltage (V<sub>OUT</sub>) 0V to 5.5V

128mA Input Rise and Fall Time (t<sub>r</sub>, t<sub>f</sub>)

Switch Control Input 0nS/V to 5nS/V Switch I/O 0nS/V to DC

Free Air Operating Temperature ( $T_A$ )  $-40~^{\circ}C$  to  $+85~^{\circ}C$ 

Note 1: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum rating. The Recommended Operating Conditions tables will define the conditions for actual device operation.

Note 2:  $V_S$  is the voltage observed/applied at either the A or B Ports across the switch.

**Note 3:** The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed.

Note 4: Unused control inputs must be held HIGH or LOW. They may not float

## **DC Electrical Characteristics**

|                  |                                       | V <sub>CC</sub> | T <sub>A</sub> = | -40 °C to +     | 85 °C |       |                                                                |
|------------------|---------------------------------------|-----------------|------------------|-----------------|-------|-------|----------------------------------------------------------------|
| Symbol           | Parameter                             | (V)             | Min              | Typ<br>(Note 5) | Max   | Units | Conditions                                                     |
| V <sub>IK</sub>  | Clamp Diode Voltage                   | 4.5             |                  |                 | -1.2  | V     | $I_{IN} = -18mA$                                               |
| V <sub>IH</sub>  | HIGH Level Input Voltage              | 4.0-5.5         | 2.0              |                 |       | V     |                                                                |
| V <sub>IL</sub>  | LOW Level Input Voltage               | 4.0-5.5         |                  |                 | 0.8   | V     |                                                                |
| I                | Input Leakage Current                 | 5.5             |                  |                 | ±1.0  | μΑ    | 0≤ V <sub>IN</sub> ≤5.5V                                       |
| l <sub>OZ</sub>  | OFF-STATE Leakage Current             | 5.5             |                  |                 | ±1.0  | μΑ    | 0 ≤A, B ≤V <sub>CC</sub>                                       |
| R <sub>ON</sub>  | Switch On Resistance                  | 4.5             |                  | 4               | 7     | Ω     | V <sub>IN</sub> = 0V, I <sub>IN</sub> = 64mA                   |
|                  | (Note 6)                              | 4.5             |                  | 4               | 7     | Ω     | V <sub>IN</sub> = 0V, I <sub>IN</sub> = 30mA                   |
|                  |                                       | 4.5             |                  | 8               | 15    | Ω     | V <sub>IN</sub> = 2.4V, I <sub>IN</sub> = 15mA                 |
|                  |                                       | 4.0             |                  | 11              | 20    | Ω     | V <sub>IN</sub> = 2.4V, I <sub>IN</sub> = 15mA                 |
| Icc              | Quiescent Supply Current              | 5.5             |                  |                 | 3     | μΑ    | V <sub>IN</sub> = V <sub>CC</sub> or GND, I <sub>OUT</sub> = 0 |
| ΔI <sub>CC</sub> | Increase in I <sub>CC</sub> per Input | 5.5             |                  |                 | 2.5   | mA    | One input at 3.4V                                              |
|                  |                                       |                 |                  |                 |       |       | Other inputs at V <sub>CC</sub> or GND                         |
| V <sub>IKU</sub> | Voltage Undershoot                    | 5.5             |                  |                 | -2.0  | V     | $0.0 \text{ mA} \ge I_{\text{IN}} \ge -50 \text{ mA}$          |
|                  |                                       |                 |                  |                 |       |       | OE = 5.5V                                                      |

Note 5: Typical values are at  $V_{CC} = 5.0V$  and  $T_A = +25^{\circ}C$ 

Note 6: Measured by the voltage drop between A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltages on the two (A or B) pins.

# **AC Electrical Characteristics**

| Symbol                              | Parameter                                               |     | $T_{A} = -40 \text{ °C to } +85 \text{ °C},$ $C_{L} = 50 \text{pF}, \text{ RU} = \text{RD} = 500 \Omega$ $V_{CC} = 4.5 - 5.5 \text{V} \qquad V_{CC} = 4.0 \text{V}$ |     |      | Units | Conditions                        | Figure<br>No. |
|-------------------------------------|---------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|-----------------------------------|---------------|
|                                     |                                                         | Min | Max                                                                                                                                                                 | Min | Max  |       |                                   |               |
| t <sub>PHL</sub> ,t <sub>PLH</sub>  | Prop Delay Bus to Bus (Note 7)                          |     | 0.25                                                                                                                                                                |     | 0.25 | no    | V <sub>I</sub> = OPEN             | Figures 2, 3  |
|                                     | Prop Delay, Select to Bus A                             | 7.0 | 30.0                                                                                                                                                                |     | 35.0 | ns    |                                   |               |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Output Enable Time, Select to Bus B                     | 7.0 | 30.0                                                                                                                                                                |     | 35.0 |       | $V_I = 7V$ for $t_{PZL}$          | Figures 2, 3  |
|                                     | Output Enable Time, OE to Bus A, B                      | 7.0 | 30.0                                                                                                                                                                |     | 35.0 | ns    | $V_I = OPEN$ for $t_{PZH}$        |               |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time, Select to Bus B                    | 1.5 | 8.4                                                                                                                                                                 |     | 9.8  |       | $V_I = 7V$ for $t_{PLZ}$          | Figures 2, 3  |
|                                     | Output Disable Time, Output Enable Time, OE to Bus A, B | 1.5 | 8.8                                                                                                                                                                 |     | 9.8  | ns    | $V_I = OPEN \text{ for } t_{PHZ}$ |               |

Note 7: This parameter is guaranteed by design but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On resistance of the switch and the 50pF load capacitance, when driven by an ideal voltage the source (zero output impedance).

## Capacitance (Note 8)

| Symbol                    |        | Parameter                                       | Тур | Max | Units | Conditions                        |
|---------------------------|--------|-------------------------------------------------|-----|-----|-------|-----------------------------------|
| C <sub>IN</sub>           |        | Control Pin Input Capacitance                   |     |     | pF    | $V_{CC} = 5.0V$                   |
| C                         | A Port | Input/Output Capacitance                        | 7.5 |     | pF    | $V_{CC}$ , $\overline{OE} = 5.0V$ |
| C <sub>I/O</sub>          | B Port | input/Output Capacitance                        | 5.5 |     | pF    | V <sub>CC</sub> , OL = 3.0 V      |
| C <sub>I/O</sub> ON State |        | Input/Output Capacitance ON State (A or B Port) | 14  |     | pF    | V <sub>CC</sub> = 5.0V Switch ON  |

Note 8: T<sub>A</sub> = +25°C, f = 1 MHz, Capacitance is characterized but not tested.

# **Undershoot Characteristic** (Note 9)

| Symbol            | Parameter                        | Min | Тур                   | Max | Units | Conditions |
|-------------------|----------------------------------|-----|-----------------------|-----|-------|------------|
| V <sub>OUTU</sub> | Output Voltage During Undershoot | 2.5 | V <sub>OH</sub> – 0.3 |     | V     | Figure 1   |

Note 9: This is intended to characterize the device's protective capabilities by maintaining output signal integrity during an input transient voltage undershoot event.



FIGURE 1.

# **Device Test Conditions**

| Parameter                       | Value        | Units |
|---------------------------------|--------------|-------|
| V <sub>IN</sub>                 | See Waveform | V     |
| R <sub>1</sub> - R <sub>2</sub> | 100K         | Ω     |
| V <sub>TRI</sub>                | 11.0         | V     |
| V <sub>CC</sub>                 | 5.5          | V     |

# Transient Input Voltage (V<sub>IN</sub>) Waveform



# **AC Loading and Waveforms**



Note: Input driven by  $50\Omega$  source terminated in  $50\Omega$ Note:  $C_L$  includes load and stray capacitance Note: Input PRR = 1.0 MHz,  $t_W$  = 500 nS

FIGURE 2. AC Test Circuit







16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC16

### **Technology Description**

The Fairchild Switch family derives from and embodies Fairchild's proven switch technology used for several years in its 74LVX3L384 (FST3384) bus switch product.

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com